blob: 3c223c1498e3a412e075e4f921cd78acd3d0fcd6 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim86f6fb32023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Kah Jing Lee60f0b582024-01-07 20:34:39 +08003 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4 * Copyright (c) 2024, Altera Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <common/debug.h>
11#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080012#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080013#include <tools_share/uuid.h>
14
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080015#include "socfpga_fcs.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080016#include "socfpga_mailbox.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080017#include "socfpga_plat_def.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080018#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080019#include "socfpga_sip_svc.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080020#include "socfpga_system_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080021
22/* Total buffer the driver can hold */
23#define FPGA_CONFIG_BUFFER_SIZE 4
24
Sieu Mun Tangc3667602022-05-13 14:55:05 +080025static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080026static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080027static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080028static uint32_t send_id, rcv_id;
29static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang54064982022-04-28 22:40:58 +080030static bool bridge_disable;
Sieu Mun Tang25613692024-10-04 18:38:21 +080031#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
32static uint32_t g_remapper_bypass;
33#endif
Hadi Asyrafi616da772019-06-27 11:34:03 +080034
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080035/* RSU static variables */
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +080036static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080037static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tangc3667602022-05-13 14:55:05 +080038static uint32_t rsu_max_retry;
Hadi Asyrafi616da772019-06-27 11:34:03 +080039
40/* SiP Service UUID */
41DEFINE_SVC_UUID2(intl_svc_uid,
42 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44
Hadi Asyraficee6aa92019-12-17 15:25:04 +080045static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080046 uint64_t x1,
47 uint64_t x2,
48 uint64_t x3,
49 uint64_t x4,
50 void *cookie,
51 void *handle,
52 uint64_t flags)
53{
54 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55 SMC_RET1(handle, SMC_UNK);
56}
57
58struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080060static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080061{
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +080062 uint32_t args[3];
Hadi Asyrafi616da772019-06-27 11:34:03 +080063
64 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080065 args[0] = (1<<8);
66 args[1] = buffer->addr + buffer->size_written;
67 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080068 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080069 current_buffer++;
70 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080071 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +080072 args[2] = bytes_per_block;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080073 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080074
75 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080076 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +080077 3U, CMD_INDIRECT);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080078
79 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080080 max_blocks--;
81 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080082
83 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080084}
85
86static int intel_fpga_sdm_write_all(void)
87{
Sieu Mun Tang28af1652022-05-09 10:48:53 +080088 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080089 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang28af1652022-05-09 10:48:53 +080090 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080091 break;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080092 }
93 }
Hadi Asyrafi616da772019-06-27 11:34:03 +080094 return 0;
95}
96
Sieu Mun Tangc3667602022-05-13 14:55:05 +080097static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi616da772019-06-27 11:34:03 +080098{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080099 uint32_t ret;
100
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800101 switch (request_type) {
102 case RECONFIGURATION:
103 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
104 true);
105 break;
106 case BITSTREAM_AUTH:
107 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
108 false);
109 break;
110 default:
111 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
112 false);
113 break;
Kris Chapline768dfa2021-06-25 11:31:52 +0100114 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800115
Abdul Halim, Muhammad Hadi Asyrafi959143d2020-12-29 16:49:23 +0800116 if (ret != 0U) {
Kris Chapline768dfa2021-06-25 11:31:52 +0100117 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800118 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chapline768dfa2021-06-25 11:31:52 +0100119 } else {
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800120 request_type = NO_REQUEST;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800121 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chapline768dfa2021-06-25 11:31:52 +0100122 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800123 }
124
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800125 if (bridge_disable != 0U) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800126 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang54064982022-04-28 22:40:58 +0800127 bridge_disable = false;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800128 }
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800129 request_type = NO_REQUEST;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800130
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800131 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800132}
133
134static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
135{
136 int i;
137
138 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
139 if (fpga_config_buffers[i].block_number == current_block) {
140 fpga_config_buffers[i].subblocks_sent--;
141 if (fpga_config_buffers[i].subblocks_sent == 0
142 && fpga_config_buffers[i].size <=
143 fpga_config_buffers[i].size_written) {
144 fpga_config_buffers[i].write_requested = 0;
145 current_block++;
146 *buffer_addr_completed =
147 fpga_config_buffers[i].addr;
148 return 0;
149 }
150 }
151 }
152
153 return -1;
154}
155
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800156static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800157 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800158{
Hadi Asyrafi616da772019-06-27 11:34:03 +0800159 uint32_t resp[5];
Sieu Mun Tang24682662022-02-19 21:49:48 +0800160 unsigned int resp_len = ARRAY_SIZE(resp);
161 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800162 int all_completed = 1;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800163 *count = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800164
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800165 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800166
Sieu Mun Tang24682662022-02-19 21:49:48 +0800167 status = mailbox_read_response(job_id,
168 resp, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800169
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800170 if (status < 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800171 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800172 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800173
Hadi Asyrafi616da772019-06-27 11:34:03 +0800174 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800175
Hadi Asyrafi616da772019-06-27 11:34:03 +0800176 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800177 &completed_addr[*count]) == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800178 *count = *count + 1;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800179 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800180 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800181 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800182 }
183
184 if (*count <= 0) {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800185 if (status != MBOX_NO_RESPONSE &&
186 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800187 mailbox_clear_response();
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800188 request_type = NO_REQUEST;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800189 return INTEL_SIP_SMC_STATUS_ERROR;
190 }
191
192 *count = 0;
193 }
194
195 intel_fpga_sdm_write_all();
196
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800197 if (*count > 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800198 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800199 } else if (*count == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800200 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800201 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800202
203 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
204 if (fpga_config_buffers[i].write_requested != 0) {
205 all_completed = 0;
206 break;
207 }
208 }
209
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800210 if (all_completed == 1) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800211 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800212 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800213
214 return status;
215}
216
Sieu Mun Tang54064982022-04-28 22:40:58 +0800217static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800218{
Sieu Mun Tang24682662022-02-19 21:49:48 +0800219 uint32_t argument = 0x1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800220 uint32_t response[3];
221 int status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800222 unsigned int size = 0;
223 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800224
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800225 request_type = RECONFIGURATION;
226
Sieu Mun Tang54064982022-04-28 22:40:58 +0800227 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
228 bridge_disable = true;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800229 }
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800230
Sieu Mun Tang54064982022-04-28 22:40:58 +0800231 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
232 size = 1;
233 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800234 request_type = BITSTREAM_AUTH;
Sieu Mun Tang54064982022-04-28 22:40:58 +0800235 }
236
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800237#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
238 intel_smmu_hps_remapper_init(0U);
239#endif
240
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800241 mailbox_clear_response();
242
Sieu Mun Tang24682662022-02-19 21:49:48 +0800243 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
244 CMD_CASUAL, NULL, NULL);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800245
Sieu Mun Tang24682662022-02-19 21:49:48 +0800246 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
247 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800248
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800249 if (status < 0) {
Sieu Mun Tang54064982022-04-28 22:40:58 +0800250 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800251 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800252 return INTEL_SIP_SMC_STATUS_ERROR;
253 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800254
255 max_blocks = response[0];
256 bytes_per_block = response[1];
257
258 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
259 fpga_config_buffers[i].size = 0;
260 fpga_config_buffers[i].size_written = 0;
261 fpga_config_buffers[i].addr = 0;
262 fpga_config_buffers[i].write_requested = 0;
263 fpga_config_buffers[i].block_number = 0;
264 fpga_config_buffers[i].subblocks_sent = 0;
265 }
266
267 blocks_submitted = 0;
268 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800269 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800270 current_buffer = 0;
271
Sieu Mun Tang54064982022-04-28 22:40:58 +0800272 /* Disable bridge on full reconfiguration */
273 if (bridge_disable) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800274 socfpga_bridges_disable(~0);
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800275 }
276
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800277 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800278}
279
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800280static bool is_fpga_config_buffer_full(void)
281{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800282 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
283 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800284 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800285 }
286 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800287 return true;
288}
289
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800290bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800291{
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800292 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
293 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
294
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +0800295 if (!addr && !size) {
296 return true;
297 }
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800298 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800299 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800300 }
301 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800302 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800303 }
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800304 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800305 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800306 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800307
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800308 return true;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800309}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800310
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800311static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800312{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800313 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800314
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800315 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800316
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800317 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800318 is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800319 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800320 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800321
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800322#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
323 intel_smmu_hps_remapper_init(&mem);
324#endif
325
Hadi Asyrafi616da772019-06-27 11:34:03 +0800326 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800327 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
328
329 if (!fpga_config_buffers[j].write_requested) {
330 fpga_config_buffers[j].addr = mem;
331 fpga_config_buffers[j].size = size;
332 fpga_config_buffers[j].size_written = 0;
333 fpga_config_buffers[j].write_requested = 1;
334 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800335 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800336 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800337 break;
338 }
339 }
340
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800341 if (is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800342 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800343 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800344
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800345 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800346}
347
Hadi Asyrafi67942302019-10-22 13:28:51 +0800348static int is_out_of_sec_range(uint64_t reg_addr)
349{
Siew Chin Lim869d4f52021-05-11 21:12:22 +0800350#if DEBUG
351 return 0;
352#endif
353
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800354#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi67942302019-10-22 13:28:51 +0800355 switch (reg_addr) {
356 case(0xF8011100): /* ECCCTRL1 */
357 case(0xF8011104): /* ECCCTRL2 */
358 case(0xF8011110): /* ERRINTEN */
359 case(0xF8011114): /* ERRINTENS */
360 case(0xF8011118): /* ERRINTENR */
361 case(0xF801111C): /* INTMODE */
362 case(0xF8011120): /* INTSTAT */
363 case(0xF8011124): /* DIAGINTTEST */
364 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800365 case(0xFA000000): /* SMMU SCR0 */
366 case(0xFA000004): /* SMMU SCR1 */
367 case(0xFA000400): /* SMMU NSCR0 */
368 case(0xFA004000): /* SMMU SSD0_REG */
369 case(0xFA000820): /* SMMU SMR8 */
370 case(0xFA000c20): /* SMMU SCR8 */
371 case(0xFA028000): /* SMMU CB8_SCTRL */
372 case(0xFA001020): /* SMMU CBAR8 */
373 case(0xFA028030): /* SMMU TCR_LPAE */
374 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
375 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
376 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
377 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
378 case(0xFA028010): /* SMMU_CB8)TCR2 */
379 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
380 case(0xFA001820): /* SMMU_CBA2R8 */
381 case(0xFA000074): /* SMMU_STLBGSTATUS */
382 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
383 case(0xFA000060): /* SMMU_STLBIALL */
384 case(0xFA000070): /* SMMU_STLBGSYNC */
385 case(0xFA028618): /* CB8_TLBALL */
386 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800387 case(0xFFD12028): /* SDMMCGRP_CTRL */
388 case(0xFFD12044): /* EMAC0 */
389 case(0xFFD12048): /* EMAC1 */
390 case(0xFFD1204C): /* EMAC2 */
391 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
392 case(0xFFD12094): /* ECC_INT_MASK_SET */
393 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
394 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
395 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
396 case(0xFFD120C0): /* NOC_TIMEOUT */
397 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
398 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
399 case(0xFFD120D0): /* NOC_IDLEACK */
400 case(0xFFD120D4): /* NOC_IDLESTATUS */
401 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
402 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
403 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
404 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
405 return 0;
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800406#else
407 switch (reg_addr) {
408
409 case(0xF8011104): /* ECCCTRL2 */
410 case(0xFFD12028): /* SDMMCGRP_CTRL */
411 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
412 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
413 case(0xFFD120D0): /* NOC_IDLEACK */
414
Hadi Asyrafi67942302019-10-22 13:28:51 +0800415
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800416 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
417 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
418 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
419 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
420 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
421 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
422 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
423 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
424
Jit Loon Limd9144ec2024-08-22 21:53:03 +0800425 case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800426 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
427 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
428 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
429 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
430 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
431 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
432 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
433 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
434 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
435 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
436 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
437 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
438 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
439 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800440#endif
Jit Loon Lim6e422792023-09-07 16:44:07 +0800441 case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
442 case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
443 case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
444 case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */
445 case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */
446 case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */
447 case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */
448 case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */
449 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
450 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800451 return 0;
Sieu Mun Tang334ea372023-12-22 00:43:57 +0800452
Hadi Asyrafi67942302019-10-22 13:28:51 +0800453 default:
454 break;
455 }
456
457 return -1;
458}
459
460/* Secure register access */
461uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
462{
463 if (is_out_of_sec_range(reg_addr)) {
464 return INTEL_SIP_SMC_STATUS_ERROR;
465 }
466
467 *retval = mmio_read_32(reg_addr);
468
469 return INTEL_SIP_SMC_STATUS_OK;
470}
471
472uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
473 uint32_t *retval)
474{
475 if (is_out_of_sec_range(reg_addr)) {
476 return INTEL_SIP_SMC_STATUS_ERROR;
477 }
478
Jit Loon Lim6e422792023-09-07 16:44:07 +0800479 switch (reg_addr) {
Jit Loon Lim6e422792023-09-07 16:44:07 +0800480 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
481 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
482 mmio_write_16(reg_addr, val);
483 break;
Jit Loon Lim6e422792023-09-07 16:44:07 +0800484 default:
485 mmio_write_32(reg_addr, val);
486 break;
487 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800488
489 return intel_secure_reg_read(reg_addr, retval);
490}
491
492uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
493 uint32_t val, uint32_t *retval)
494{
495 if (!intel_secure_reg_read(reg_addr, retval)) {
496 *retval &= ~mask;
Siew Chin Lima0763152021-07-10 00:55:35 +0800497 *retval |= val & mask;
Hadi Asyrafi67942302019-10-22 13:28:51 +0800498 return intel_secure_reg_write(reg_addr, *retval, retval);
499 }
500
501 return INTEL_SIP_SMC_STATUS_ERROR;
502}
503
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800504/* Intel Remote System Update (RSU) services */
505uint64_t intel_rsu_update_address;
506
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800507static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800508{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800509 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800510 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800511 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800512
513 return INTEL_SIP_SMC_STATUS_OK;
514}
515
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800516static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
517 unsigned int respbuf_sz)
518{
519 if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
520 return INTEL_SIP_SMC_RSU_ERROR;
521 }
522
523 return INTEL_SIP_SMC_STATUS_OK;
524}
525
Mahesh Rao1e1c8c42023-05-23 14:33:45 +0800526uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800527{
Jit Loon Lim581ad472023-05-17 12:26:11 +0800528 if (update_address > SIZE_MAX) {
529 return INTEL_SIP_SMC_STATUS_REJECTED;
530 }
531
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800532 intel_rsu_update_address = update_address;
533 return INTEL_SIP_SMC_STATUS_OK;
534}
535
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800536static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800537{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800538 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800539 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800540 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800541
542 return INTEL_SIP_SMC_STATUS_OK;
543}
544
545static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
546 uint32_t *ret_stat)
547{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800548 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800549 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800550 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800551
552 *ret_stat = respbuf[8];
553 return INTEL_SIP_SMC_STATUS_OK;
554}
555
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800556static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
557 uint64_t dcmf_ver_3_2)
558{
559 rsu_dcmf_ver[0] = dcmf_ver_1_0;
560 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
561 rsu_dcmf_ver[2] = dcmf_ver_3_2;
562 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
563
564 return INTEL_SIP_SMC_STATUS_OK;
565}
566
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800567static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
568{
569 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
570 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
571 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
572 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
573
574 return INTEL_SIP_SMC_STATUS_OK;
575}
576
Kris Chapline768dfa2021-06-25 11:31:52 +0100577/* Intel HWMON services */
578static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
579{
Kris Chapline768dfa2021-06-25 11:31:52 +0100580 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
581 return INTEL_SIP_SMC_STATUS_ERROR;
582 }
583
584 return INTEL_SIP_SMC_STATUS_OK;
585}
586
587static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
588{
Kris Chapline768dfa2021-06-25 11:31:52 +0100589 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
590 return INTEL_SIP_SMC_STATUS_ERROR;
591 }
592
593 return INTEL_SIP_SMC_STATUS_OK;
594}
595
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800596/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800597static uint32_t intel_smc_fw_version(uint32_t *fw_version)
598{
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800599 int status;
600 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
601 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
602
603 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
604 CMD_CASUAL, resp_data, &resp_len);
605
606 if (status < 0) {
607 return INTEL_SIP_SMC_STATUS_ERROR;
608 }
609
610 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
611 return INTEL_SIP_SMC_STATUS_ERROR;
612 }
613
614 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800615
616 return INTEL_SIP_SMC_STATUS_OK;
617}
618
Sieu Mun Tang24682662022-02-19 21:49:48 +0800619static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800620 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800621 unsigned int resp_len, int *mbox_status,
622 unsigned int *len_in_resp)
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800623{
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800624 *len_in_resp = 0;
Sieu Mun Tang96bbdca2022-04-12 15:00:13 +0800625 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800626
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800627 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800628 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800629 }
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800630
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800631 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800632 (uint32_t *) response, &resp_len);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800633
634 if (status < 0) {
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800635 *mbox_status = -status;
636 return INTEL_SIP_SMC_STATUS_ERROR;
637 }
638
639 *mbox_status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800640 *len_in_resp = resp_len;
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800641
642 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
643
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800644 return INTEL_SIP_SMC_STATUS_OK;
645}
646
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800647static int intel_smc_get_usercode(uint32_t *user_code)
648{
649 int status;
650 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
651
652 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
653 0U, CMD_CASUAL, user_code, &resp_len);
654
655 if (status < 0) {
656 return INTEL_SIP_SMC_STATUS_ERROR;
657 }
658
659 return INTEL_SIP_SMC_STATUS_OK;
660}
661
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800662uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
663 uint32_t mode, uint32_t *job_id,
664 uint32_t *ret_size, uint32_t *mbox_error)
665{
666 int status = 0;
667 uint32_t resp_len = size / MBOX_WORD_BYTE;
668
669 if (resp_len > MBOX_DATA_MAX_LEN) {
670 return INTEL_SIP_SMC_STATUS_REJECTED;
671 }
672
673 if (!is_address_in_ddr_range(addr, size)) {
674 return INTEL_SIP_SMC_STATUS_REJECTED;
675 }
676
677 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
678 status = mailbox_read_response_async(job_id,
679 NULL, (uint32_t *) addr, &resp_len, 0);
680 } else {
681 status = mailbox_read_response(job_id,
682 (uint32_t *) addr, &resp_len);
683
684 if (status == MBOX_NO_RESPONSE) {
685 status = MBOX_BUSY;
686 }
687 }
688
689 if (status == MBOX_NO_RESPONSE) {
690 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
691 }
692
693 if (status == MBOX_BUSY) {
694 return INTEL_SIP_SMC_STATUS_BUSY;
695 }
696
697 *ret_size = resp_len * MBOX_WORD_BYTE;
698 flush_dcache_range(addr, *ret_size);
699
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800700 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
701 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
702 *mbox_error = -status;
703 } else if (status != MBOX_RET_OK) {
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800704 *mbox_error = -status;
705 return INTEL_SIP_SMC_STATUS_ERROR;
706 }
707
708 return INTEL_SIP_SMC_STATUS_OK;
709}
710
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800711/* Miscellaneous HPS services */
712uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
713{
714 int status = 0;
715
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800716 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
717 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800718 status = socfpga_bridges_enable((uint32_t)mask);
719 } else {
720 status = socfpga_bridges_enable(~0);
721 }
722 } else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800723 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800724 status = socfpga_bridges_disable((uint32_t)mask);
725 } else {
726 status = socfpga_bridges_disable(~0);
727 }
728 }
729
730 if (status < 0) {
731 return INTEL_SIP_SMC_STATUS_ERROR;
732 }
733
734 return INTEL_SIP_SMC_STATUS_OK;
735}
736
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800737/* SDM SEU Error services */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800738static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800739{
Jit Loon Limb46c8692023-09-20 14:00:41 +0800740 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800741 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
742 }
743
744 return INTEL_SIP_SMC_STATUS_OK;
745}
746
Jit Loon Limb46c8692023-09-20 14:00:41 +0800747/* SDM SAFE SEU Error inject services */
748static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
749{
750 if (mailbox_safe_inject_seu_err(command, len) < 0) {
751 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
752 }
753
754 return INTEL_SIP_SMC_STATUS_OK;
755}
756
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800757#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
758/* SMMU HPS Remapper */
759void intel_smmu_hps_remapper_init(uint64_t *mem)
760{
761 /* Read out Bit 1 value */
762 uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
763
Sieu Mun Tang25613692024-10-04 18:38:21 +0800764 if ((remap == 0x00) && (g_remapper_bypass == 0x00)) {
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800765 /* Update DRAM Base address for SDM SMMU */
766 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
767 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
768 *mem = *mem - DRAM_BASE;
769 } else {
770 *mem = *mem - DRAM_BASE;
771 }
Sieu Mun Tang25613692024-10-04 18:38:21 +0800772}
773
774int intel_smmu_hps_remapper_config(uint32_t remapper_bypass)
775{
776 /* Read out the JTAG-ID from boot scratch register */
777 if (is_agilex5_A5F0() != 0) {
778 if (remapper_bypass == 0x01) {
779 g_remapper_bypass = remapper_bypass;
780 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0);
781 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0);
782 }
783 }
784 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800785}
786#endif
787
Hadi Asyrafi616da772019-06-27 11:34:03 +0800788/*
789 * This function is responsible for handling all SiP calls from the NS world
790 */
791
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800792uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800793 u_register_t x1,
794 u_register_t x2,
795 u_register_t x3,
796 u_register_t x4,
797 void *cookie,
798 void *handle,
799 u_register_t flags)
800{
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800801 uint32_t retval = 0, completed_addr[3];
802 uint32_t retval2 = 0;
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800803 uint32_t mbox_error = 0;
Jit Loon Limb46c8692023-09-20 14:00:41 +0800804 uint64_t retval64, rsu_respbuf[9];
805 uint32_t seu_respbuf[3];
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800806 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800807 int mbox_status;
808 unsigned int len_in_resp;
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800809 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafib45f15e2020-05-14 15:32:43 +0800810
Hadi Asyrafi616da772019-06-27 11:34:03 +0800811 switch (smc_fid) {
812 case SIP_SVC_UID:
813 /* Return UID to the caller */
814 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800815
Hadi Asyrafi616da772019-06-27 11:34:03 +0800816 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800817 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800818 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800819
Hadi Asyrafi616da772019-06-27 11:34:03 +0800820 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
821 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
822 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
823 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
824 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800825
Hadi Asyrafi616da772019-06-27 11:34:03 +0800826 case INTEL_SIP_SMC_FPGA_CONFIG_START:
827 status = intel_fpga_config_start(x1);
828 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800829
Hadi Asyrafi616da772019-06-27 11:34:03 +0800830 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
831 status = intel_fpga_config_write(x1, x2);
832 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800833
Hadi Asyrafi616da772019-06-27 11:34:03 +0800834 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
835 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800836 &retval, &rcv_id);
837 switch (retval) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800838 case 1:
839 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
840 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800841
Hadi Asyrafi616da772019-06-27 11:34:03 +0800842 case 2:
843 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
844 completed_addr[0],
845 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800846
Hadi Asyrafi616da772019-06-27 11:34:03 +0800847 case 3:
848 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
849 completed_addr[0],
850 completed_addr[1],
851 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800852
Hadi Asyrafi616da772019-06-27 11:34:03 +0800853 case 0:
854 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800855
Hadi Asyrafi616da772019-06-27 11:34:03 +0800856 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800857 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800858 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
859 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800860
861 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800862 status = intel_secure_reg_read(x1, &retval);
863 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800864
865 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800866 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
867 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800868
869 case INTEL_SIP_SMC_REG_UPDATE:
870 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800871 (uint32_t)x3, &retval);
872 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800873
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800874 case INTEL_SIP_SMC_RSU_STATUS:
875 status = intel_rsu_status(rsu_respbuf,
876 ARRAY_SIZE(rsu_respbuf));
877 if (status) {
878 SMC_RET1(handle, status);
879 } else {
880 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
881 rsu_respbuf[2], rsu_respbuf[3]);
882 }
883
884 case INTEL_SIP_SMC_RSU_UPDATE:
885 status = intel_rsu_update(x1);
886 SMC_RET1(handle, status);
887
888 case INTEL_SIP_SMC_RSU_NOTIFY:
889 status = intel_rsu_notify(x1);
890 SMC_RET1(handle, status);
891
892 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
893 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800894 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800895 if (status) {
896 SMC_RET1(handle, status);
897 } else {
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800898 SMC_RET2(handle, status, retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800899 }
900
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800901 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
902 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
903 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
904 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
905
906 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
907 status = intel_rsu_copy_dcmf_version(x1, x2);
908 SMC_RET1(handle, status);
909
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800910 case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
911 status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
912 ARRAY_SIZE(rsu_respbuf));
913 if (status) {
914 SMC_RET1(handle, status);
915 } else {
916 SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
917 rsu_respbuf[2], rsu_respbuf[3]);
918 }
919
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800920 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
921 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
922 ((uint64_t)rsu_dcmf_stat[3] << 48) |
923 ((uint64_t)rsu_dcmf_stat[2] << 32) |
924 ((uint64_t)rsu_dcmf_stat[1] << 16) |
925 rsu_dcmf_stat[0]);
926
927 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
928 status = intel_rsu_copy_dcmf_status(x1);
929 SMC_RET1(handle, status);
930
Chee Hong Ang681631b2020-07-01 14:22:25 +0800931 case INTEL_SIP_SMC_RSU_MAX_RETRY:
932 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
933
934 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
935 rsu_max_retry = x1;
936 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
937
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800938 case INTEL_SIP_SMC_ECC_DBE:
939 status = intel_ecc_dbe_notification(x1);
940 SMC_RET1(handle, status);
941
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800942 case INTEL_SIP_SMC_SERVICE_COMPLETED:
943 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
944 &len_in_resp, &mbox_error);
945 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
946
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800947 case INTEL_SIP_SMC_FIRMWARE_VERSION:
948 status = intel_smc_fw_version(&retval);
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800949 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800950
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800951 case INTEL_SIP_SMC_MBOX_SEND_CMD:
952 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
953 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800954 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
955 &mbox_status, &len_in_resp);
Sieu Mun Tangf02f0cb2022-02-19 20:36:41 +0800956 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800957
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800958 case INTEL_SIP_SMC_GET_USERCODE:
959 status = intel_smc_get_usercode(&retval);
960 SMC_RET2(handle, status, retval);
961
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800962 case INTEL_SIP_SMC_FCS_CRYPTION:
963 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
964
965 if (x1 == FCS_MODE_DECRYPT) {
966 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
967 } else if (x1 == FCS_MODE_ENCRYPT) {
968 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
969 } else {
970 status = INTEL_SIP_SMC_STATUS_REJECTED;
971 }
972
973 SMC_RET3(handle, status, x4, x5);
974
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800975 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
976 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
977 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
978 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
979
980 if (x3 == FCS_MODE_DECRYPT) {
981 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
982 (uint32_t *) &x7, &mbox_error);
983 } else if (x3 == FCS_MODE_ENCRYPT) {
984 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
985 (uint32_t *) &x7, &mbox_error);
986 } else {
987 status = INTEL_SIP_SMC_STATUS_REJECTED;
988 }
989
990 SMC_RET4(handle, status, mbox_error, x6, x7);
991
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800992 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
993 status = intel_fcs_random_number_gen(x1, &retval64,
994 &mbox_error);
995 SMC_RET4(handle, status, mbox_error, x1, retval64);
996
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800997 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
998 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
999 &send_id);
1000 SMC_RET1(handle, status);
1001
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +08001002 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
1003 status = intel_fcs_send_cert(x1, x2, &send_id);
1004 SMC_RET1(handle, status);
1005
1006 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
1007 status = intel_fcs_get_provision_data(&send_id);
1008 SMC_RET1(handle, status);
1009
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +08001010 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
1011 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
1012 &mbox_error);
1013 SMC_RET2(handle, status, mbox_error);
1014
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +08001015 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
1016 status = intel_hps_set_bridges(x1, x2);
1017 SMC_RET1(handle, status);
1018
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001019 case INTEL_SIP_SMC_HWMON_READTEMP:
1020 status = intel_hwmon_readtemp(x1, &retval);
1021 SMC_RET2(handle, status, retval);
1022
1023 case INTEL_SIP_SMC_HWMON_READVOLT:
1024 status = intel_hwmon_readvolt(x1, &retval);
1025 SMC_RET2(handle, status, retval);
1026
Sieu Mun Tang2a820b92022-05-11 09:59:55 +08001027 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
1028 status = intel_fcs_sigma_teardown(x1, &mbox_error);
1029 SMC_RET2(handle, status, mbox_error);
1030
1031 case INTEL_SIP_SMC_FCS_CHIP_ID:
1032 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
1033 SMC_RET4(handle, status, mbox_error, retval, retval2);
1034
1035 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
1036 status = intel_fcs_attestation_subkey(x1, x2, x3,
1037 (uint32_t *) &x4, &mbox_error);
1038 SMC_RET4(handle, status, mbox_error, x3, x4);
1039
1040 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
1041 status = intel_fcs_get_measurement(x1, x2, x3,
1042 (uint32_t *) &x4, &mbox_error);
1043 SMC_RET4(handle, status, mbox_error, x3, x4);
1044
Sieu Mun Tang28af1652022-05-09 10:48:53 +08001045 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
1046 status = intel_fcs_get_attestation_cert(x1, x2,
1047 (uint32_t *) &x3, &mbox_error);
1048 SMC_RET4(handle, status, mbox_error, x2, x3);
1049
1050 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
1051 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
1052 SMC_RET2(handle, status, mbox_error);
1053
Sieu Mun Tang16754e12022-05-09 12:08:42 +08001054 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
1055 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
1056 SMC_RET3(handle, status, mbox_error, retval);
1057
1058 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
1059 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
1060 SMC_RET2(handle, status, mbox_error);
1061
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +08001062 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1063 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1064 SMC_RET1(handle, status);
1065
1066 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1067 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1068 (uint32_t *) &x4, &mbox_error);
1069 SMC_RET4(handle, status, mbox_error, x3, x4);
1070
1071 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1072 status = intel_fcs_remove_crypto_service_key(x1, x2,
1073 &mbox_error);
1074 SMC_RET2(handle, status, mbox_error);
1075
1076 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1077 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1078 (uint32_t *) &x4, &mbox_error);
1079 SMC_RET4(handle, status, mbox_error, x3, x4);
1080
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001081 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
1082 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1083 status = intel_fcs_get_digest_init(x1, x2, x3,
1084 x4, x5, &mbox_error);
1085 SMC_RET2(handle, status, mbox_error);
1086
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001087 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1088 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1089 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1090 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1091 x4, x5, (uint32_t *) &x6, false,
1092 &mbox_error);
1093 SMC_RET4(handle, status, mbox_error, x5, x6);
1094
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001095 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1096 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1097 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001098 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1099 x4, x5, (uint32_t *) &x6, true,
1100 &mbox_error);
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001101 SMC_RET4(handle, status, mbox_error, x5, x6);
1102
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001103 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1104 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1105 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1106 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1107 x4, x5, (uint32_t *) &x6, false,
1108 &mbox_error, &send_id);
1109 SMC_RET4(handle, status, mbox_error, x5, x6);
1110
1111 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1112 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1113 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1114 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1115 x4, x5, (uint32_t *) &x6, true,
1116 &mbox_error, &send_id);
1117 SMC_RET4(handle, status, mbox_error, x5, x6);
1118
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001119 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1120 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1121 status = intel_fcs_mac_verify_init(x1, x2, x3,
1122 x4, x5, &mbox_error);
1123 SMC_RET2(handle, status, mbox_error);
1124
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001125 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1126 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1127 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1128 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1129 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1130 x4, x5, (uint32_t *) &x6, x7,
1131 false, &mbox_error);
1132 SMC_RET4(handle, status, mbox_error, x5, x6);
1133
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001134 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1135 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1136 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1137 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001138 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1139 x4, x5, (uint32_t *) &x6, x7,
1140 true, &mbox_error);
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001141 SMC_RET4(handle, status, mbox_error, x5, x6);
1142
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001143 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1144 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1145 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1146 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1147 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1148 x4, x5, (uint32_t *) &x6, x7,
1149 false, &mbox_error, &send_id);
1150 SMC_RET4(handle, status, mbox_error, x5, x6);
1151
1152 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1153 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1154 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1155 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1156 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1157 x4, x5, (uint32_t *) &x6, x7,
1158 true, &mbox_error, &send_id);
1159 SMC_RET4(handle, status, mbox_error, x5, x6);
1160
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001161 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1162 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1163 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1164 x4, x5, &mbox_error);
1165 SMC_RET2(handle, status, mbox_error);
1166
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001167 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1168 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1169 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1170 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1171 x3, x4, x5, (uint32_t *) &x6, false,
1172 &mbox_error);
1173 SMC_RET4(handle, status, mbox_error, x5, x6);
1174
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001175 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1176 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1177 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001178 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1179 x3, x4, x5, (uint32_t *) &x6, true,
1180 &mbox_error);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001181 SMC_RET4(handle, status, mbox_error, x5, x6);
1182
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001183 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1184 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1185 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1186 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1187 x2, x3, x4, x5, (uint32_t *) &x6, false,
1188 &mbox_error, &send_id);
1189 SMC_RET4(handle, status, mbox_error, x5, x6);
1190
1191 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1192 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1193 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1194 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1195 x2, x3, x4, x5, (uint32_t *) &x6, true,
1196 &mbox_error, &send_id);
1197 SMC_RET4(handle, status, mbox_error, x5, x6);
1198
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +08001199 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1200 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1201 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1202 x4, x5, &mbox_error);
1203 SMC_RET2(handle, status, mbox_error);
1204
1205 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1206 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1207 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1208 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1209 x4, x5, (uint32_t *) &x6, &mbox_error);
1210 SMC_RET4(handle, status, mbox_error, x5, x6);
1211
Sieu Mun Tang59357e82022-05-10 17:53:32 +08001212 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1213 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1214 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1215 x4, x5, &mbox_error);
1216 SMC_RET2(handle, status, mbox_error);
1217
1218 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1219 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1220 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1221 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1222 x4, x5, (uint32_t *) &x6, &mbox_error);
1223 SMC_RET4(handle, status, mbox_error, x5, x6);
1224
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001225 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1226 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1227 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1228 x4, x5, &mbox_error);
1229 SMC_RET2(handle, status, mbox_error);
1230
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001231 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1232 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1233 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1234 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1235 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1236 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1237 x7, false, &mbox_error);
1238 SMC_RET4(handle, status, mbox_error, x5, x6);
1239
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001240 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1241 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1242 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1243 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1244 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1245 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1246 x7, false, &mbox_error, &send_id);
1247 SMC_RET4(handle, status, mbox_error, x5, x6);
1248
1249 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1250 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1251 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1252 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1253 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1254 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1255 x7, true, &mbox_error, &send_id);
1256 SMC_RET4(handle, status, mbox_error, x5, x6);
1257
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001258 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1259 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1260 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1261 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001262 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1263 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1264 x7, true, &mbox_error);
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001265 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001266
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +08001267 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1268 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1269 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1270 x4, x5, &mbox_error);
1271 SMC_RET2(handle, status, mbox_error);
1272
1273 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1274 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1275 (uint32_t *) &x4, &mbox_error);
1276 SMC_RET4(handle, status, mbox_error, x3, x4);
1277
Sieu Mun Tang0675c222022-05-10 17:48:11 +08001278 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1279 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1280 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1281 x4, x5, &mbox_error);
1282 SMC_RET2(handle, status, mbox_error);
1283
1284 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1285 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1286 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1287 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1288 x4, x5, (uint32_t *) &x6, &mbox_error);
1289 SMC_RET4(handle, status, mbox_error, x5, x6);
1290
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001291 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1292 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1293 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1294 &mbox_error);
1295 SMC_RET2(handle, status, mbox_error);
1296
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001297 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1298 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1299 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1300 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1301 x5, x6, false, &send_id);
1302 SMC_RET1(handle, status);
1303
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001304 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1305 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1306 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001307 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1308 x5, x6, true, &send_id);
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001309 SMC_RET1(handle, status);
Sieu Mun Tang25613692024-10-04 18:38:21 +08001310
1311#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
1312 case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG:
1313 status = intel_smmu_hps_remapper_config(x1);
1314 SMC_RET1(handle, status);
1315#endif
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001316
Sieu Mun Tanga34b8812022-03-17 03:11:55 +08001317 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1318 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1319 &mbox_error);
1320 SMC_RET4(handle, status, mbox_error, x1, retval64);
1321
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +08001322 case INTEL_SIP_SMC_SVC_VERSION:
1323 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1324 SIP_SVC_VERSION_MAJOR,
1325 SIP_SVC_VERSION_MINOR);
1326
Jit Loon Lim2bee1732023-05-17 12:26:11 +08001327 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1328 status = intel_sdm_seu_err_read(seu_respbuf,
1329 ARRAY_SIZE(seu_respbuf));
1330 if (status) {
1331 SMC_RET1(handle, status);
1332 } else {
1333 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1334 }
1335
Jit Loon Limb46c8692023-09-20 14:00:41 +08001336 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1337 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1338 SMC_RET1(handle, status);
1339
Hadi Asyrafi616da772019-06-27 11:34:03 +08001340 default:
1341 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1342 cookie, handle, flags);
1343 }
1344}
1345
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001346uintptr_t sip_smc_handler(uint32_t smc_fid,
1347 u_register_t x1,
1348 u_register_t x2,
1349 u_register_t x3,
1350 u_register_t x4,
1351 void *cookie,
1352 void *handle,
1353 u_register_t flags)
1354{
1355 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1356
1357 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1358 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1359 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1360 cookie, handle, flags);
1361 } else {
1362 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1363 cookie, handle, flags);
1364 }
1365}
1366
Hadi Asyrafi616da772019-06-27 11:34:03 +08001367DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001368 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001369 OEN_SIP_START,
1370 OEN_SIP_END,
1371 SMC_TYPE_FAST,
1372 NULL,
1373 sip_smc_handler
1374);
1375
1376DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001377 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001378 OEN_SIP_START,
1379 OEN_SIP_END,
1380 SMC_TYPE_YIELD,
1381 NULL,
1382 sip_smc_handler
1383);