blob: 1229e663a77fa9d75cb9490c18b8e02f087bd6f6 [file] [log] [blame]
Paul Beesleyfc9ee362019-03-07 15:47:15 +00001User Guide
2==========
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
Dan Handley610e7e12018-03-01 18:44:00 +00004This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01005tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +00006Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01007possible to use other software components, configurations and platforms but that
8is outside the scope of this document.
9
10This document assumes that the reader has previous experience running a fully
11bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010012filesystems provided by `Linaro`_. Further information may be found in the
13`Linaro instructions`_. It also assumes that the user understands the role of
14the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010015
16- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
17- Normal world bootloader (e.g. UEFI or U-Boot)
18- Device tree
19- Linux kernel image
20- Root filesystem
21
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010022This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010023the different command line options available to launch the model.
24
25This document should be used in conjunction with the `Firmware Design`_.
26
27Host machine requirements
28-------------------------
29
30The minimum recommended machine specification for building the software and
31running the FVP models is a dual-core processor running at 2GHz with 12GB of
32RAM. For best performance, use a machine with a quad-core processor running at
332.6GHz with 16GB of RAM.
34
Joel Huttonfe027712018-03-19 11:59:57 +000035The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010036building the software were installed from that distribution unless otherwise
37specified.
38
39The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010040Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010041
42Tools
43-----
44
Dan Handley610e7e12018-03-01 18:44:00 +000045Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010046
Paul Beesley493e3492019-03-13 15:11:04 +000047.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +010048
Sathees Balya2d0aeb02018-07-10 14:46:51 +010049 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010050
David Cunado05845bf2017-12-19 16:33:25 +000051TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010052
Louis Mayencourt7cf418c2019-07-15 10:23:58 +010053Download and install the AArch32 (arm-eabi) or AArch64 little-endian
54(aarch64-linux-gnu) GCC cross compiler. If you would like to use the latest
55features available, download GCC 8.3-2019.03 compiler from
56`arm Developer page`_. Otherwise, the `Linaro Release Notes`_ documents which
57version of the compiler to use for a given Linaro Release. Also, these
58`Linaro instructions`_ provide further guidance and a script, which can be used
59to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010060
Roberto Vargas0489bc02018-04-16 15:43:26 +010061Optionally, TF-A can be built using clang version 4.0 or newer or Arm
62Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010063
64In addition, the following optional packages and tools may be needed:
65
Sathees Balya017a67e2018-08-17 10:22:01 +010066- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
67 Tree (FDT) source files (``.dts`` files) provided with this software. The
68 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010069
Dan Handley610e7e12018-03-01 18:44:00 +000070- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010071
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010072- To create and modify the diagram files included in the documentation, `Dia`_.
73 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010074 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010075
Dan Handley610e7e12018-03-01 18:44:00 +000076Getting the TF-A source code
77----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010078
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000079Clone the repository from the Gerrit server. The project details may be found
80on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
81commit-msg hook`" clone method, which will setup the git commit hook that
82automatically generates and inserts appropriate `Change-Id:` lines in your
83commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000085Checking source code style
86~~~~~~~~~~~~~~~~~~~~~~~~~~
87
88Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
89source, for submission to the project, the source must be in compliance with
90this style guide.
91
92Additional, project-specific guidelines are defined in the `Trusted Firmware-A
93Coding Guidelines`_ document.
94
95To assist with coding style compliance, the project Makefile contains two
96targets which both utilise the `checkpatch.pl` script that ships with the Linux
97source tree. The project also defines certain *checkpatch* options in the
98``.checkpatch.conf`` file in the top-level directory.
99
Paul Beesleyba3ed402019-03-13 16:20:44 +0000100.. note::
101 Checkpatch errors will gate upstream merging of pull requests.
102 Checkpatch warnings will not gate merging but should be reviewed and fixed if
103 possible.
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000104
105To check the entire source tree, you must first download copies of
106``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
107in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
108environment variable to point to ``checkpatch.pl`` (with the other 2 files in
109the same directory) and build the `checkcodebase` target:
110
Paul Beesley493e3492019-03-13 15:11:04 +0000111.. code:: shell
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000112
113 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
114
115To just check the style on the files that differ between your local branch and
116the remote master, use:
117
Paul Beesley493e3492019-03-13 15:11:04 +0000118.. code:: shell
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000119
120 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
121
122If you wish to check your patch against something other than the remote master,
123set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
124is set to ``origin/master``.
125
Dan Handley610e7e12018-03-01 18:44:00 +0000126Building TF-A
127-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100128
Dan Handley610e7e12018-03-01 18:44:00 +0000129- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
130 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
132 For AArch64:
133
Paul Beesley493e3492019-03-13 15:11:04 +0000134 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
137
138 For AArch32:
139
Paul Beesley493e3492019-03-13 15:11:04 +0000140 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100141
Louis Mayencourt7cf418c2019-07-15 10:23:58 +0100142 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-eabi-
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100143
Roberto Vargas07b1e242018-04-23 08:38:12 +0100144 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
145 ``CC`` needs to point to the clang or armclang binary, which will
146 also select the clang or armclang assembler. Be aware that the
147 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000148 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100149 known to work with TF-A.
150
151 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100152
Dan Handley610e7e12018-03-01 18:44:00 +0000153 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100154 to ``CC`` matches the string 'armclang'.
155
Dan Handley610e7e12018-03-01 18:44:00 +0000156 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100157
Paul Beesley493e3492019-03-13 15:11:04 +0000158 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100159
160 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
161 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
162
163 Clang will be selected when the base name of the path assigned to ``CC``
164 contains the string 'clang'. This is to allow both clang and clang-X.Y
165 to work.
166
167 For AArch64 using clang:
168
Paul Beesley493e3492019-03-13 15:11:04 +0000169 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100170
171 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
172 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
173
Dan Handley610e7e12018-03-01 18:44:00 +0000174- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100175
176 For AArch64:
177
Paul Beesley493e3492019-03-13 15:11:04 +0000178 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100179
180 make PLAT=<platform> all
181
182 For AArch32:
183
Paul Beesley493e3492019-03-13 15:11:04 +0000184 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100185
186 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
187
188 Notes:
189
190 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
191 `Summary of build options`_ for more information on available build
192 options.
193
194 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
195
196 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100197 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000198 provided by TF-A to demonstrate how PSCI Library can be integrated with
199 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
200 include other runtime services, for example Trusted OS services. A guide
201 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
202 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100203
204 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
205 image, is not compiled in by default. Refer to the
206 `Building the Test Secure Payload`_ section below.
207
208 - By default this produces a release version of the build. To produce a
209 debug version instead, refer to the "Debugging options" section below.
210
211 - The build process creates products in a ``build`` directory tree, building
212 the objects and binaries for each boot loader stage in separate
213 sub-directories. The following boot loader binary files are created
214 from the corresponding ELF files:
215
216 - ``build/<platform>/<build-type>/bl1.bin``
217 - ``build/<platform>/<build-type>/bl2.bin``
218 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
219 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
220
221 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
222 is either ``debug`` or ``release``. The actual number of images might differ
223 depending on the platform.
224
225- Build products for a specific build variant can be removed using:
226
Paul Beesley493e3492019-03-13 15:11:04 +0000227 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100228
229 make DEBUG=<D> PLAT=<platform> clean
230
231 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
232
233 The build tree can be removed completely using:
234
Paul Beesley493e3492019-03-13 15:11:04 +0000235 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100236
237 make realclean
238
239Summary of build options
240~~~~~~~~~~~~~~~~~~~~~~~~
241
Dan Handley610e7e12018-03-01 18:44:00 +0000242The TF-A build system supports the following build options. Unless mentioned
243otherwise, these options are expected to be specified at the build command
244line and are not to be modified in any component makefiles. Note that the
245build system doesn't track dependency for build options. Therefore, if any of
246the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100247performed.
248
249Common build options
250^^^^^^^^^^^^^^^^^^^^
251
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100252- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
253 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
254 code having a smaller resulting size.
255
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100256- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
257 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
258 directory containing the SP source, relative to the ``bl32/``; the directory
259 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
260
Dan Handley610e7e12018-03-01 18:44:00 +0000261- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
262 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
263 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
266 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
267 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
268 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100269
Dan Handley610e7e12018-03-01 18:44:00 +0000270- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
271 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
272 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100274- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000275 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
276 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
278- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000279 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100280
John Tsichritzisee10e792018-06-06 09:38:10 +0100281- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000282 BL2 at EL3 execution level.
283
John Tsichritzisee10e792018-06-06 09:38:10 +0100284- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000285 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
286 the RW sections in RAM, while leaving the RO sections in place. This option
287 enable this use-case. For now, this option is only supported when BL2_AT_EL3
288 is set to '1'.
289
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100290- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000291 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
292 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100293
294- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
295 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
296 this file name will be used to save the key.
297
298- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000299 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
300 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100301
John Tsichritzisee10e792018-06-06 09:38:10 +0100302- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100303 Trusted OS Extra1 image for the ``fip`` target.
304
John Tsichritzisee10e792018-06-06 09:38:10 +0100305- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100306 Trusted OS Extra2 image for the ``fip`` target.
307
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100308- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
309 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
310 this file name will be used to save the key.
311
312- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000313 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100314
315- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
316 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
317 this file name will be used to save the key.
318
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100319- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
320 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
321 If enabled, it is needed to use a compiler that supports the option
322 ``-mbranch-protection``. Selects the branch protection features to use:
323- 0: Default value turns off all types of branch protection
324- 1: Enables all types of branch protection features
325- 2: Return address signing to its standard level
326- 3: Extend the signing to include leaf functions
327
328 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
329 and resulting PAuth/BTI features.
330
331 +-------+--------------+-------+-----+
332 | Value | GCC option | PAuth | BTI |
333 +=======+==============+=======+=====+
334 | 0 | none | N | N |
335 +-------+--------------+-------+-----+
336 | 1 | standard | Y | Y |
337 +-------+--------------+-------+-----+
338 | 2 | pac-ret | Y | N |
339 +-------+--------------+-------+-----+
340 | 3 | pac-ret+leaf | Y | N |
341 +-------+--------------+-------+-----+
342
343 This option defaults to 0 and this is an experimental feature.
344 Note that Pointer Authentication is enabled for Non-secure world
345 irrespective of the value of this option if the CPU supports it.
346
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100347- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
348 compilation of each build. It must be set to a C string (including quotes
349 where applicable). Defaults to a string that contains the time and date of
350 the compilation.
351
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100352- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000353 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100354
355- ``CFLAGS``: Extra user options appended on the compiler's command line in
356 addition to the options set by the build system.
357
358- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
359 release several CPUs out of reset. It can take either 0 (several CPUs may be
360 brought up) or 1 (only one CPU will ever be brought up during cold reset).
361 Default is 0. If the platform always brings up a single CPU, there is no
362 need to distinguish between primary and secondary CPUs and the boot path can
363 be optimised. The ``plat_is_my_cpu_primary()`` and
364 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
365 to be implemented in this case.
366
367- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
368 register state when an unexpected exception occurs during execution of
369 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
370 this is only enabled for a debug build of the firmware.
371
372- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
373 certificate generation tool to create new keys in case no valid keys are
374 present or specified. Allowed options are '0' or '1'. Default is '1'.
375
376- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
377 the AArch32 system registers to be included when saving and restoring the
378 CPU context. The option must be set to 0 for AArch64-only platforms (that
379 is on hardware that does not implement AArch32, or at least not at EL1 and
380 higher ELs). Default value is 1.
381
382- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
383 registers to be included when saving and restoring the CPU context. Default
384 is 0.
385
Justin Chadwell55c73512019-07-18 16:16:32 +0100386- ``CTX_INCLUDE_MTE_REGS``: Enables register saving/reloading support for
387 ARMv8.5 Memory Tagging Extension. A value of 0 will disable
388 saving/reloading and restrict the use of MTE to the normal world if the
389 CPU has support, while a value of 1 enables the saving/reloading, allowing
390 the use of MTE in both the secure and non-secure worlds. Default is 0
391 (disabled) and this feature is experimental.
392
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100393- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
394 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
395 registers to be included when saving and restoring the CPU context as
396 part of world switch. Default value is 0 and this is an experimental feature.
397 Note that Pointer Authentication is enabled for Non-secure world irrespective
398 of the value of this flag if the CPU supports it.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000399
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100400- ``DEBUG``: Chooses between a debug and release build. It can take either 0
401 (release) or 1 (debug) as values. 0 is the default.
402
Christoph Müllner4f088e42019-04-24 09:45:30 +0200403- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
404 of the binary image. If set to 1, then only the ELF image is built.
405 0 is the default.
406
John Tsichritzisee10e792018-06-06 09:38:10 +0100407- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
408 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100409 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
410 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100411
Ambroise Vincentba0442d2019-06-06 10:26:41 +0100412- ``E``: Boolean option to make warnings into errors. Default is 1.
413
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100414- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
415 the normal boot flow. It must specify the entry point address of the EL3
416 payload. Please refer to the "Booting an EL3 payload" section for more
417 details.
418
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100419- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100420 This is an optional architectural feature available on v8.4 onwards. Some
421 v8.2 implementations also implement an AMU and this option can be used to
422 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100423
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100424- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
425 are compiled out. For debug builds, this option defaults to 1, and calls to
426 ``assert()`` are left in place. For release builds, this option defaults to 0
427 and calls to ``assert()`` function are compiled out. This option can be set
428 independently of ``DEBUG``. It can also be used to hide any auxiliary code
429 that is only required for the assertion and does not fit in the assertion
430 itself.
431
Douglas Raillard77414632018-08-21 12:54:45 +0100432- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
433 dumps or not. It is supported in both AArch64 and AArch32. However, in
434 AArch32 the format of the frame records are not defined in the AAPCS and they
435 are defined by the implementation. This implementation of backtrace only
436 supports the format used by GCC when T32 interworking is disabled. For this
437 reason enabling this option in AArch32 will force the compiler to only
438 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000439 builds, but this behaviour can be overridden in each platform's Makefile or
440 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100441
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100442- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
443 feature. MPAM is an optional Armv8.4 extension that enables various memory
444 system components and resources to define partitions; software running at
445 various ELs can assign themselves to desired partition to control their
446 performance aspects.
447
448 When this option is set to ``1``, EL3 allows lower ELs to access their own
449 MPAM registers without trapping into EL3. This option doesn't make use of
450 partitioning in EL3, however. Platform initialisation code should configure
451 and use partitions in EL3 as required. This option defaults to ``0``.
452
Soby Mathew078f1a42018-08-28 11:13:55 +0100453- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
454 support within generic code in TF-A. This option is currently only supported
455 in BL31. Default is 0.
456
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100457- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
458 Measurement Framework(PMF). Default is 0.
459
460- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
461 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
462 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
463 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
464 software.
465
466- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000467 instrumentation which injects timestamp collection points into TF-A to
468 allow runtime performance to be measured. Currently, only PSCI is
469 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
470 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100471
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100472- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100473 extensions. This is an optional architectural feature for AArch64.
474 The default is 1 but is automatically disabled when the target architecture
475 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100476
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200477- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
478 Refer to the `Secure Partition Manager Design guide`_ for more details about
479 this feature. Default is 0.
480
David Cunadoce88eee2017-10-20 11:30:57 +0100481- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
482 (SVE) for the Non-secure world only. SVE is an optional architectural feature
483 for AArch64. Note that when SVE is enabled for the Non-secure world, access
484 to SIMD and floating-point functionality from the Secure world is disabled.
485 This is to avoid corruption of the Non-secure world data in the Z-registers
486 which are aliased by the SIMD and FP registers. The build option is not
487 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
488 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
489 1. The default is 1 but is automatically disabled when the target
490 architecture is AArch32.
491
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000493 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
494 default value is set to "none". "strong" is the recommended stack protection
495 level if this feature is desired. "none" disables the stack protection. For
496 all values other than "none", the ``plat_get_stack_protector_canary()``
497 platform hook needs to be implemented. The value is passed as the last
498 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100499
500- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
501 deprecated platform APIs, helper functions or drivers within Trusted
502 Firmware as error. It can take the value 1 (flag the use of deprecated
503 APIs as error) or 0. The default is 0.
504
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100505- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
506 targeted at EL3. When set ``0`` (default), no exceptions are expected or
507 handled at EL3, and a panic will result. This is supported only for AArch64
508 builds.
509
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000510- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000511 injection from lower ELs, and this build option enables lower ELs to use
512 Error Records accessed via System Registers to inject faults. This is
513 applicable only to AArch64 builds.
514
515 This feature is intended for testing purposes only, and is advisable to keep
516 disabled for production images.
517
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100518- ``FIP_NAME``: This is an optional build option which specifies the FIP
519 filename for the ``fip`` target. Default is ``fip.bin``.
520
521- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
522 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
523
524- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
525 tool to create certificates as per the Chain of Trust described in
526 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100527 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100528
529 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
530 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
531 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100532 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100533
534 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
535 images will not include support for Trusted Board Boot. The FIP will still
536 include the corresponding certificates. This FIP can be used to verify the
537 Chain of Trust on the host machine through other mechanisms.
538
539 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100540 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100541 will not include the corresponding certificates, causing a boot failure.
542
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100543- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
544 inherent support for specific EL3 type interrupts. Setting this build option
545 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
546 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
547 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
548 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
549 the Secure Payload interrupts needs to be synchronously handed over to Secure
550 EL1 for handling. The default value of this option is ``0``, which means the
551 Group 0 interrupts are assumed to be handled by Secure EL1.
552
553 .. __: `platform-interrupt-controller-API.rst`
554 .. __: `interrupt-framework-design.rst`
555
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700556- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
557 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
558 ``0`` (default), these exceptions will be trapped in the current exception
559 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100560
Dan Handley610e7e12018-03-01 18:44:00 +0000561- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100562 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000563 However, newer systems exist where CPUs' entry to and exit from coherency
564 is managed in hardware. Such systems require software to only initiate these
565 operations, and the rest is managed in hardware, minimizing active software
566 management. In such systems, this boolean option enables TF-A to carry out
567 build and run-time optimizations during boot and power management operations.
568 This option defaults to 0 and if it is enabled, then it implies
569 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
570
571 If this flag is disabled while the platform which TF-A is compiled for
572 includes cores that manage coherency in hardware, then a compilation error is
573 generated. This is based on the fact that a system cannot have, at the same
574 time, cores that manage coherency in hardware and cores that don't. In other
575 words, a platform cannot have, at the same time, cores that require
576 ``HW_ASSISTED_COHERENCY=1`` and cores that require
577 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100578
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100579 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
580 translation library (xlat tables v2) must be used; version 1 of translation
581 library is not supported.
582
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100583- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
584 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
585 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
586 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
587 images.
588
Soby Mathew13b16052017-08-31 11:49:32 +0100589- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
590 used for generating the PKCS keys and subsequent signing of the certificate.
Justin Chadwell3168a202019-09-09 15:24:31 +0100591 It accepts 2 values: ``rsa`` and ``ecdsa``. The default value of this flag
592 is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100593
Justin Chadwell82b06b32019-07-29 17:18:21 +0100594- ``KEY_SIZE``: This build flag enables the user to select the key size for
595 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
596 depend on the chosen algorithm.
597
598 +-----------+------------------------------------+
599 | KEY_ALG | Possible key sizes |
600 +===========+====================================+
601 | rsa | 1024, 2048 (default), 3072, 4096 |
602 +-----------+------------------------------------+
603 | ecdsa | unavailable |
604 +-----------+------------------------------------+
605
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800606- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000607 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800608 The default value of this flag is ``sha256``.
609
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100610- ``LDFLAGS``: Extra user options appended to the linkers' command line in
611 addition to the one set by the build system.
612
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100613- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
614 output compiled into the build. This should be one of the following:
615
616 ::
617
618 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100619 10 (LOG_LEVEL_ERROR)
620 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100621 30 (LOG_LEVEL_WARNING)
622 40 (LOG_LEVEL_INFO)
623 50 (LOG_LEVEL_VERBOSE)
624
John Tsichritzis35006c42018-10-05 12:02:29 +0100625 All log output up to and including the selected log level is compiled into
626 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100627
628- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
629 specifies the file that contains the Non-Trusted World private key in PEM
630 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
631
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100632- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100633 optional. It is only needed if the platform makefile specifies that it
634 is required in order to build the ``fwu_fip`` target.
635
636- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
637 contents upon world switch. It can take either 0 (don't save and restore) or
638 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
639 wants the timer registers to be saved and restored.
640
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100641- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800642 for the BL image. It can be either 0 (include) or 1 (remove). The default
643 value is 0.
644
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100645- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
646 the underlying hardware is not a full PL011 UART but a minimally compliant
647 generic UART, which is a subset of the PL011. The driver will not access
648 any register that is not part of the SBSA generic UART specification.
649 Default value is 0 (a full PL011 compliant UART is present).
650
Dan Handley610e7e12018-03-01 18:44:00 +0000651- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
652 must be subdirectory of any depth under ``plat/``, and must contain a
653 platform makefile named ``platform.mk``. For example, to build TF-A for the
654 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100655
656- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
657 instead of the normal boot flow. When defined, it must specify the entry
658 point address for the preloaded BL33 image. This option is incompatible with
659 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
660 over ``PRELOADED_BL33_BASE``.
661
662- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
663 vector address can be programmed or is fixed on the platform. It can take
664 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
665 programmable reset address, it is expected that a CPU will start executing
666 code directly at the right address, both on a cold and warm reset. In this
667 case, there is no need to identify the entrypoint on boot and the boot path
668 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
669 does not need to be implemented in this case.
670
671- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000672 possible for the PSCI power-state parameter: original and extended State-ID
673 formats. This flag if set to 1, configures the generic PSCI layer to use the
674 extended format. The default value of this flag is 0, which means by default
675 the original power-state format is used by the PSCI implementation. This flag
676 should be specified by the platform makefile and it governs the return value
677 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
678 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
679 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100680
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100681- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
682 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
683 or later CPUs.
684
685 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
686 set to ``1``.
687
688 This option is disabled by default.
689
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100690- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
691 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
692 entrypoint) or 1 (CPU reset to BL31 entrypoint).
693 The default value is 0.
694
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100695- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
696 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000697 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100698 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100699
700- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
701 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
702 file name will be used to save the key.
703
Justin Chadwell83e04882019-08-20 11:01:52 +0100704- ``SANITIZE_UB``: This option enables the Undefined Behaviour sanitizer. It
705 can take 3 values: 'off' (default), 'on' and 'trap'. When using 'trap',
706 gcc and clang will insert calls to ``__builtin_trap`` on detected
707 undefined behaviour, which defaults to a ``brk`` instruction. When using
708 'on', undefined behaviour is translated to a call to special handlers which
709 prints the exact location of the problem and its cause and then panics.
710
711 .. note::
712 Because of the space penalty of the Undefined Behaviour sanitizer,
713 this option will increase the size of the binary. Depending on the
714 memory constraints of the target platform, it may not be possible to
715 enable the sanitizer for all images (BL1 and BL2 are especially
716 likely to be memory constrained). We recommend that the
717 sanitizer is enabled only in debug builds.
718
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100719- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
720 certificate generation tool to save the keys used to establish the Chain of
721 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
722
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100723- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
724 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100725 target.
726
727- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100728 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100729 this file name will be used to save the key.
730
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100731- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100732 optional. It is only needed if the platform makefile specifies that it
733 is required in order to build the ``fwu_fip`` target.
734
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100735- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
736 Delegated Exception Interface to BL31 image. This defaults to ``0``.
737
738 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
739 set to ``1``.
740
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100741- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
742 isolated on separate memory pages. This is a trade-off between security and
743 memory usage. See "Isolating code and read-only data on separate memory
744 pages" section in `Firmware Design`_. This flag is disabled by default and
745 affects all BL images.
746
Dan Handley610e7e12018-03-01 18:44:00 +0000747- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
748 This build option is only valid if ``ARCH=aarch64``. The value should be
749 the path to the directory containing the SPD source, relative to
750 ``services/spd/``; the directory is expected to contain a makefile called
751 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100752
753- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
754 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
755 execution in BL1 just before handing over to BL31. At this point, all
756 firmware images have been loaded in memory, and the MMU and caches are
757 turned off. Refer to the "Debugging options" section for more details.
758
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100759- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200760 secure interrupts (caught through the FIQ line). Platforms can enable
761 this directive if they need to handle such interruption. When enabled,
762 the FIQ are handled in monitor mode and non secure world is not allowed
763 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
764 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
765
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100766- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
767 Boot feature. When set to '1', BL1 and BL2 images include support to load
768 and verify the certificates and images in a FIP, and BL1 includes support
769 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100770 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100771 ``GENERATE_COT`` option.
772
Paul Beesleyba3ed402019-03-13 16:20:44 +0000773 .. warning::
774 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
775 already exist in disk, they will be overwritten without further notice.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100776
777- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
778 specifies the file that contains the Trusted World private key in PEM
779 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
780
781- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
782 synchronous, (see "Initializing a BL32 Image" section in
783 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
784 synchronous method) or 1 (BL32 is initialized using asynchronous method).
785 Default is 0.
786
787- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
788 routing model which routes non-secure interrupts asynchronously from TSP
789 to EL3 causing immediate preemption of TSP. The EL3 is responsible
790 for saving and restoring the TSP context in this routing model. The
791 default routing model (when the value is 0) is to route non-secure
792 interrupts to TSP allowing it to save its context and hand over
793 synchronously to EL3 via an SMC.
794
Paul Beesleyba3ed402019-03-13 16:20:44 +0000795 .. note::
796 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
797 must also be set to ``1``.
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000798
Varun Wadekar4d034c52019-01-11 14:47:48 -0800799- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
800 linker. When the ``LINKER`` build variable points to the armlink linker,
801 this flag is enabled automatically. To enable support for armlink, platforms
802 will have to provide a scatter file for the BL image. Currently, Tegra
803 platforms use the armlink support to compile BL3-1 images.
804
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100805- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
806 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000807 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100808 (Coherent memory region is included) or 0 (Coherent memory region is
809 excluded). Default is 1.
810
John Tsichritzis2e42b622019-03-19 12:12:55 +0000811- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
812 This feature creates a library of functions to be placed in ROM and thus
813 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
814 is 0.
815
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100816- ``V``: Verbose build. If assigned anything other than 0, the build commands
817 are printed. Default is 0.
818
Dan Handley610e7e12018-03-01 18:44:00 +0000819- ``VERSION_STRING``: String used in the log output for each TF-A image.
820 Defaults to a string formed by concatenating the version number, build type
821 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100822
Ambroise Vincentba0442d2019-06-06 10:26:41 +0100823- ``W``: Warning level. Some compiler warning options of interest have been
824 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
825 each level enabling more warning options. Default is 0.
826
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100827- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
828 the CPU after warm boot. This is applicable for platforms which do not
829 require interconnect programming to enable cache coherency (eg: single
830 cluster platforms). If this option is enabled, then warm boot path
831 enables D-caches immediately after enabling MMU. This option defaults to 0.
832
Justin Chadwell55c73512019-07-18 16:16:32 +0100833
Dan Handley610e7e12018-03-01 18:44:00 +0000834Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100835^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
836
837- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
838 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
839 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
840 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
841 flag.
842
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100843- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
844 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
845 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
846 match the frame used by the Non-Secure image (normally the Linux kernel).
847 Default is true (access to the frame is allowed).
848
849- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000850 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100851 an error is encountered during the boot process (for example, when an image
852 could not be loaded or authenticated). The watchdog is enabled in the early
853 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
854 Trusted Watchdog may be disabled at build time for testing or development
855 purposes.
856
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100857- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
858 have specific values at boot. This boolean option allows the Trusted Firmware
859 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000860 values before jumping to BL33. This option defaults to 0 (disabled). For
861 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
862 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
863 to the location of a device tree blob (DTB) already loaded in memory. The
864 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
865 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100866
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100867- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
868 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
869 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
870 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
871 this flag is 0. Note that this option is not used on FVP platforms.
872
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100873- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
874 for the construction of composite state-ID in the power-state parameter.
875 The existing PSCI clients currently do not support this encoding of
876 State-ID yet. Hence this flag is used to configure whether to use the
877 recommended State-ID encoding or not. The default value of this flag is 0,
878 in which case the platform is configured to expect NULL in the State-ID
879 field of power-state parameter.
880
881- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
882 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000883 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100884 must be specified using the ``ROT_KEY`` option when building the Trusted
885 Firmware. This private key will be used by the certificate generation tool
886 to sign the BL2 and Trusted Key certificates. Available options for
887 ``ARM_ROTPK_LOCATION`` are:
888
889 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
890 registers. The private key corresponding to this ROTPK hash is not
891 currently available.
892 - ``devel_rsa`` : return a development public key hash embedded in the BL1
893 and BL2 binaries. This hash has been obtained from the RSA public key
894 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
895 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
896 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800897 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
898 and BL2 binaries. This hash has been obtained from the ECDSA public key
899 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
900 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
901 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100902
903- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
904
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800905 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100906 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100907 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
908 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100909
Dan Handley610e7e12018-03-01 18:44:00 +0000910- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
911 of the translation tables library instead of version 2. It is set to 0 by
912 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100913
Dan Handley610e7e12018-03-01 18:44:00 +0000914- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
915 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
916 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100917 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
918
Dan Handley610e7e12018-03-01 18:44:00 +0000919For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100920map is explained in the `Firmware Design`_.
921
Dan Handley610e7e12018-03-01 18:44:00 +0000922Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100923^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
924
925- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
926 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
927 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000928 TF-A no longer supports earlier SCP versions. If this option is set to 1
929 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100930
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100931- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
932 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100933 during boot. Default is 1.
934
Soby Mathew1ced6b82017-06-12 12:37:10 +0100935- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
936 instead of SCPI/BOM driver for communicating with the SCP during power
937 management operations and for SCP RAM Firmware transfer. If this option
938 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100939
Dan Handley610e7e12018-03-01 18:44:00 +0000940Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100941^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
942
943- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000944 build the topology tree within TF-A. By default TF-A is configured for dual
945 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100946
947- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
948 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
949 explained in the options below:
950
951 - ``FVP_CCI`` : The CCI driver is selected. This is the default
952 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
953 - ``FVP_CCN`` : The CCN driver is selected. This is the default
954 if ``FVP_CLUSTER_COUNT`` > 2.
955
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000956- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
957 a single cluster. This option defaults to 4.
958
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000959- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
960 in the system. This option defaults to 1. Note that the build option
961 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
962
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100963- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
964
965 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
966 - ``FVP_GICV2`` : The GICv2 only driver is selected
967 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100968
969- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
970 for functions that wait for an arbitrary time length (udelay and mdelay).
971 The default value is 0.
972
Soby Mathewb1bf0442018-02-16 14:52:52 +0000973- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
974 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
975 details on HW_CONFIG. By default, this is initialized to a sensible DTS
976 file in ``fdts/`` folder depending on other build options. But some cases,
977 like shifted affinity format for MPIDR, cannot be detected at build time
978 and this option is needed to specify the appropriate DTS file.
979
980- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
981 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
982 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
983 HW_CONFIG blob instead of the DTS file. This option is useful to override
984 the default HW_CONFIG selected by the build system.
985
Summer Qin13b95c22018-03-02 15:51:14 +0800986ARM JUNO platform specific build options
987^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
988
989- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
990 Media Protection (TZ-MP1). Default value of this flag is 0.
991
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100992Debugging options
993~~~~~~~~~~~~~~~~~
994
995To compile a debug version and make the build more verbose use
996
Paul Beesley493e3492019-03-13 15:11:04 +0000997.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100998
999 make PLAT=<platform> DEBUG=1 V=1 all
1000
1001AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
1002example DS-5) might not support this and may need an older version of DWARF
1003symbols to be emitted by GCC. This can be achieved by using the
1004``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
1005version to 2 is recommended for DS-5 versions older than 5.16.
1006
1007When debugging logic problems it might also be useful to disable all compiler
1008optimizations by using ``-O0``.
1009
Paul Beesleyba3ed402019-03-13 16:20:44 +00001010.. warning::
1011 Using ``-O0`` could cause output images to be larger and base addresses
1012 might need to be recalculated (see the **Memory layout on Arm development
1013 platforms** section in the `Firmware Design`_).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001014
1015Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1016``LDFLAGS``:
1017
Paul Beesley493e3492019-03-13 15:11:04 +00001018.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001019
1020 CFLAGS='-O0 -gdwarf-2' \
1021 make PLAT=<platform> DEBUG=1 V=1 all
1022
1023Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1024ignored as the linker is called directly.
1025
1026It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +00001027post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1028``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001029section. In this case, the developer may take control of the target using a
1030debugger when indicated by the console output. When using DS-5, the following
1031commands can be used:
1032
1033::
1034
1035 # Stop target execution
1036 interrupt
1037
1038 #
1039 # Prepare your debugging environment, e.g. set breakpoints
1040 #
1041
1042 # Jump over the debug loop
1043 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1044
1045 # Resume execution
1046 continue
1047
1048Building the Test Secure Payload
1049~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1050
1051The TSP is coupled with a companion runtime service in the BL31 firmware,
1052called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
1053must be recompiled as well. For more information on SPs and SPDs, see the
1054`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
1055
Dan Handley610e7e12018-03-01 18:44:00 +00001056First clean the TF-A build directory to get rid of any previous BL31 binary.
1057Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001058
Paul Beesley493e3492019-03-13 15:11:04 +00001059.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001060
1061 make PLAT=<platform> SPD=tspd all
1062
1063An additional boot loader binary file is created in the ``build`` directory:
1064
1065::
1066
1067 build/<platform>/<build-type>/bl32.bin
1068
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001069
1070Building and using the FIP tool
1071~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1072
Dan Handley610e7e12018-03-01 18:44:00 +00001073Firmware Image Package (FIP) is a packaging format used by TF-A to package
1074firmware images in a single binary. The number and type of images that should
1075be packed in a FIP is platform specific and may include TF-A images and other
1076firmware images required by the platform. For example, most platforms require
1077a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1078U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001079
Dan Handley610e7e12018-03-01 18:44:00 +00001080The TF-A build system provides the make target ``fip`` to create a FIP file
1081for the specified platform using the FIP creation tool included in the TF-A
1082project. Examples below show how to build a FIP file for FVP, packaging TF-A
1083and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001084
1085For AArch64:
1086
Paul Beesley493e3492019-03-13 15:11:04 +00001087.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001088
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001089 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001090
1091For AArch32:
1092
Paul Beesley493e3492019-03-13 15:11:04 +00001093.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001094
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001095 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001096
1097The resulting FIP may be found in:
1098
1099::
1100
1101 build/fvp/<build-type>/fip.bin
1102
1103For advanced operations on FIP files, it is also possible to independently build
1104the tool and create or modify FIPs using this tool. To do this, follow these
1105steps:
1106
1107It is recommended to remove old artifacts before building the tool:
1108
Paul Beesley493e3492019-03-13 15:11:04 +00001109.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001110
1111 make -C tools/fiptool clean
1112
1113Build the tool:
1114
Paul Beesley493e3492019-03-13 15:11:04 +00001115.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001116
1117 make [DEBUG=1] [V=1] fiptool
1118
1119The tool binary can be located in:
1120
1121::
1122
1123 ./tools/fiptool/fiptool
1124
Alexei Fedorov2831d582019-03-13 11:05:07 +00001125Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001126options.
1127
1128Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1129
Paul Beesley493e3492019-03-13 15:11:04 +00001130.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001131
1132 ./tools/fiptool/fiptool create \
1133 --tb-fw build/<platform>/<build-type>/bl2.bin \
1134 --soc-fw build/<platform>/<build-type>/bl31.bin \
1135 fip.bin
1136
1137Example 2: view the contents of an existing Firmware package:
1138
Paul Beesley493e3492019-03-13 15:11:04 +00001139.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001140
1141 ./tools/fiptool/fiptool info <path-to>/fip.bin
1142
1143Example 3: update the entries of an existing Firmware package:
1144
Paul Beesley493e3492019-03-13 15:11:04 +00001145.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001146
1147 # Change the BL2 from Debug to Release version
1148 ./tools/fiptool/fiptool update \
1149 --tb-fw build/<platform>/release/bl2.bin \
1150 build/<platform>/debug/fip.bin
1151
1152Example 4: unpack all entries from an existing Firmware package:
1153
Paul Beesley493e3492019-03-13 15:11:04 +00001154.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001155
1156 # Images will be unpacked to the working directory
1157 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1158
1159Example 5: remove an entry from an existing Firmware package:
1160
Paul Beesley493e3492019-03-13 15:11:04 +00001161.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001162
1163 ./tools/fiptool/fiptool remove \
1164 --tb-fw build/<platform>/debug/fip.bin
1165
1166Note that if the destination FIP file exists, the create, update and
1167remove operations will automatically overwrite it.
1168
1169The unpack operation will fail if the images already exist at the
1170destination. In that case, use -f or --force to continue.
1171
1172More information about FIP can be found in the `Firmware Design`_ document.
1173
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001174Building FIP images with support for Trusted Board Boot
1175~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1176
1177Trusted Board Boot primarily consists of the following two features:
1178
1179- Image Authentication, described in `Trusted Board Boot`_, and
1180- Firmware Update, described in `Firmware Update`_
1181
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001182The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001183images with support for these features:
1184
1185#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1186 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001187 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001188 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001189 information. The latest version of TF-A is tested with tag
zelalem-aweke8f97ba92019-09-04 16:16:51 -05001190 ``mbedtls-2.16.2``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001191
1192 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1193 source files the modules depend upon.
1194 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1195 options required to build the mbed TLS sources.
1196
1197 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001198 license. Using mbed TLS source code will affect the licensing of TF-A
1199 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001200
1201#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001202 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001203
1204 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1205 - ``TRUSTED_BOARD_BOOT=1``
1206 - ``GENERATE_COT=1``
1207
Dan Handley610e7e12018-03-01 18:44:00 +00001208 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001209 specified at build time. Two locations are currently supported (see
1210 ``ARM_ROTPK_LOCATION`` build option):
1211
1212 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1213 root-key storage registers present in the platform. On Juno, this
1214 registers are read-only. On FVP Base and Cortex models, the registers
1215 are read-only, but the value can be specified using the command line
1216 option ``bp.trusted_key_storage.public_key`` when launching the model.
1217 On both Juno and FVP models, the default value corresponds to an
1218 ECDSA-SECP256R1 public key hash, whose private part is not currently
1219 available.
1220
1221 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001222 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001223 found in ``plat/arm/board/common/rotpk``.
1224
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001225 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001226 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001227 found in ``plat/arm/board/common/rotpk``.
1228
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001229 Example of command line using RSA development keys:
1230
Paul Beesley493e3492019-03-13 15:11:04 +00001231 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001232
1233 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1234 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1235 ARM_ROTPK_LOCATION=devel_rsa \
1236 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1237 BL33=<path-to>/<bl33_image> \
1238 all fip
1239
1240 The result of this build will be the bl1.bin and the fip.bin binaries. This
1241 FIP will include the certificates corresponding to the Chain of Trust
1242 described in the TBBR-client document. These certificates can also be found
1243 in the output build directory.
1244
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001245#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001246 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001247 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001248 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001249
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001250 - NS_BL2U. The AP non-secure Firmware Updater image.
1251 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001252
1253 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1254 targets using RSA development:
1255
1256 ::
1257
1258 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1259 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1260 ARM_ROTPK_LOCATION=devel_rsa \
1261 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1262 BL33=<path-to>/<bl33_image> \
1263 SCP_BL2=<path-to>/<scp_bl2_image> \
1264 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1265 NS_BL2U=<path-to>/<ns_bl2u_image> \
1266 all fip fwu_fip
1267
Paul Beesleyba3ed402019-03-13 16:20:44 +00001268 .. note::
1269 The BL2U image will be built by default and added to the FWU_FIP.
1270 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1271 to the command line above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001272
Paul Beesleyba3ed402019-03-13 16:20:44 +00001273 .. note::
1274 Building and installing the non-secure and SCP FWU images (NS_BL1U,
1275 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001276
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001277 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1278 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001279 Chain of Trust described in the TBBR-client document. These certificates
1280 can also be found in the output build directory.
1281
1282Building the Certificate Generation Tool
1283~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1284
Dan Handley610e7e12018-03-01 18:44:00 +00001285The ``cert_create`` tool is built as part of the TF-A build process when the
1286``fip`` make target is specified and TBB is enabled (as described in the
1287previous section), but it can also be built separately with the following
1288command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001289
Paul Beesley493e3492019-03-13 15:11:04 +00001290.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001291
1292 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1293
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001294For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001295'cert_create' tool can be built with the following command. Note that the target
1296platform must define its IDs within a ``platform_oid.h`` header file for the
1297build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001298
Paul Beesley493e3492019-03-13 15:11:04 +00001299.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001300
Paul Beesley62761cd2019-04-11 13:35:26 +01001301 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001302
1303``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1304verbose. The following command should be used to obtain help about the tool:
1305
Paul Beesley493e3492019-03-13 15:11:04 +00001306.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001307
1308 ./tools/cert_create/cert_create -h
1309
1310Building a FIP for Juno and FVP
1311-------------------------------
1312
1313This section provides Juno and FVP specific instructions to build Trusted
1314Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001315a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001316
Paul Beesleyba3ed402019-03-13 16:20:44 +00001317.. note::
1318 Pre-built binaries for AArch32 are available from Linaro Release 16.12
1319 onwards. Before that release, pre-built binaries are only available for
1320 AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001321
Paul Beesleyba3ed402019-03-13 16:20:44 +00001322.. warning::
1323 Follow the full instructions for one platform before switching to a
1324 different one. Mixing instructions for different platforms may result in
1325 corrupted binaries.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001326
Paul Beesleyba3ed402019-03-13 16:20:44 +00001327.. warning::
1328 The uboot image downloaded by the Linaro workspace script does not always
1329 match the uboot image packaged as BL33 in the corresponding fip file. It is
1330 recommended to use the version that is packaged in the fip file using the
1331 instructions below.
Joel Huttonfe027712018-03-19 11:59:57 +00001332
Paul Beesleyba3ed402019-03-13 16:20:44 +00001333.. note::
1334 For the FVP, the kernel FDT is packaged in FIP during build and loaded
1335 by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1336 section for more info on selecting the right FDT to use.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001337
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001338#. Clean the working directory
1339
Paul Beesley493e3492019-03-13 15:11:04 +00001340 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001341
1342 make realclean
1343
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001344#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001345
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001346 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001347 package included in the Linaro release:
1348
Paul Beesley493e3492019-03-13 15:11:04 +00001349 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001350
1351 # Build the fiptool
1352 make [DEBUG=1] [V=1] fiptool
1353
1354 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001355 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001356
1357 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001358 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001359 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001360
Paul Beesleyba3ed402019-03-13 16:20:44 +00001361 .. note::
1362 The fiptool will complain if the images to be unpacked already
1363 exist in the current directory. If that is the case, either delete those
1364 files or use the ``--force`` option to overwrite.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001365
Paul Beesleyba3ed402019-03-13 16:20:44 +00001366 .. note::
1367 For AArch32, the instructions below assume that nt-fw.bin is a
1368 normal world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001369
Dan Handley610e7e12018-03-01 18:44:00 +00001370#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001371
Paul Beesley493e3492019-03-13 15:11:04 +00001372 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001373
1374 # AArch64
1375 make PLAT=fvp BL33=nt-fw.bin all fip
1376
1377 # AArch32
1378 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1379
Dan Handley610e7e12018-03-01 18:44:00 +00001380#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001381
1382 For AArch64:
1383
1384 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1385 as a build parameter.
1386
Paul Beesley493e3492019-03-13 15:11:04 +00001387 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001388
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001389 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001390
1391 For AArch32:
1392
1393 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1394 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1395 separately for AArch32.
1396
1397 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1398 to the AArch32 Linaro cross compiler.
1399
Paul Beesley493e3492019-03-13 15:11:04 +00001400 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001401
1402 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1403
1404 - Build BL32 in AArch32.
1405
Paul Beesley493e3492019-03-13 15:11:04 +00001406 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001407
1408 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1409 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1410
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001411 - Save ``bl32.bin`` to a temporary location and clean the build products.
1412
1413 ::
1414
1415 cp <path-to-build>/bl32.bin <path-to-temporary>
1416 make realclean
1417
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001418 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1419 must point to the AArch64 Linaro cross compiler.
1420
Paul Beesley493e3492019-03-13 15:11:04 +00001421 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001422
1423 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1424
1425 - The following parameters should be used to build BL1 and BL2 in AArch64
1426 and point to the BL32 file.
1427
Paul Beesley493e3492019-03-13 15:11:04 +00001428 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001429
Soby Mathew97b1bff2018-09-27 16:46:41 +01001430 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001431 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1432 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001433
1434The resulting BL1 and FIP images may be found in:
1435
1436::
1437
1438 # Juno
1439 ./build/juno/release/bl1.bin
1440 ./build/juno/release/fip.bin
1441
1442 # FVP
1443 ./build/fvp/release/bl1.bin
1444 ./build/fvp/release/fip.bin
1445
Roberto Vargas096f3a02017-10-17 10:19:00 +01001446
1447Booting Firmware Update images
1448-------------------------------------
1449
1450When Firmware Update (FWU) is enabled there are at least 2 new images
1451that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1452FWU FIP.
1453
1454Juno
1455~~~~
1456
1457The new images must be programmed in flash memory by adding
1458an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1459on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1460Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1461programming" for more information. User should ensure these do not
1462overlap with any other entries in the file.
1463
1464::
1465
1466 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1467 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1468 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1469 NOR10LOAD: 00000000 ;Image Load Address
1470 NOR10ENTRY: 00000000 ;Image Entry Point
1471
1472 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1473 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1474 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1475 NOR11LOAD: 00000000 ;Image Load Address
1476
1477The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1478In the same way, the address ns_bl2u_base_address is the value of
1479NS_BL2U_BASE - 0x8000000.
1480
1481FVP
1482~~~
1483
1484The additional fip images must be loaded with:
1485
1486::
1487
1488 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1489 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1490
1491The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1492In the same way, the address ns_bl2u_base_address is the value of
1493NS_BL2U_BASE.
1494
1495
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001496EL3 payloads alternative boot flow
1497----------------------------------
1498
1499On a pre-production system, the ability to execute arbitrary, bare-metal code at
1500the highest exception level is required. It allows full, direct access to the
1501hardware, for example to run silicon soak tests.
1502
1503Although it is possible to implement some baremetal secure firmware from
1504scratch, this is a complex task on some platforms, depending on the level of
1505configuration required to put the system in the expected state.
1506
1507Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001508``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1509boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1510other BL images and passing control to BL31. It reduces the complexity of
1511developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001512
1513- putting the system into a known architectural state;
1514- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001515- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001516
Dan Handley610e7e12018-03-01 18:44:00 +00001517When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001518TrustZone controller is simplified such that only region 0 is enabled and is
1519configured to permit secure access only. This gives full access to the whole
1520DRAM to the EL3 payload.
1521
1522The system is left in the same state as when entering BL31 in the default boot
1523flow. In particular:
1524
1525- Running in EL3;
1526- Current state is AArch64;
1527- Little-endian data access;
1528- All exceptions disabled;
1529- MMU disabled;
1530- Caches disabled.
1531
1532Booting an EL3 payload
1533~~~~~~~~~~~~~~~~~~~~~~
1534
1535The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001536not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001537
1538- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1539 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001540 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001541
1542- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1543 run-time.
1544
1545To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1546used. The infinite loop that it introduces in BL1 stops execution at the right
1547moment for a debugger to take control of the target and load the payload (for
1548example, over JTAG).
1549
1550It is expected that this loading method will work in most cases, as a debugger
1551connection is usually available in a pre-production system. The user is free to
1552use any other platform-specific mechanism to load the EL3 payload, though.
1553
1554Booting an EL3 payload on FVP
1555^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1556
1557The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1558the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1559is undefined on the FVP platform and the FVP platform code doesn't clear it.
1560Therefore, one must modify the way the model is normally invoked in order to
1561clear the mailbox at start-up.
1562
1563One way to do that is to create an 8-byte file containing all zero bytes using
1564the following command:
1565
Paul Beesley493e3492019-03-13 15:11:04 +00001566.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001567
1568 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1569
1570and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1571using the following model parameters:
1572
1573::
1574
1575 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1576 --data=mailbox.dat@0x04000000 [Foundation FVP]
1577
1578To provide the model with the EL3 payload image, the following methods may be
1579used:
1580
1581#. If the EL3 payload is able to execute in place, it may be programmed into
1582 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1583 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1584 used for the FIP):
1585
1586 ::
1587
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001588 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001589
1590 On Foundation FVP, there is no flash loader component and the EL3 payload
1591 may be programmed anywhere in flash using method 3 below.
1592
1593#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1594 command may be used to load the EL3 payload ELF image over JTAG:
1595
1596 ::
1597
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001598 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001599
1600#. The EL3 payload may be pre-loaded in volatile memory using the following
1601 model parameters:
1602
1603 ::
1604
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001605 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1606 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001607
1608 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001609 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001610
1611Booting an EL3 payload on Juno
1612^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1613
1614If the EL3 payload is able to execute in place, it may be programmed in flash
1615memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1616on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1617Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1618programming" for more information.
1619
1620Alternatively, the same DS-5 command mentioned in the FVP section above can
1621be used to load the EL3 payload's ELF file over JTAG on Juno.
1622
1623Preloaded BL33 alternative boot flow
1624------------------------------------
1625
1626Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001627on TF-A to load it. This may simplify packaging of the normal world code and
1628improve performance in a development environment. When secure world cold boot
1629is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001630
1631For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001632used when compiling TF-A. For example, the following command will create a FIP
1633without a BL33 and prepare to jump to a BL33 image loaded at address
16340x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001635
Paul Beesley493e3492019-03-13 15:11:04 +00001636.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001637
1638 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1639
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001640Boot of a preloaded kernel image on Base FVP
1641~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001642
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001643The following example uses a simplified boot flow by directly jumping from the
1644TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1645useful if both the kernel and the device tree blob (DTB) are already present in
1646memory (like in FVP).
1647
1648For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1649address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001650
Paul Beesley493e3492019-03-13 15:11:04 +00001651.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001652
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001653 CROSS_COMPILE=aarch64-linux-gnu- \
1654 make PLAT=fvp DEBUG=1 \
1655 RESET_TO_BL31=1 \
1656 ARM_LINUX_KERNEL_AS_BL33=1 \
1657 PRELOADED_BL33_BASE=0x80080000 \
1658 ARM_PRELOADED_DTB_BASE=0x82000000 \
1659 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001660
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001661Now, it is needed to modify the DTB so that the kernel knows the address of the
1662ramdisk. The following script generates a patched DTB from the provided one,
1663assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1664script assumes that the user is using a ramdisk image prepared for U-Boot, like
1665the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1666offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001667
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001668.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001669
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001670 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001671
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001672 # Path to the input DTB
1673 KERNEL_DTB=<path-to>/<fdt>
1674 # Path to the output DTB
1675 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1676 # Base address of the ramdisk
1677 INITRD_BASE=0x84000000
1678 # Path to the ramdisk
1679 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001680
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001681 # Skip uboot header (64 bytes)
1682 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1683 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1684 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1685
1686 CHOSEN_NODE=$(echo \
1687 "/ { \
1688 chosen { \
1689 linux,initrd-start = <${INITRD_START}>; \
1690 linux,initrd-end = <${INITRD_END}>; \
1691 }; \
1692 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001693
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001694 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1695 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001696
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001697And the FVP binary can be run with the following command:
1698
Paul Beesley493e3492019-03-13 15:11:04 +00001699.. code:: shell
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001700
1701 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1702 -C pctl.startup=0.0.0.0 \
1703 -C bp.secure_memory=1 \
1704 -C cluster0.NUM_CORES=4 \
1705 -C cluster1.NUM_CORES=4 \
1706 -C cache_state_modelled=1 \
1707 -C cluster0.cpu0.RVBAR=0x04020000 \
1708 -C cluster0.cpu1.RVBAR=0x04020000 \
1709 -C cluster0.cpu2.RVBAR=0x04020000 \
1710 -C cluster0.cpu3.RVBAR=0x04020000 \
1711 -C cluster1.cpu0.RVBAR=0x04020000 \
1712 -C cluster1.cpu1.RVBAR=0x04020000 \
1713 -C cluster1.cpu2.RVBAR=0x04020000 \
1714 -C cluster1.cpu3.RVBAR=0x04020000 \
1715 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1716 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1717 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1718 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1719
1720Boot of a preloaded kernel image on Juno
1721~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001722
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001723The Trusted Firmware must be compiled in a similar way as for FVP explained
1724above. The process to load binaries to memory is the one explained in
1725`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001726
1727Running the software on FVP
1728---------------------------
1729
David Cunado7c032642018-03-12 18:47:05 +00001730The latest version of the AArch64 build of TF-A has been tested on the following
1731Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1732(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001733
Paul Beesleyba3ed402019-03-13 16:20:44 +00001734.. note::
1735 The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001736
David Cunado05845bf2017-12-19 16:33:25 +00001737- ``FVP_Base_AEMv8A-AEMv8A``
1738- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001739- ``FVP_Base_RevC-2xAEMv8A``
1740- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001741- ``FVP_Base_Cortex-A35x4``
1742- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001743- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1744- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001745- ``FVP_Base_Cortex-A57x1-A53x1``
1746- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001747- ``FVP_Base_Cortex-A57x4-A53x4``
1748- ``FVP_Base_Cortex-A57x4``
1749- ``FVP_Base_Cortex-A72x4-A53x4``
1750- ``FVP_Base_Cortex-A72x4``
1751- ``FVP_Base_Cortex-A73x4-A53x4``
1752- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001753- ``FVP_Base_Cortex-A75x4``
1754- ``FVP_Base_Cortex-A76x4``
John Tsichritzisd1894252019-05-20 13:09:34 +01001755- ``FVP_Base_Cortex-A76AEx4``
1756- ``FVP_Base_Cortex-A76AEx8``
Balint Dobszaycc942642019-07-03 13:02:56 +02001757- ``FVP_Base_Cortex-A77x4`` (Version 11.7 build 36)
John Tsichritzisd1894252019-05-20 13:09:34 +01001758- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001759- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001760- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1761- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzisd1894252019-05-20 13:09:34 +01001762- ``FVP_RD_N1Edge``
David Cunado05845bf2017-12-19 16:33:25 +00001763- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001764
1765The latest version of the AArch32 build of TF-A has been tested on the following
1766Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1767(64-bit host machine only).
1768
1769- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001770- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001771
Paul Beesleyba3ed402019-03-13 16:20:44 +00001772.. note::
1773 The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1774 is not compatible with legacy GIC configurations. Therefore this FVP does not
1775 support these legacy GIC configurations.
David Cunado7c032642018-03-12 18:47:05 +00001776
Paul Beesleyba3ed402019-03-13 16:20:44 +00001777.. note::
1778 The build numbers quoted above are those reported by launching the FVP
1779 with the ``--version`` parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001780
Paul Beesleyba3ed402019-03-13 16:20:44 +00001781.. note::
1782 Linaro provides a ramdisk image in prebuilt FVP configurations and full
1783 file systems that can be downloaded separately. To run an FVP with a virtio
1784 file system image an additional FVP configuration option
1785 ``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1786 used.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001787
Paul Beesleyba3ed402019-03-13 16:20:44 +00001788.. note::
1789 The software will not work on Version 1.0 of the Foundation FVP.
1790 The commands below would report an ``unhandled argument`` error in this case.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001791
Paul Beesleyba3ed402019-03-13 16:20:44 +00001792.. note::
1793 FVPs can be launched with ``--cadi-server`` option such that a
1794 CADI-compliant debugger (for example, Arm DS-5) can connect to and control
1795 its execution.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001796
Paul Beesleyba3ed402019-03-13 16:20:44 +00001797.. warning::
1798 Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
1799 the internal synchronisation timings changed compared to older versions of
1800 the models. The models can be launched with ``-Q 100`` option if they are
1801 required to match the run time characteristics of the older versions.
David Cunado97309462017-07-31 12:24:51 +01001802
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001803The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001804downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001805
David Cunado124415e2017-06-27 17:31:12 +01001806The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001807`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001808
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001809Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001810parameter options. A brief description of the important ones that affect TF-A
1811and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001812
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001813Obtaining the Flattened Device Trees
1814~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1815
1816Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001817FDT files are required. FDT source files for the Foundation and Base FVPs can
1818be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1819a subset of the Base FVP components. For example, the Foundation FVP lacks
1820CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001821
Paul Beesleyba3ed402019-03-13 16:20:44 +00001822.. note::
1823 It is not recommended to use the FDTs built along the kernel because not
1824 all FDTs are available from there.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001825
Soby Mathewecd94ad2018-05-09 13:59:29 +01001826The dynamic configuration capability is enabled in the firmware for FVPs.
1827This means that the firmware can authenticate and load the FDT if present in
1828FIP. A default FDT is packaged into FIP during the build based on
1829the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1830or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1831`Arm FVP platform specific build options`_ section for detail on the options).
1832
1833- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001834
David Cunado7c032642018-03-12 18:47:05 +00001835 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1836 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001837
Soby Mathewecd94ad2018-05-09 13:59:29 +01001838- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001839
David Cunado7c032642018-03-12 18:47:05 +00001840 For use with models such as the Cortex-A32 Base FVPs without shifted
1841 affinities and running Linux in AArch32 state with Base memory map
1842 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001843
Soby Mathewecd94ad2018-05-09 13:59:29 +01001844- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001845
David Cunado7c032642018-03-12 18:47:05 +00001846 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1847 affinities and with Base memory map configuration and Linux GICv3 support.
1848
Soby Mathewecd94ad2018-05-09 13:59:29 +01001849- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001850
1851 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1852 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1853
Soby Mathewecd94ad2018-05-09 13:59:29 +01001854- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001855
1856 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1857 single cluster, single threaded CPUs, Base memory map configuration and Linux
1858 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001859
Soby Mathewecd94ad2018-05-09 13:59:29 +01001860- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001861
David Cunado7c032642018-03-12 18:47:05 +00001862 For use with models such as the Cortex-A32 Base FVPs without shifted
1863 affinities and running Linux in AArch32 state with Base memory map
1864 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001865
Soby Mathewecd94ad2018-05-09 13:59:29 +01001866- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001867
1868 For use with Foundation FVP with Base memory map configuration.
1869
Soby Mathewecd94ad2018-05-09 13:59:29 +01001870- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001871
1872 (Default) For use with Foundation FVP with Base memory map configuration
1873 and Linux GICv3 support.
1874
1875Running on the Foundation FVP with reset to BL1 entrypoint
1876~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1877
1878The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018794 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001880
Paul Beesley493e3492019-03-13 15:11:04 +00001881.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001882
1883 <path-to>/Foundation_Platform \
1884 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001885 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001886 --secure-memory \
1887 --visualization \
1888 --gicv3 \
1889 --data="<path-to>/<bl1-binary>"@0x0 \
1890 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001891 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001892 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001893
1894Notes:
1895
1896- BL1 is loaded at the start of the Trusted ROM.
1897- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001898- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1899 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001900- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1901 and enable the GICv3 device in the model. Note that without this option,
1902 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001903 is not supported by TF-A.
1904- In order for TF-A to run correctly on the Foundation FVP, the architecture
1905 versions must match. The Foundation FVP defaults to the highest v8.x
1906 version it supports but the default build for TF-A is for v8.0. To avoid
1907 issues either start the Foundation FVP to use v8.0 architecture using the
1908 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1909 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001910
1911Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1912~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1913
David Cunado7c032642018-03-12 18:47:05 +00001914The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001915with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001916
Paul Beesley493e3492019-03-13 15:11:04 +00001917.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001918
David Cunado7c032642018-03-12 18:47:05 +00001919 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001920 -C pctl.startup=0.0.0.0 \
1921 -C bp.secure_memory=1 \
1922 -C bp.tzc_400.diagnostics=1 \
1923 -C cluster0.NUM_CORES=4 \
1924 -C cluster1.NUM_CORES=4 \
1925 -C cache_state_modelled=1 \
1926 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1927 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001928 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001929 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001930
Paul Beesleyba3ed402019-03-13 16:20:44 +00001931.. note::
1932 The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires
1933 a specific DTS for all the CPUs to be loaded.
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001934
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001935Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1936~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1937
1938The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001939with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001940
Paul Beesley493e3492019-03-13 15:11:04 +00001941.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001942
1943 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1944 -C pctl.startup=0.0.0.0 \
1945 -C bp.secure_memory=1 \
1946 -C bp.tzc_400.diagnostics=1 \
1947 -C cluster0.NUM_CORES=4 \
1948 -C cluster1.NUM_CORES=4 \
1949 -C cache_state_modelled=1 \
1950 -C cluster0.cpu0.CONFIG64=0 \
1951 -C cluster0.cpu1.CONFIG64=0 \
1952 -C cluster0.cpu2.CONFIG64=0 \
1953 -C cluster0.cpu3.CONFIG64=0 \
1954 -C cluster1.cpu0.CONFIG64=0 \
1955 -C cluster1.cpu1.CONFIG64=0 \
1956 -C cluster1.cpu2.CONFIG64=0 \
1957 -C cluster1.cpu3.CONFIG64=0 \
1958 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1959 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001960 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001961 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001962
1963Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1964~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1965
1966The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001967boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001968
Paul Beesley493e3492019-03-13 15:11:04 +00001969.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001970
1971 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1972 -C pctl.startup=0.0.0.0 \
1973 -C bp.secure_memory=1 \
1974 -C bp.tzc_400.diagnostics=1 \
1975 -C cache_state_modelled=1 \
1976 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1977 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001978 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001979 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001980
1981Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1982~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1983
1984The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001985boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001986
Paul Beesley493e3492019-03-13 15:11:04 +00001987.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001988
1989 <path-to>/FVP_Base_Cortex-A32x4 \
1990 -C pctl.startup=0.0.0.0 \
1991 -C bp.secure_memory=1 \
1992 -C bp.tzc_400.diagnostics=1 \
1993 -C cache_state_modelled=1 \
1994 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1995 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001996 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001997 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001998
1999Running on the AEMv8 Base FVP with reset to BL31 entrypoint
2000~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2001
David Cunado7c032642018-03-12 18:47:05 +00002002The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00002003with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002004
Paul Beesley493e3492019-03-13 15:11:04 +00002005.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002006
David Cunado7c032642018-03-12 18:47:05 +00002007 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002008 -C pctl.startup=0.0.0.0 \
2009 -C bp.secure_memory=1 \
2010 -C bp.tzc_400.diagnostics=1 \
2011 -C cluster0.NUM_CORES=4 \
2012 -C cluster1.NUM_CORES=4 \
2013 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002014 -C cluster0.cpu0.RVBAR=0x04010000 \
2015 -C cluster0.cpu1.RVBAR=0x04010000 \
2016 -C cluster0.cpu2.RVBAR=0x04010000 \
2017 -C cluster0.cpu3.RVBAR=0x04010000 \
2018 -C cluster1.cpu0.RVBAR=0x04010000 \
2019 -C cluster1.cpu1.RVBAR=0x04010000 \
2020 -C cluster1.cpu2.RVBAR=0x04010000 \
2021 -C cluster1.cpu3.RVBAR=0x04010000 \
2022 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2023 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002024 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002025 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002026 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002027 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002028
2029Notes:
2030
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00002031- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00002032 in this config, it can be loaded at any valid address for execution.
2033
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002034- Since a FIP is not loaded when using BL31 as reset entrypoint, the
2035 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
2036 parameter is needed to load the individual bootloader images in memory.
2037 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01002038 Payload. For the same reason, the FDT needs to be compiled from the DT source
2039 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
2040 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002041
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00002042- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
2043 specific DTS for all the CPUs to be loaded.
2044
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002045- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
2046 X and Y are the cluster and CPU numbers respectively, is used to set the
2047 reset vector for each core.
2048
2049- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
2050 changing the value of
2051 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
2052 ``BL32_BASE``.
2053
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002054Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
2055~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002056
2057The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00002058with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002059
Paul Beesley493e3492019-03-13 15:11:04 +00002060.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002061
2062 <path-to>/FVP_Base_AEMv8A-AEMv8A \
2063 -C pctl.startup=0.0.0.0 \
2064 -C bp.secure_memory=1 \
2065 -C bp.tzc_400.diagnostics=1 \
2066 -C cluster0.NUM_CORES=4 \
2067 -C cluster1.NUM_CORES=4 \
2068 -C cache_state_modelled=1 \
2069 -C cluster0.cpu0.CONFIG64=0 \
2070 -C cluster0.cpu1.CONFIG64=0 \
2071 -C cluster0.cpu2.CONFIG64=0 \
2072 -C cluster0.cpu3.CONFIG64=0 \
2073 -C cluster1.cpu0.CONFIG64=0 \
2074 -C cluster1.cpu1.CONFIG64=0 \
2075 -C cluster1.cpu2.CONFIG64=0 \
2076 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002077 -C cluster0.cpu0.RVBAR=0x04002000 \
2078 -C cluster0.cpu1.RVBAR=0x04002000 \
2079 -C cluster0.cpu2.RVBAR=0x04002000 \
2080 -C cluster0.cpu3.RVBAR=0x04002000 \
2081 -C cluster1.cpu0.RVBAR=0x04002000 \
2082 -C cluster1.cpu1.RVBAR=0x04002000 \
2083 -C cluster1.cpu2.RVBAR=0x04002000 \
2084 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002085 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002086 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002087 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002088 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002089 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002090
Paul Beesleyba3ed402019-03-13 16:20:44 +00002091.. note::
2092 The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2093 It should match the address programmed into the RVBAR register as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002094
2095Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2096~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2097
2098The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002099boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002100
Paul Beesley493e3492019-03-13 15:11:04 +00002101.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002102
2103 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2104 -C pctl.startup=0.0.0.0 \
2105 -C bp.secure_memory=1 \
2106 -C bp.tzc_400.diagnostics=1 \
2107 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002108 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2109 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2110 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2111 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2112 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2113 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2114 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2115 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2116 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2117 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002118 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002119 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002120 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002121 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002122
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002123Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2124~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002125
2126The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002127boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002128
Paul Beesley493e3492019-03-13 15:11:04 +00002129.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002130
2131 <path-to>/FVP_Base_Cortex-A32x4 \
2132 -C pctl.startup=0.0.0.0 \
2133 -C bp.secure_memory=1 \
2134 -C bp.tzc_400.diagnostics=1 \
2135 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002136 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2137 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2138 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2139 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002140 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002141 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002142 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002143 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002144 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002145
2146Running the software on Juno
2147----------------------------
2148
Dan Handley610e7e12018-03-01 18:44:00 +00002149This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002150
2151To execute the software stack on Juno, the version of the Juno board recovery
2152image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2153earlier version installed or are unsure which version is installed, please
2154re-install the recovery image by following the
2155`Instructions for using Linaro's deliverables on Juno`_.
2156
Dan Handley610e7e12018-03-01 18:44:00 +00002157Preparing TF-A images
2158~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002159
Dan Handley610e7e12018-03-01 18:44:00 +00002160After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2161``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002162
2163Other Juno software information
2164~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2165
Dan Handley610e7e12018-03-01 18:44:00 +00002166Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002167software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002168get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002169configure it.
2170
2171Testing SYSTEM SUSPEND on Juno
2172~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2173
2174The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2175to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2176on Juno, at the linux shell prompt, issue the following command:
2177
Paul Beesley493e3492019-03-13 15:11:04 +00002178.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002179
2180 echo +10 > /sys/class/rtc/rtc0/wakealarm
2181 echo -n mem > /sys/power/state
2182
2183The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2184wakeup interrupt from RTC.
2185
2186--------------
2187
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002188*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002189
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002190.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002191.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002192.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002193.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2194.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002195.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002196.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002197.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002198.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002199.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002200.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002201.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002202.. _here: psci-lib-integration-guide.rst
John Tsichritzis2fd3d922019-05-28 13:13:39 +01002203.. _Trusted Board Boot: ../design/trusted-board-boot.rst
2204.. _TB_FW_CONFIG for FVP: ../../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
2205.. _Secure-EL1 Payloads and Dispatchers: ../design/firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
2206.. _Firmware Update: ../components/firmware-update.rst
2207.. _Firmware Design: ../design/firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002208.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2209.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002210.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002211.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002212.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002213.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
John Tsichritzis2fd3d922019-05-28 13:13:39 +01002214.. _Secure Partition Manager Design guide: ../components/secure-partition-manager-design.rst
2215.. _`Trusted Firmware-A Coding Guidelines`: ../process/coding-guidelines.rst
2216.. _Library at ROM: ../components/romlib-design.rst