blob: b8baf47115dc962ae96dcdc201a76505590c51a0 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
Dan Handley610e7e12018-03-01 18:44:00 +000057TF-A has been tested with `Linaro Release 17.10`_.
David Cunadob2de0992017-06-29 12:01:33 +010058
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
Roberto Vargas0489bc02018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya017a67e2018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Dan Handley610e7e12018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010075
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010078 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010079
Dan Handley610e7e12018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010082
Dan Handley610e7e12018-03-01 18:44:00 +000083Download the TF-A source code from Github:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
Dan Handley610e7e12018-03-01 18:44:00 +000089Building TF-A
90-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010091
Dan Handley610e7e12018-03-01 18:44:00 +000092- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
93 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010094
95 For AArch64:
96
97 ::
98
99 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
100
101 For AArch32:
102
103 ::
104
105 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
106
Roberto Vargas07b1e242018-04-23 08:38:12 +0100107 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
108 ``CC`` needs to point to the clang or armclang binary, which will
109 also select the clang or armclang assembler. Be aware that the
110 GNU linker is used by default. In case of being needed the linker
111 can be overriden using the ``LD`` variable. Clang linker version 6 is
112 known to work with TF-A.
113
114 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100115
Dan Handley610e7e12018-03-01 18:44:00 +0000116 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100117 to ``CC`` matches the string 'armclang'.
118
Dan Handley610e7e12018-03-01 18:44:00 +0000119 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100120
121 ::
122
123 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
124 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
125
126 Clang will be selected when the base name of the path assigned to ``CC``
127 contains the string 'clang'. This is to allow both clang and clang-X.Y
128 to work.
129
130 For AArch64 using clang:
131
132 ::
133
134 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
135 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
136
Dan Handley610e7e12018-03-01 18:44:00 +0000137- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100138
139 For AArch64:
140
141 ::
142
143 make PLAT=<platform> all
144
145 For AArch32:
146
147 ::
148
149 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
150
151 Notes:
152
153 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
154 `Summary of build options`_ for more information on available build
155 options.
156
157 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
158
159 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
160 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000161 provided by TF-A to demonstrate how PSCI Library can be integrated with
162 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
163 include other runtime services, for example Trusted OS services. A guide
164 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
165 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100166
167 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
168 image, is not compiled in by default. Refer to the
169 `Building the Test Secure Payload`_ section below.
170
171 - By default this produces a release version of the build. To produce a
172 debug version instead, refer to the "Debugging options" section below.
173
174 - The build process creates products in a ``build`` directory tree, building
175 the objects and binaries for each boot loader stage in separate
176 sub-directories. The following boot loader binary files are created
177 from the corresponding ELF files:
178
179 - ``build/<platform>/<build-type>/bl1.bin``
180 - ``build/<platform>/<build-type>/bl2.bin``
181 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
182 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
183
184 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
185 is either ``debug`` or ``release``. The actual number of images might differ
186 depending on the platform.
187
188- Build products for a specific build variant can be removed using:
189
190 ::
191
192 make DEBUG=<D> PLAT=<platform> clean
193
194 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
195
196 The build tree can be removed completely using:
197
198 ::
199
200 make realclean
201
202Summary of build options
203~~~~~~~~~~~~~~~~~~~~~~~~
204
Dan Handley610e7e12018-03-01 18:44:00 +0000205The TF-A build system supports the following build options. Unless mentioned
206otherwise, these options are expected to be specified at the build command
207line and are not to be modified in any component makefiles. Note that the
208build system doesn't track dependency for build options. Therefore, if any of
209the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100210performed.
211
212Common build options
213^^^^^^^^^^^^^^^^^^^^
214
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100215- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
216 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
217 code having a smaller resulting size.
218
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100219- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
220 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
221 directory containing the SP source, relative to the ``bl32/``; the directory
222 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
223
Dan Handley610e7e12018-03-01 18:44:00 +0000224- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
225 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
226 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100227
Dan Handley610e7e12018-03-01 18:44:00 +0000228- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
229 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
230 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
231 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100232
Dan Handley610e7e12018-03-01 18:44:00 +0000233- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
234 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
235 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100236
Dan Handley610e7e12018-03-01 18:44:00 +0000237- ``ARM_GIC_ARCH``: Choice of Arm GIC architecture version used by the Arm
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100238 Legacy GIC driver for implementing the platform GIC API. This API is used
239 by the interrupt management framework. Default is 2 (that is, version 2.0).
240 This build option is deprecated.
241
Dan Handley610e7e12018-03-01 18:44:00 +0000242- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000243 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
244 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
245 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
246 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100247
248- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000249 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
250 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100251
252- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000253 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100254
John Tsichritzisee10e792018-06-06 09:38:10 +0100255- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000256 BL2 at EL3 execution level.
257
John Tsichritzisee10e792018-06-06 09:38:10 +0100258- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000259 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
260 the RW sections in RAM, while leaving the RO sections in place. This option
261 enable this use-case. For now, this option is only supported when BL2_AT_EL3
262 is set to '1'.
263
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100264- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000265 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
266 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100267
268- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
269 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
270 this file name will be used to save the key.
271
272- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000273 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
274 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100275
John Tsichritzisee10e792018-06-06 09:38:10 +0100276- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100277 Trusted OS Extra1 image for the ``fip`` target.
278
John Tsichritzisee10e792018-06-06 09:38:10 +0100279- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100280 Trusted OS Extra2 image for the ``fip`` target.
281
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100282- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
283 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
284 this file name will be used to save the key.
285
286- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000287 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100288
289- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
290 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
291 this file name will be used to save the key.
292
293- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
294 compilation of each build. It must be set to a C string (including quotes
295 where applicable). Defaults to a string that contains the time and date of
296 the compilation.
297
Dan Handley610e7e12018-03-01 18:44:00 +0000298- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF-A
299 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100300
301- ``CFLAGS``: Extra user options appended on the compiler's command line in
302 addition to the options set by the build system.
303
304- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
305 release several CPUs out of reset. It can take either 0 (several CPUs may be
306 brought up) or 1 (only one CPU will ever be brought up during cold reset).
307 Default is 0. If the platform always brings up a single CPU, there is no
308 need to distinguish between primary and secondary CPUs and the boot path can
309 be optimised. The ``plat_is_my_cpu_primary()`` and
310 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
311 to be implemented in this case.
312
313- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
314 register state when an unexpected exception occurs during execution of
315 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
316 this is only enabled for a debug build of the firmware.
317
318- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
319 certificate generation tool to create new keys in case no valid keys are
320 present or specified. Allowed options are '0' or '1'. Default is '1'.
321
322- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
323 the AArch32 system registers to be included when saving and restoring the
324 CPU context. The option must be set to 0 for AArch64-only platforms (that
325 is on hardware that does not implement AArch32, or at least not at EL1 and
326 higher ELs). Default value is 1.
327
328- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
329 registers to be included when saving and restoring the CPU context. Default
330 is 0.
331
332- ``DEBUG``: Chooses between a debug and release build. It can take either 0
333 (release) or 1 (debug) as values. 0 is the default.
334
John Tsichritzisee10e792018-06-06 09:38:10 +0100335- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
336 Board Boot authentication at runtime. This option is meant to be enabled only
337 for development platforms. Both TRUSTED_BOARD_BOOT and LOAD_IMAGE_V2 flags
338 must be set if this flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100339
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100340- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
341 the normal boot flow. It must specify the entry point address of the EL3
342 payload. Please refer to the "Booting an EL3 payload" section for more
343 details.
344
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100345- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100346 This is an optional architectural feature available on v8.4 onwards. Some
347 v8.2 implementations also implement an AMU and this option can be used to
348 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100349
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100350- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
351 are compiled out. For debug builds, this option defaults to 1, and calls to
352 ``assert()`` are left in place. For release builds, this option defaults to 0
353 and calls to ``assert()`` function are compiled out. This option can be set
354 independently of ``DEBUG``. It can also be used to hide any auxiliary code
355 that is only required for the assertion and does not fit in the assertion
356 itself.
357
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100358- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
359 feature. MPAM is an optional Armv8.4 extension that enables various memory
360 system components and resources to define partitions; software running at
361 various ELs can assign themselves to desired partition to control their
362 performance aspects.
363
364 When this option is set to ``1``, EL3 allows lower ELs to access their own
365 MPAM registers without trapping into EL3. This option doesn't make use of
366 partitioning in EL3, however. Platform initialisation code should configure
367 and use partitions in EL3 as required. This option defaults to ``0``.
368
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100369- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
370 Measurement Framework(PMF). Default is 0.
371
372- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
373 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
374 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
375 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
376 software.
377
378- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000379 instrumentation which injects timestamp collection points into TF-A to
380 allow runtime performance to be measured. Currently, only PSCI is
381 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
382 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100383
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100384- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100385 extensions. This is an optional architectural feature for AArch64.
386 The default is 1 but is automatically disabled when the target architecture
387 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100388
David Cunadoce88eee2017-10-20 11:30:57 +0100389- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
390 (SVE) for the Non-secure world only. SVE is an optional architectural feature
391 for AArch64. Note that when SVE is enabled for the Non-secure world, access
392 to SIMD and floating-point functionality from the Secure world is disabled.
393 This is to avoid corruption of the Non-secure world data in the Z-registers
394 which are aliased by the SIMD and FP registers. The build option is not
395 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
396 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
397 1. The default is 1 but is automatically disabled when the target
398 architecture is AArch32.
399
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100400- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
401 checks in GCC. Allowed values are "all", "strong" and "0" (default).
402 "strong" is the recommended stack protection level if this feature is
403 desired. 0 disables the stack protection. For all values other than 0, the
404 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
405 The value is passed as the last component of the option
406 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
407
408- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
409 deprecated platform APIs, helper functions or drivers within Trusted
410 Firmware as error. It can take the value 1 (flag the use of deprecated
411 APIs as error) or 0. The default is 0.
412
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100413- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
414 targeted at EL3. When set ``0`` (default), no exceptions are expected or
415 handled at EL3, and a panic will result. This is supported only for AArch64
416 builds.
417
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000418- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 externsions introduced support for fault
419 injection from lower ELs, and this build option enables lower ELs to use
420 Error Records accessed via System Registers to inject faults. This is
421 applicable only to AArch64 builds.
422
423 This feature is intended for testing purposes only, and is advisable to keep
424 disabled for production images.
425
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100426- ``FIP_NAME``: This is an optional build option which specifies the FIP
427 filename for the ``fip`` target. Default is ``fip.bin``.
428
429- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
430 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
431
432- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
433 tool to create certificates as per the Chain of Trust described in
434 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
435 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
436
437 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
438 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
439 the corresponding certificates, and to include those certificates in the
440 FIP and FWU\_FIP.
441
442 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
443 images will not include support for Trusted Board Boot. The FIP will still
444 include the corresponding certificates. This FIP can be used to verify the
445 Chain of Trust on the host machine through other mechanisms.
446
447 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
448 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
449 will not include the corresponding certificates, causing a boot failure.
450
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100451- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
452 inherent support for specific EL3 type interrupts. Setting this build option
453 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
454 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
455 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
456 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
457 the Secure Payload interrupts needs to be synchronously handed over to Secure
458 EL1 for handling. The default value of this option is ``0``, which means the
459 Group 0 interrupts are assumed to be handled by Secure EL1.
460
461 .. __: `platform-interrupt-controller-API.rst`
462 .. __: `interrupt-framework-design.rst`
463
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100464- ``HANDLE_EA_EL3_FIRST``: When defined External Aborts and SError Interrupts
465 will be always trapped in EL3 i.e. in BL31 at runtime.
466
Dan Handley610e7e12018-03-01 18:44:00 +0000467- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100468 software operations are required for CPUs to enter and exit coherency.
469 However, there exists newer systems where CPUs' entry to and exit from
470 coherency is managed in hardware. Such systems require software to only
471 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley610e7e12018-03-01 18:44:00 +0000472 active software management. In such systems, this boolean option enables
473 TF-A to carry out build and run-time optimizations during boot and power
474 management operations. This option defaults to 0 and if it is enabled,
475 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100476
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100477 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
478 translation library (xlat tables v2) must be used; version 1 of translation
479 library is not supported.
480
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100481- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
482 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
483 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
484 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
485 images.
486
Soby Mathew13b16052017-08-31 11:49:32 +0100487- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
488 used for generating the PKCS keys and subsequent signing of the certificate.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800489 It accepts 3 values viz. ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
Soby Mathew2fd70f62017-08-31 11:50:29 +0100490 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
491 retained only for compatibility. The default value of this flag is ``rsa``
492 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100493
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800494- ``HASH_ALG``: This build flag enables the user to select the secure hash
495 algorithm. It accepts 3 values viz. ``sha256``, ``sha384``, ``sha512``.
496 The default value of this flag is ``sha256``.
497
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100498- ``LDFLAGS``: Extra user options appended to the linkers' command line in
499 addition to the one set by the build system.
500
501- ``LOAD_IMAGE_V2``: Boolean option to enable support for new version (v2) of
502 image loading, which provides more flexibility and scalability around what
503 images are loaded and executed during boot. Default is 0.
John Tsichritzis6dda9762018-07-23 09:18:04 +0100504
505 Note: this flag must be enabled for AArch32 builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100506
507- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
508 output compiled into the build. This should be one of the following:
509
510 ::
511
512 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100513 10 (LOG_LEVEL_ERROR)
514 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100515 30 (LOG_LEVEL_WARNING)
516 40 (LOG_LEVEL_INFO)
517 50 (LOG_LEVEL_VERBOSE)
518
519 All log output up to and including the log level is compiled into the build.
520 The default value is 40 in debug builds and 20 in release builds.
521
522- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
523 specifies the file that contains the Non-Trusted World private key in PEM
524 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
525
526- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
527 optional. It is only needed if the platform makefile specifies that it
528 is required in order to build the ``fwu_fip`` target.
529
530- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
531 contents upon world switch. It can take either 0 (don't save and restore) or
532 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
533 wants the timer registers to be saved and restored.
534
535- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
536 the underlying hardware is not a full PL011 UART but a minimally compliant
537 generic UART, which is a subset of the PL011. The driver will not access
538 any register that is not part of the SBSA generic UART specification.
539 Default value is 0 (a full PL011 compliant UART is present).
540
Dan Handley610e7e12018-03-01 18:44:00 +0000541- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
542 must be subdirectory of any depth under ``plat/``, and must contain a
543 platform makefile named ``platform.mk``. For example, to build TF-A for the
544 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100545
546- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
547 instead of the normal boot flow. When defined, it must specify the entry
548 point address for the preloaded BL33 image. This option is incompatible with
549 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
550 over ``PRELOADED_BL33_BASE``.
551
552- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
553 vector address can be programmed or is fixed on the platform. It can take
554 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
555 programmable reset address, it is expected that a CPU will start executing
556 code directly at the right address, both on a cold and warm reset. In this
557 case, there is no need to identify the entrypoint on boot and the boot path
558 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
559 does not need to be implemented in this case.
560
561- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
562 possible for the PSCI power-state parameter viz original and extended
563 State-ID formats. This flag if set to 1, configures the generic PSCI layer
564 to use the extended format. The default value of this flag is 0, which
565 means by default the original power-state format is used by the PSCI
566 implementation. This flag should be specified by the platform makefile
567 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
Dan Handley610e7e12018-03-01 18:44:00 +0000568 smc function id. When this option is enabled on Arm platforms, the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100569 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
570
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100571- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
572 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
573 or later CPUs.
574
575 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
576 set to ``1``.
577
578 This option is disabled by default.
579
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100580- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
581 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
582 entrypoint) or 1 (CPU reset to BL31 entrypoint).
583 The default value is 0.
584
Dan Handley610e7e12018-03-01 18:44:00 +0000585- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided
586 in TF-A. This flag configures SP\_MIN entrypoint as the CPU reset vector
587 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
588 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100589
590- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
591 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
592 file name will be used to save the key.
593
594- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
595 certificate generation tool to save the keys used to establish the Chain of
596 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
597
598- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
599 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
600 target.
601
602- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
603 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
604 this file name will be used to save the key.
605
606- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
607 optional. It is only needed if the platform makefile specifies that it
608 is required in order to build the ``fwu_fip`` target.
609
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100610- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
611 Delegated Exception Interface to BL31 image. This defaults to ``0``.
612
613 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
614 set to ``1``.
615
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100616- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
617 isolated on separate memory pages. This is a trade-off between security and
618 memory usage. See "Isolating code and read-only data on separate memory
619 pages" section in `Firmware Design`_. This flag is disabled by default and
620 affects all BL images.
621
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100622- ``SMCCC_MAJOR_VERSION``: Numeric value that indicates the major version of
623 the SMC Calling Convention that the Trusted Firmware supports. The only two
624 allowed values are 1 and 2, and it defaults to 1. The minor version is
625 determined using this value.
626
Dan Handley610e7e12018-03-01 18:44:00 +0000627- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
628 This build option is only valid if ``ARCH=aarch64``. The value should be
629 the path to the directory containing the SPD source, relative to
630 ``services/spd/``; the directory is expected to contain a makefile called
631 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100632
633- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
634 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
635 execution in BL1 just before handing over to BL31. At this point, all
636 firmware images have been loaded in memory, and the MMU and caches are
637 turned off. Refer to the "Debugging options" section for more details.
638
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100639- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200640 secure interrupts (caught through the FIQ line). Platforms can enable
641 this directive if they need to handle such interruption. When enabled,
642 the FIQ are handled in monitor mode and non secure world is not allowed
643 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
644 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
645
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100646- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
647 Boot feature. When set to '1', BL1 and BL2 images include support to load
648 and verify the certificates and images in a FIP, and BL1 includes support
649 for the Firmware Update. The default value is '0'. Generation and inclusion
650 of certificates in the FIP and FWU\_FIP depends upon the value of the
651 ``GENERATE_COT`` option.
652
653 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
654 already exist in disk, they will be overwritten without further notice.
655
656- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
657 specifies the file that contains the Trusted World private key in PEM
658 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
659
660- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
661 synchronous, (see "Initializing a BL32 Image" section in
662 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
663 synchronous method) or 1 (BL32 is initialized using asynchronous method).
664 Default is 0.
665
666- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
667 routing model which routes non-secure interrupts asynchronously from TSP
668 to EL3 causing immediate preemption of TSP. The EL3 is responsible
669 for saving and restoring the TSP context in this routing model. The
670 default routing model (when the value is 0) is to route non-secure
671 interrupts to TSP allowing it to save its context and hand over
672 synchronously to EL3 via an SMC.
673
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000674 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
675 must also be set to ``1``.
676
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100677- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
678 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000679 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100680 (Coherent memory region is included) or 0 (Coherent memory region is
681 excluded). Default is 1.
682
683- ``V``: Verbose build. If assigned anything other than 0, the build commands
684 are printed. Default is 0.
685
Dan Handley610e7e12018-03-01 18:44:00 +0000686- ``VERSION_STRING``: String used in the log output for each TF-A image.
687 Defaults to a string formed by concatenating the version number, build type
688 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100689
690- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
691 the CPU after warm boot. This is applicable for platforms which do not
692 require interconnect programming to enable cache coherency (eg: single
693 cluster platforms). If this option is enabled, then warm boot path
694 enables D-caches immediately after enabling MMU. This option defaults to 0.
695
Dan Handley610e7e12018-03-01 18:44:00 +0000696Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100697^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
698
699- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
700 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
701 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
702 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
703 flag.
704
705- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
706 of the memory reserved for each image. This affects the maximum size of each
707 BL image as well as the number of allocated memory regions and translation
708 tables. By default this flag is 0, which means it uses the default
Dan Handley610e7e12018-03-01 18:44:00 +0000709 unoptimised values for these macros. Arm development platforms that wish to
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100710 optimise memory usage need to set this flag to 1 and must override the
711 related macros.
712
713- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
714 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
715 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
716 match the frame used by the Non-Secure image (normally the Linux kernel).
717 Default is true (access to the frame is allowed).
718
719- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000720 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100721 an error is encountered during the boot process (for example, when an image
722 could not be loaded or authenticated). The watchdog is enabled in the early
723 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
724 Trusted Watchdog may be disabled at build time for testing or development
725 purposes.
726
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100727- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
728 have specific values at boot. This boolean option allows the Trusted Firmware
729 to have a Linux kernel image as BL33 by preparing the registers to these
730 values before jumping to BL33. This option defaults to 0 (disabled). For now,
731 it only supports AArch64 kernels. ``RESET_TO_BL31`` must be 1 when using it.
732 If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set to the
733 location of a device tree blob (DTB) already loaded in memory. The Linux
734 Image address must be specified using the ``PRELOADED_BL33_BASE`` option.
735
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100736- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
737 for the construction of composite state-ID in the power-state parameter.
738 The existing PSCI clients currently do not support this encoding of
739 State-ID yet. Hence this flag is used to configure whether to use the
740 recommended State-ID encoding or not. The default value of this flag is 0,
741 in which case the platform is configured to expect NULL in the State-ID
742 field of power-state parameter.
743
744- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
745 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000746 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100747 must be specified using the ``ROT_KEY`` option when building the Trusted
748 Firmware. This private key will be used by the certificate generation tool
749 to sign the BL2 and Trusted Key certificates. Available options for
750 ``ARM_ROTPK_LOCATION`` are:
751
752 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
753 registers. The private key corresponding to this ROTPK hash is not
754 currently available.
755 - ``devel_rsa`` : return a development public key hash embedded in the BL1
756 and BL2 binaries. This hash has been obtained from the RSA public key
757 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
758 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
759 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800760 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
761 and BL2 binaries. This hash has been obtained from the ECDSA public key
762 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
763 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
764 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100765
766- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
767
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800768 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100769 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100770 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
771 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100772
Dan Handley610e7e12018-03-01 18:44:00 +0000773- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
774 of the translation tables library instead of version 2. It is set to 0 by
775 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100776
Dan Handley610e7e12018-03-01 18:44:00 +0000777- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
778 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
779 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100780 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
781
Dan Handley610e7e12018-03-01 18:44:00 +0000782For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100783map is explained in the `Firmware Design`_.
784
Dan Handley610e7e12018-03-01 18:44:00 +0000785Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100786^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
787
788- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
789 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
790 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000791 TF-A no longer supports earlier SCP versions. If this option is set to 1
792 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100793
794- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
795 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
796 during boot. Default is 1.
797
Soby Mathew1ced6b82017-06-12 12:37:10 +0100798- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
799 instead of SCPI/BOM driver for communicating with the SCP during power
800 management operations and for SCP RAM Firmware transfer. If this option
801 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100802
Dan Handley610e7e12018-03-01 18:44:00 +0000803Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100804^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
805
806- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000807 build the topology tree within TF-A. By default TF-A is configured for dual
808 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100809
810- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
811 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
812 explained in the options below:
813
814 - ``FVP_CCI`` : The CCI driver is selected. This is the default
815 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
816 - ``FVP_CCN`` : The CCN driver is selected. This is the default
817 if ``FVP_CLUSTER_COUNT`` > 2.
818
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000819- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
820 a single cluster. This option defaults to 4.
821
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000822- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
823 in the system. This option defaults to 1. Note that the build option
824 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
825
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100826- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
827
828 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
829 - ``FVP_GICV2`` : The GICv2 only driver is selected
830 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
831 - ``FVP_GICV3_LEGACY``: The Legacy GICv3 driver is selected (deprecated)
Dan Handley610e7e12018-03-01 18:44:00 +0000832 Note: If TF-A is compiled with this option on FVPs with GICv3 hardware,
833 then it configures the hardware to run in GICv2 emulation mode
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100834
835- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
836 for functions that wait for an arbitrary time length (udelay and mdelay).
837 The default value is 0.
838
Soby Mathewb1bf0442018-02-16 14:52:52 +0000839- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
840 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
841 details on HW_CONFIG. By default, this is initialized to a sensible DTS
842 file in ``fdts/`` folder depending on other build options. But some cases,
843 like shifted affinity format for MPIDR, cannot be detected at build time
844 and this option is needed to specify the appropriate DTS file.
845
846- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
847 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
848 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
849 HW_CONFIG blob instead of the DTS file. This option is useful to override
850 the default HW_CONFIG selected by the build system.
851
Summer Qin13b95c22018-03-02 15:51:14 +0800852ARM JUNO platform specific build options
853^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
854
855- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
856 Media Protection (TZ-MP1). Default value of this flag is 0.
857
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100858Debugging options
859~~~~~~~~~~~~~~~~~
860
861To compile a debug version and make the build more verbose use
862
863::
864
865 make PLAT=<platform> DEBUG=1 V=1 all
866
867AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
868example DS-5) might not support this and may need an older version of DWARF
869symbols to be emitted by GCC. This can be achieved by using the
870``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
871version to 2 is recommended for DS-5 versions older than 5.16.
872
873When debugging logic problems it might also be useful to disable all compiler
874optimizations by using ``-O0``.
875
876NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000877might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100878platforms** section in the `Firmware Design`_).
879
880Extra debug options can be passed to the build system by setting ``CFLAGS`` or
881``LDFLAGS``:
882
883.. code:: makefile
884
885 CFLAGS='-O0 -gdwarf-2' \
886 make PLAT=<platform> DEBUG=1 V=1 all
887
888Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
889ignored as the linker is called directly.
890
891It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000892post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
893``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100894section. In this case, the developer may take control of the target using a
895debugger when indicated by the console output. When using DS-5, the following
896commands can be used:
897
898::
899
900 # Stop target execution
901 interrupt
902
903 #
904 # Prepare your debugging environment, e.g. set breakpoints
905 #
906
907 # Jump over the debug loop
908 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
909
910 # Resume execution
911 continue
912
913Building the Test Secure Payload
914~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
915
916The TSP is coupled with a companion runtime service in the BL31 firmware,
917called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
918must be recompiled as well. For more information on SPs and SPDs, see the
919`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
920
Dan Handley610e7e12018-03-01 18:44:00 +0000921First clean the TF-A build directory to get rid of any previous BL31 binary.
922Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100923
924::
925
926 make PLAT=<platform> SPD=tspd all
927
928An additional boot loader binary file is created in the ``build`` directory:
929
930::
931
932 build/<platform>/<build-type>/bl32.bin
933
934Checking source code style
935~~~~~~~~~~~~~~~~~~~~~~~~~~
936
937When making changes to the source for submission to the project, the source
938must be in compliance with the Linux style guide, and to assist with this check
939the project Makefile contains two targets, which both utilise the
940``checkpatch.pl`` script that ships with the Linux source tree.
941
Joel Huttonfe027712018-03-19 11:59:57 +0000942To check the entire source tree, you must first download copies of
943``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
944in the `Linux master tree`_ scripts directory, then set the ``CHECKPATCH``
945environment variable to point to ``checkpatch.pl`` (with the other 2 files in
John Tsichritzisee10e792018-06-06 09:38:10 +0100946the same directory) and build the target checkcodebase:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100947
948::
949
950 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
951
952To just check the style on the files that differ between your local branch and
953the remote master, use:
954
955::
956
957 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
958
959If you wish to check your patch against something other than the remote master,
960set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
961is set to ``origin/master``.
962
963Building and using the FIP tool
964~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
965
Dan Handley610e7e12018-03-01 18:44:00 +0000966Firmware Image Package (FIP) is a packaging format used by TF-A to package
967firmware images in a single binary. The number and type of images that should
968be packed in a FIP is platform specific and may include TF-A images and other
969firmware images required by the platform. For example, most platforms require
970a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
971U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100972
Dan Handley610e7e12018-03-01 18:44:00 +0000973The TF-A build system provides the make target ``fip`` to create a FIP file
974for the specified platform using the FIP creation tool included in the TF-A
975project. Examples below show how to build a FIP file for FVP, packaging TF-A
976and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100977
978For AArch64:
979
980::
981
982 make PLAT=fvp BL33=<path/to/bl33.bin> fip
983
984For AArch32:
985
986::
987
988 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
989
990Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
991UEFI, on FVP is not available upstream. Hence custom solutions are required to
992allow Linux boot on FVP. These instructions assume such a custom boot loader
993(BL33) is available.
994
995The resulting FIP may be found in:
996
997::
998
999 build/fvp/<build-type>/fip.bin
1000
1001For advanced operations on FIP files, it is also possible to independently build
1002the tool and create or modify FIPs using this tool. To do this, follow these
1003steps:
1004
1005It is recommended to remove old artifacts before building the tool:
1006
1007::
1008
1009 make -C tools/fiptool clean
1010
1011Build the tool:
1012
1013::
1014
1015 make [DEBUG=1] [V=1] fiptool
1016
1017The tool binary can be located in:
1018
1019::
1020
1021 ./tools/fiptool/fiptool
1022
1023Invoking the tool with ``--help`` will print a help message with all available
1024options.
1025
1026Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1027
1028::
1029
1030 ./tools/fiptool/fiptool create \
1031 --tb-fw build/<platform>/<build-type>/bl2.bin \
1032 --soc-fw build/<platform>/<build-type>/bl31.bin \
1033 fip.bin
1034
1035Example 2: view the contents of an existing Firmware package:
1036
1037::
1038
1039 ./tools/fiptool/fiptool info <path-to>/fip.bin
1040
1041Example 3: update the entries of an existing Firmware package:
1042
1043::
1044
1045 # Change the BL2 from Debug to Release version
1046 ./tools/fiptool/fiptool update \
1047 --tb-fw build/<platform>/release/bl2.bin \
1048 build/<platform>/debug/fip.bin
1049
1050Example 4: unpack all entries from an existing Firmware package:
1051
1052::
1053
1054 # Images will be unpacked to the working directory
1055 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1056
1057Example 5: remove an entry from an existing Firmware package:
1058
1059::
1060
1061 ./tools/fiptool/fiptool remove \
1062 --tb-fw build/<platform>/debug/fip.bin
1063
1064Note that if the destination FIP file exists, the create, update and
1065remove operations will automatically overwrite it.
1066
1067The unpack operation will fail if the images already exist at the
1068destination. In that case, use -f or --force to continue.
1069
1070More information about FIP can be found in the `Firmware Design`_ document.
1071
1072Migrating from fip\_create to fiptool
1073^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1074
1075The previous version of fiptool was called fip\_create. A compatibility script
1076that emulates the basic functionality of the previous fip\_create is provided.
1077However, users are strongly encouraged to migrate to fiptool.
1078
1079- To create a new FIP file, replace "fip\_create" with "fiptool create".
1080- To update a FIP file, replace "fip\_create" with "fiptool update".
1081- To dump the contents of a FIP file, replace "fip\_create --dump"
1082 with "fiptool info".
1083
1084Building FIP images with support for Trusted Board Boot
1085~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1086
1087Trusted Board Boot primarily consists of the following two features:
1088
1089- Image Authentication, described in `Trusted Board Boot`_, and
1090- Firmware Update, described in `Firmware Update`_
1091
1092The following steps should be followed to build FIP and (optionally) FWU\_FIP
1093images with support for these features:
1094
1095#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1096 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001097 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001098 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001099 information. The latest version of TF-A is tested with tag
Jeenu Viswambharanec06c3b2018-06-07 15:14:42 +01001100 ``mbedtls-2.10.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001101
1102 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1103 source files the modules depend upon.
1104 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1105 options required to build the mbed TLS sources.
1106
1107 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001108 license. Using mbed TLS source code will affect the licensing of TF-A
1109 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001110
1111#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001112 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001113
1114 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1115 - ``TRUSTED_BOARD_BOOT=1``
1116 - ``GENERATE_COT=1``
1117
Dan Handley610e7e12018-03-01 18:44:00 +00001118 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001119 specified at build time. Two locations are currently supported (see
1120 ``ARM_ROTPK_LOCATION`` build option):
1121
1122 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1123 root-key storage registers present in the platform. On Juno, this
1124 registers are read-only. On FVP Base and Cortex models, the registers
1125 are read-only, but the value can be specified using the command line
1126 option ``bp.trusted_key_storage.public_key`` when launching the model.
1127 On both Juno and FVP models, the default value corresponds to an
1128 ECDSA-SECP256R1 public key hash, whose private part is not currently
1129 available.
1130
1131 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001132 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001133 found in ``plat/arm/board/common/rotpk``.
1134
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001135 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001136 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001137 found in ``plat/arm/board/common/rotpk``.
1138
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001139 Example of command line using RSA development keys:
1140
1141 ::
1142
1143 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1144 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1145 ARM_ROTPK_LOCATION=devel_rsa \
1146 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1147 BL33=<path-to>/<bl33_image> \
1148 all fip
1149
1150 The result of this build will be the bl1.bin and the fip.bin binaries. This
1151 FIP will include the certificates corresponding to the Chain of Trust
1152 described in the TBBR-client document. These certificates can also be found
1153 in the output build directory.
1154
1155#. The optional FWU\_FIP contains any additional images to be loaded from
1156 Non-Volatile storage during the `Firmware Update`_ process. To build the
1157 FWU\_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001158 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001159
1160 - NS\_BL2U. The AP non-secure Firmware Updater image.
1161 - SCP\_BL2U. The SCP Firmware Update Configuration image.
1162
1163 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1164 targets using RSA development:
1165
1166 ::
1167
1168 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1169 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1170 ARM_ROTPK_LOCATION=devel_rsa \
1171 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1172 BL33=<path-to>/<bl33_image> \
1173 SCP_BL2=<path-to>/<scp_bl2_image> \
1174 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1175 NS_BL2U=<path-to>/<ns_bl2u_image> \
1176 all fip fwu_fip
1177
1178 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1179 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1180 to the command line above.
1181
1182 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1183 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1184
1185 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1186 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1187 Chain of Trust described in the TBBR-client document. These certificates
1188 can also be found in the output build directory.
1189
1190Building the Certificate Generation Tool
1191~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1192
Dan Handley610e7e12018-03-01 18:44:00 +00001193The ``cert_create`` tool is built as part of the TF-A build process when the
1194``fip`` make target is specified and TBB is enabled (as described in the
1195previous section), but it can also be built separately with the following
1196command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001197
1198::
1199
1200 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1201
1202For platforms that do not require their own IDs in certificate files,
1203the generic 'cert\_create' tool can be built with the following command:
1204
1205::
1206
1207 make USE_TBBR_DEFS=1 [DEBUG=1] [V=1] certtool
1208
1209``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1210verbose. The following command should be used to obtain help about the tool:
1211
1212::
1213
1214 ./tools/cert_create/cert_create -h
1215
1216Building a FIP for Juno and FVP
1217-------------------------------
1218
1219This section provides Juno and FVP specific instructions to build Trusted
1220Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001221a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001222
David Cunadob2de0992017-06-29 12:01:33 +01001223Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1224onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001225
Joel Huttonfe027712018-03-19 11:59:57 +00001226Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001227different one. Mixing instructions for different platforms may result in
1228corrupted binaries.
1229
Joel Huttonfe027712018-03-19 11:59:57 +00001230Note: The uboot image downloaded by the Linaro workspace script does not always
1231match the uboot image packaged as BL33 in the corresponding fip file. It is
1232recommended to use the version that is packaged in the fip file using the
1233instructions below.
1234
Soby Mathewecd94ad2018-05-09 13:59:29 +01001235Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1236by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1237section for more info on selecting the right FDT to use.
1238
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001239#. Clean the working directory
1240
1241 ::
1242
1243 make realclean
1244
1245#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1246
1247 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1248 package included in the Linaro release:
1249
1250 ::
1251
1252 # Build the fiptool
1253 make [DEBUG=1] [V=1] fiptool
1254
1255 # Unpack firmware images from Linaro FIP
1256 ./tools/fiptool/fiptool unpack \
1257 <path/to/linaro/release>/fip.bin
1258
1259 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001260 current working directory. The SCP\_BL2 image corresponds to
1261 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001262
Joel Huttonfe027712018-03-19 11:59:57 +00001263 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001264 exist in the current directory. If that is the case, either delete those
1265 files or use the ``--force`` option to overwrite.
1266
Joel Huttonfe027712018-03-19 11:59:57 +00001267 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001268 Normal world boot loader that supports AArch32.
1269
Dan Handley610e7e12018-03-01 18:44:00 +00001270#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001271
1272 ::
1273
1274 # AArch64
1275 make PLAT=fvp BL33=nt-fw.bin all fip
1276
1277 # AArch32
1278 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1279
Dan Handley610e7e12018-03-01 18:44:00 +00001280#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001281
1282 For AArch64:
1283
1284 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1285 as a build parameter.
1286
1287 ::
1288
1289 make PLAT=juno all fip \
1290 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1291 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1292
1293 For AArch32:
1294
1295 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1296 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1297 separately for AArch32.
1298
1299 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1300 to the AArch32 Linaro cross compiler.
1301
1302 ::
1303
1304 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1305
1306 - Build BL32 in AArch32.
1307
1308 ::
1309
1310 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1311 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1312
1313 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1314 must point to the AArch64 Linaro cross compiler.
1315
1316 ::
1317
1318 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1319
1320 - The following parameters should be used to build BL1 and BL2 in AArch64
1321 and point to the BL32 file.
1322
1323 ::
1324
1325 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1326 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathewbf169232017-11-14 14:10:10 +00001327 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001328 BL32=<path-to-bl32>/bl32.bin all fip
1329
1330The resulting BL1 and FIP images may be found in:
1331
1332::
1333
1334 # Juno
1335 ./build/juno/release/bl1.bin
1336 ./build/juno/release/fip.bin
1337
1338 # FVP
1339 ./build/fvp/release/bl1.bin
1340 ./build/fvp/release/fip.bin
1341
Roberto Vargas096f3a02017-10-17 10:19:00 +01001342
1343Booting Firmware Update images
1344-------------------------------------
1345
1346When Firmware Update (FWU) is enabled there are at least 2 new images
1347that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1348FWU FIP.
1349
1350Juno
1351~~~~
1352
1353The new images must be programmed in flash memory by adding
1354an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1355on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1356Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1357programming" for more information. User should ensure these do not
1358overlap with any other entries in the file.
1359
1360::
1361
1362 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1363 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1364 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1365 NOR10LOAD: 00000000 ;Image Load Address
1366 NOR10ENTRY: 00000000 ;Image Entry Point
1367
1368 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1369 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1370 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1371 NOR11LOAD: 00000000 ;Image Load Address
1372
1373The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1374In the same way, the address ns_bl2u_base_address is the value of
1375NS_BL2U_BASE - 0x8000000.
1376
1377FVP
1378~~~
1379
1380The additional fip images must be loaded with:
1381
1382::
1383
1384 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1385 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1386
1387The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1388In the same way, the address ns_bl2u_base_address is the value of
1389NS_BL2U_BASE.
1390
1391
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001392EL3 payloads alternative boot flow
1393----------------------------------
1394
1395On a pre-production system, the ability to execute arbitrary, bare-metal code at
1396the highest exception level is required. It allows full, direct access to the
1397hardware, for example to run silicon soak tests.
1398
1399Although it is possible to implement some baremetal secure firmware from
1400scratch, this is a complex task on some platforms, depending on the level of
1401configuration required to put the system in the expected state.
1402
1403Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001404``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1405boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1406other BL images and passing control to BL31. It reduces the complexity of
1407developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001408
1409- putting the system into a known architectural state;
1410- taking care of platform secure world initialization;
1411- loading the SCP\_BL2 image if required by the platform.
1412
Dan Handley610e7e12018-03-01 18:44:00 +00001413When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001414TrustZone controller is simplified such that only region 0 is enabled and is
1415configured to permit secure access only. This gives full access to the whole
1416DRAM to the EL3 payload.
1417
1418The system is left in the same state as when entering BL31 in the default boot
1419flow. In particular:
1420
1421- Running in EL3;
1422- Current state is AArch64;
1423- Little-endian data access;
1424- All exceptions disabled;
1425- MMU disabled;
1426- Caches disabled.
1427
1428Booting an EL3 payload
1429~~~~~~~~~~~~~~~~~~~~~~
1430
1431The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001432not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001433
1434- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1435 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001436 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001437
1438- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1439 run-time.
1440
1441To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1442used. The infinite loop that it introduces in BL1 stops execution at the right
1443moment for a debugger to take control of the target and load the payload (for
1444example, over JTAG).
1445
1446It is expected that this loading method will work in most cases, as a debugger
1447connection is usually available in a pre-production system. The user is free to
1448use any other platform-specific mechanism to load the EL3 payload, though.
1449
1450Booting an EL3 payload on FVP
1451^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1452
1453The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1454the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1455is undefined on the FVP platform and the FVP platform code doesn't clear it.
1456Therefore, one must modify the way the model is normally invoked in order to
1457clear the mailbox at start-up.
1458
1459One way to do that is to create an 8-byte file containing all zero bytes using
1460the following command:
1461
1462::
1463
1464 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1465
1466and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1467using the following model parameters:
1468
1469::
1470
1471 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1472 --data=mailbox.dat@0x04000000 [Foundation FVP]
1473
1474To provide the model with the EL3 payload image, the following methods may be
1475used:
1476
1477#. If the EL3 payload is able to execute in place, it may be programmed into
1478 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1479 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1480 used for the FIP):
1481
1482 ::
1483
1484 -C bp.flashloader1.fname="/path/to/el3-payload"
1485
1486 On Foundation FVP, there is no flash loader component and the EL3 payload
1487 may be programmed anywhere in flash using method 3 below.
1488
1489#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1490 command may be used to load the EL3 payload ELF image over JTAG:
1491
1492 ::
1493
1494 load /path/to/el3-payload.elf
1495
1496#. The EL3 payload may be pre-loaded in volatile memory using the following
1497 model parameters:
1498
1499 ::
1500
1501 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1502 --data="/path/to/el3-payload"@address [Foundation FVP]
1503
1504 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001505 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001506
1507Booting an EL3 payload on Juno
1508^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1509
1510If the EL3 payload is able to execute in place, it may be programmed in flash
1511memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1512on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1513Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1514programming" for more information.
1515
1516Alternatively, the same DS-5 command mentioned in the FVP section above can
1517be used to load the EL3 payload's ELF file over JTAG on Juno.
1518
1519Preloaded BL33 alternative boot flow
1520------------------------------------
1521
1522Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001523on TF-A to load it. This may simplify packaging of the normal world code and
1524improve performance in a development environment. When secure world cold boot
1525is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001526
1527For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001528used when compiling TF-A. For example, the following command will create a FIP
1529without a BL33 and prepare to jump to a BL33 image loaded at address
15300x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001531
1532::
1533
1534 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1535
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001536Boot of a preloaded kernel image on Base FVP
1537~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001538
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001539The following example uses a simplified boot flow by directly jumping from the
1540TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1541useful if both the kernel and the device tree blob (DTB) are already present in
1542memory (like in FVP).
1543
1544For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1545address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001546
1547::
1548
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001549 CROSS_COMPILE=aarch64-linux-gnu- \
1550 make PLAT=fvp DEBUG=1 \
1551 RESET_TO_BL31=1 \
1552 ARM_LINUX_KERNEL_AS_BL33=1 \
1553 PRELOADED_BL33_BASE=0x80080000 \
1554 ARM_PRELOADED_DTB_BASE=0x82000000 \
1555 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001556
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001557Now, it is needed to modify the DTB so that the kernel knows the address of the
1558ramdisk. The following script generates a patched DTB from the provided one,
1559assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1560script assumes that the user is using a ramdisk image prepared for U-Boot, like
1561the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1562offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001563
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001564.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001565
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001566 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001567
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001568 # Path to the input DTB
1569 KERNEL_DTB=<path-to>/<fdt>
1570 # Path to the output DTB
1571 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1572 # Base address of the ramdisk
1573 INITRD_BASE=0x84000000
1574 # Path to the ramdisk
1575 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001576
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001577 # Skip uboot header (64 bytes)
1578 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1579 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1580 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1581
1582 CHOSEN_NODE=$(echo \
1583 "/ { \
1584 chosen { \
1585 linux,initrd-start = <${INITRD_START}>; \
1586 linux,initrd-end = <${INITRD_END}>; \
1587 }; \
1588 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001589
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001590 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1591 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001592
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001593And the FVP binary can be run with the following command:
1594
1595::
1596
1597 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1598 -C pctl.startup=0.0.0.0 \
1599 -C bp.secure_memory=1 \
1600 -C cluster0.NUM_CORES=4 \
1601 -C cluster1.NUM_CORES=4 \
1602 -C cache_state_modelled=1 \
1603 -C cluster0.cpu0.RVBAR=0x04020000 \
1604 -C cluster0.cpu1.RVBAR=0x04020000 \
1605 -C cluster0.cpu2.RVBAR=0x04020000 \
1606 -C cluster0.cpu3.RVBAR=0x04020000 \
1607 -C cluster1.cpu0.RVBAR=0x04020000 \
1608 -C cluster1.cpu1.RVBAR=0x04020000 \
1609 -C cluster1.cpu2.RVBAR=0x04020000 \
1610 -C cluster1.cpu3.RVBAR=0x04020000 \
1611 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1612 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1613 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1614 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1615
1616Boot of a preloaded kernel image on Juno
1617~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001618
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001619The Trusted Firmware must be compiled in a similar way as for FVP explained
1620above. The process to load binaries to memory is the one explained in
1621`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001622
1623Running the software on FVP
1624---------------------------
1625
David Cunado7c032642018-03-12 18:47:05 +00001626The latest version of the AArch64 build of TF-A has been tested on the following
1627Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1628(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001629
David Cunado82509be2017-12-19 16:33:25 +00001630NOTE: Unless otherwise stated, the model version is Version 11.2 Build 11.2.33.
David Cunado124415e2017-06-27 17:31:12 +01001631
1632- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001633- ``FVP_Base_AEMv8A-AEMv8A`` (and also Version 9.0, Build 0.8.9005)
David Cunado124415e2017-06-27 17:31:12 +01001634- ``FVP_Base_Cortex-A35x4``
1635- ``FVP_Base_Cortex-A53x4``
1636- ``FVP_Base_Cortex-A57x4-A53x4``
1637- ``FVP_Base_Cortex-A57x4``
1638- ``FVP_Base_Cortex-A72x4-A53x4``
1639- ``FVP_Base_Cortex-A72x4``
1640- ``FVP_Base_Cortex-A73x4-A53x4``
1641- ``FVP_Base_Cortex-A73x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001642
David Cunado7c032642018-03-12 18:47:05 +00001643Additionally, the AArch64 build was tested on the following Arm FVPs with
1644shifted affinities, supporting threaded CPU cores (64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001645
David Cunado7c032642018-03-12 18:47:05 +00001646- ``FVP_Base_Cortex-A55x4-A75x4`` (Version 0.0, build 0.0.4395)
1647- ``FVP_Base_Cortex-A55x4`` (Version 0.0, build 0.0.4395)
1648- ``FVP_Base_Cortex-A75x4`` (Version 0.0, build 0.0.4395)
1649- ``FVP_Base_RevC-2xAEMv8A``
1650
1651The latest version of the AArch32 build of TF-A has been tested on the following
1652Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1653(64-bit host machine only).
1654
1655- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001656- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001657
David Cunado7c032642018-03-12 18:47:05 +00001658NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1659is not compatible with legacy GIC configurations. Therefore this FVP does not
1660support these legacy GIC configurations.
1661
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001662NOTE: The build numbers quoted above are those reported by launching the FVP
1663with the ``--version`` parameter.
1664
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001665NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1666file systems that can be downloaded separately. To run an FVP with a virtio
1667file system image an additional FVP configuration option
1668``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1669used.
1670
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001671NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1672The commands below would report an ``unhandled argument`` error in this case.
1673
1674NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001675CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001676execution.
1677
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001678NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001679the internal synchronisation timings changed compared to older versions of the
1680models. The models can be launched with ``-Q 100`` option if they are required
1681to match the run time characteristics of the older versions.
1682
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001683The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001684downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001685
David Cunado124415e2017-06-27 17:31:12 +01001686The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001687`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001688
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001689Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001690parameter options. A brief description of the important ones that affect TF-A
1691and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001692
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001693Obtaining the Flattened Device Trees
1694~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1695
1696Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001697FDT files are required. FDT source files for the Foundation and Base FVPs can
1698be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1699a subset of the Base FVP components. For example, the Foundation FVP lacks
1700CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001701
1702Note: It is not recommended to use the FDTs built along the kernel because not
1703all FDTs are available from there.
1704
Soby Mathewecd94ad2018-05-09 13:59:29 +01001705The dynamic configuration capability is enabled in the firmware for FVPs.
1706This means that the firmware can authenticate and load the FDT if present in
1707FIP. A default FDT is packaged into FIP during the build based on
1708the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1709or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1710`Arm FVP platform specific build options`_ section for detail on the options).
1711
1712- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001713
David Cunado7c032642018-03-12 18:47:05 +00001714 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1715 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001716
Soby Mathewecd94ad2018-05-09 13:59:29 +01001717- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001718
David Cunado7c032642018-03-12 18:47:05 +00001719 For use with models such as the Cortex-A32 Base FVPs without shifted
1720 affinities and running Linux in AArch32 state with Base memory map
1721 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001722
Soby Mathewecd94ad2018-05-09 13:59:29 +01001723- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001724
David Cunado7c032642018-03-12 18:47:05 +00001725 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1726 affinities and with Base memory map configuration and Linux GICv3 support.
1727
Soby Mathewecd94ad2018-05-09 13:59:29 +01001728- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001729
1730 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1731 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1732
Soby Mathewecd94ad2018-05-09 13:59:29 +01001733- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001734
1735 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1736 single cluster, single threaded CPUs, Base memory map configuration and Linux
1737 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738
Soby Mathewecd94ad2018-05-09 13:59:29 +01001739- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001740
David Cunado7c032642018-03-12 18:47:05 +00001741 For use with models such as the Cortex-A32 Base FVPs without shifted
1742 affinities and running Linux in AArch32 state with Base memory map
1743 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001744
Soby Mathewecd94ad2018-05-09 13:59:29 +01001745- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001746
1747 For use with Foundation FVP with Base memory map configuration.
1748
Soby Mathewecd94ad2018-05-09 13:59:29 +01001749- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001750
1751 (Default) For use with Foundation FVP with Base memory map configuration
1752 and Linux GICv3 support.
1753
1754Running on the Foundation FVP with reset to BL1 entrypoint
1755~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1756
1757The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000017584 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001759
1760::
1761
1762 <path-to>/Foundation_Platform \
1763 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001764 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001765 --secure-memory \
1766 --visualization \
1767 --gicv3 \
1768 --data="<path-to>/<bl1-binary>"@0x0 \
1769 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001770 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001771 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001772
1773Notes:
1774
1775- BL1 is loaded at the start of the Trusted ROM.
1776- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001777- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1778 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001779- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1780 and enable the GICv3 device in the model. Note that without this option,
1781 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001782 is not supported by TF-A.
1783- In order for TF-A to run correctly on the Foundation FVP, the architecture
1784 versions must match. The Foundation FVP defaults to the highest v8.x
1785 version it supports but the default build for TF-A is for v8.0. To avoid
1786 issues either start the Foundation FVP to use v8.0 architecture using the
1787 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1788 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001789
1790Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1791~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1792
David Cunado7c032642018-03-12 18:47:05 +00001793The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001794with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001795
1796::
1797
David Cunado7c032642018-03-12 18:47:05 +00001798 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001799 -C pctl.startup=0.0.0.0 \
1800 -C bp.secure_memory=1 \
1801 -C bp.tzc_400.diagnostics=1 \
1802 -C cluster0.NUM_CORES=4 \
1803 -C cluster1.NUM_CORES=4 \
1804 -C cache_state_modelled=1 \
1805 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1806 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001807 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001808 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001809
1810Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1811~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1812
1813The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001814with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001815
1816::
1817
1818 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1819 -C pctl.startup=0.0.0.0 \
1820 -C bp.secure_memory=1 \
1821 -C bp.tzc_400.diagnostics=1 \
1822 -C cluster0.NUM_CORES=4 \
1823 -C cluster1.NUM_CORES=4 \
1824 -C cache_state_modelled=1 \
1825 -C cluster0.cpu0.CONFIG64=0 \
1826 -C cluster0.cpu1.CONFIG64=0 \
1827 -C cluster0.cpu2.CONFIG64=0 \
1828 -C cluster0.cpu3.CONFIG64=0 \
1829 -C cluster1.cpu0.CONFIG64=0 \
1830 -C cluster1.cpu1.CONFIG64=0 \
1831 -C cluster1.cpu2.CONFIG64=0 \
1832 -C cluster1.cpu3.CONFIG64=0 \
1833 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1834 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001835 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001836 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001837
1838Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1839~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1840
1841The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001842boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001843
1844::
1845
1846 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1847 -C pctl.startup=0.0.0.0 \
1848 -C bp.secure_memory=1 \
1849 -C bp.tzc_400.diagnostics=1 \
1850 -C cache_state_modelled=1 \
1851 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1852 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001853 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001854 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001855
1856Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1857~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1858
1859The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001860boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001861
1862::
1863
1864 <path-to>/FVP_Base_Cortex-A32x4 \
1865 -C pctl.startup=0.0.0.0 \
1866 -C bp.secure_memory=1 \
1867 -C bp.tzc_400.diagnostics=1 \
1868 -C cache_state_modelled=1 \
1869 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1870 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001871 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001872 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001873
1874Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1875~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1876
David Cunado7c032642018-03-12 18:47:05 +00001877The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001878with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001879
1880::
1881
David Cunado7c032642018-03-12 18:47:05 +00001882 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001883 -C pctl.startup=0.0.0.0 \
1884 -C bp.secure_memory=1 \
1885 -C bp.tzc_400.diagnostics=1 \
1886 -C cluster0.NUM_CORES=4 \
1887 -C cluster1.NUM_CORES=4 \
1888 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001889 -C cluster0.cpu0.RVBAR=0x04020000 \
1890 -C cluster0.cpu1.RVBAR=0x04020000 \
1891 -C cluster0.cpu2.RVBAR=0x04020000 \
1892 -C cluster0.cpu3.RVBAR=0x04020000 \
1893 -C cluster1.cpu0.RVBAR=0x04020000 \
1894 -C cluster1.cpu1.RVBAR=0x04020000 \
1895 -C cluster1.cpu2.RVBAR=0x04020000 \
1896 -C cluster1.cpu3.RVBAR=0x04020000 \
1897 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001898 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1899 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001900 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001901 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001902 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001903
1904Notes:
1905
1906- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1907 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1908 parameter is needed to load the individual bootloader images in memory.
1909 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001910 Payload. For the same reason, the FDT needs to be compiled from the DT source
1911 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1912 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001913
1914- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1915 X and Y are the cluster and CPU numbers respectively, is used to set the
1916 reset vector for each core.
1917
1918- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1919 changing the value of
1920 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1921 ``BL32_BASE``.
1922
1923Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1924~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1925
1926The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001927with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001928
1929::
1930
1931 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1932 -C pctl.startup=0.0.0.0 \
1933 -C bp.secure_memory=1 \
1934 -C bp.tzc_400.diagnostics=1 \
1935 -C cluster0.NUM_CORES=4 \
1936 -C cluster1.NUM_CORES=4 \
1937 -C cache_state_modelled=1 \
1938 -C cluster0.cpu0.CONFIG64=0 \
1939 -C cluster0.cpu1.CONFIG64=0 \
1940 -C cluster0.cpu2.CONFIG64=0 \
1941 -C cluster0.cpu3.CONFIG64=0 \
1942 -C cluster1.cpu0.CONFIG64=0 \
1943 -C cluster1.cpu1.CONFIG64=0 \
1944 -C cluster1.cpu2.CONFIG64=0 \
1945 -C cluster1.cpu3.CONFIG64=0 \
1946 -C cluster0.cpu0.RVBAR=0x04001000 \
1947 -C cluster0.cpu1.RVBAR=0x04001000 \
1948 -C cluster0.cpu2.RVBAR=0x04001000 \
1949 -C cluster0.cpu3.RVBAR=0x04001000 \
1950 -C cluster1.cpu0.RVBAR=0x04001000 \
1951 -C cluster1.cpu1.RVBAR=0x04001000 \
1952 -C cluster1.cpu2.RVBAR=0x04001000 \
1953 -C cluster1.cpu3.RVBAR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001954 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001955 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001956 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001957 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001958 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001959
1960Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1961It should match the address programmed into the RVBAR register as well.
1962
1963Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1964~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1965
1966The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001967boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001968
1969::
1970
1971 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1972 -C pctl.startup=0.0.0.0 \
1973 -C bp.secure_memory=1 \
1974 -C bp.tzc_400.diagnostics=1 \
1975 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001976 -C cluster0.cpu0.RVBARADDR=0x04020000 \
1977 -C cluster0.cpu1.RVBARADDR=0x04020000 \
1978 -C cluster0.cpu2.RVBARADDR=0x04020000 \
1979 -C cluster0.cpu3.RVBARADDR=0x04020000 \
1980 -C cluster1.cpu0.RVBARADDR=0x04020000 \
1981 -C cluster1.cpu1.RVBARADDR=0x04020000 \
1982 -C cluster1.cpu2.RVBARADDR=0x04020000 \
1983 -C cluster1.cpu3.RVBARADDR=0x04020000 \
1984 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001985 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001986 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001987 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001988 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001989 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001990
1991Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1992~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1993
1994The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001995boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001996
1997::
1998
1999 <path-to>/FVP_Base_Cortex-A32x4 \
2000 -C pctl.startup=0.0.0.0 \
2001 -C bp.secure_memory=1 \
2002 -C bp.tzc_400.diagnostics=1 \
2003 -C cache_state_modelled=1 \
2004 -C cluster0.cpu0.RVBARADDR=0x04001000 \
2005 -C cluster0.cpu1.RVBARADDR=0x04001000 \
2006 -C cluster0.cpu2.RVBARADDR=0x04001000 \
2007 -C cluster0.cpu3.RVBARADDR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002008 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002009 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002010 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002011 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002012 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002013
2014Running the software on Juno
2015----------------------------
2016
Dan Handley610e7e12018-03-01 18:44:00 +00002017This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002018
2019To execute the software stack on Juno, the version of the Juno board recovery
2020image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2021earlier version installed or are unsure which version is installed, please
2022re-install the recovery image by following the
2023`Instructions for using Linaro's deliverables on Juno`_.
2024
Dan Handley610e7e12018-03-01 18:44:00 +00002025Preparing TF-A images
2026~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002027
Dan Handley610e7e12018-03-01 18:44:00 +00002028After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2029``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002030
2031Other Juno software information
2032~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2033
Dan Handley610e7e12018-03-01 18:44:00 +00002034Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002035software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002036get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002037configure it.
2038
2039Testing SYSTEM SUSPEND on Juno
2040~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2041
2042The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2043to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2044on Juno, at the linux shell prompt, issue the following command:
2045
2046::
2047
2048 echo +10 > /sys/class/rtc/rtc0/wakealarm
2049 echo -n mem > /sys/power/state
2050
2051The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2052wakeup interrupt from RTC.
2053
2054--------------
2055
Dan Handley610e7e12018-03-01 18:44:00 +00002056*Copyright (c) 2013-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002057
David Cunadob2de0992017-06-29 12:01:33 +01002058.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002059.. _Linaro Release: `Linaro Release Notes`_
David Cunado82509be2017-12-19 16:33:25 +00002060.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes
2061.. _Linaro Release 17.10: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes#1710
2062.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/linaro-software-deliverables
2063.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002064.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002065.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Joel Huttonfe027712018-03-19 11:59:57 +00002066.. _Linux master tree: <https://github.com/torvalds/linux/tree/master/>
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002067.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002068.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002069.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002070.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002071.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002072.. _Firmware Update: firmware-update.rst
2073.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002074.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2075.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002076.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002077.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002078.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002079.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf