blob: 2ef7c61d34cc2fd950079c70a9e7f989e63a0f2c [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
Dan Handley610e7e12018-03-01 18:44:00 +000057TF-A has been tested with `Linaro Release 17.10`_.
David Cunadob2de0992017-06-29 12:01:33 +010058
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
Roberto Vargas0489bc02018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
70- ``device-tree-compiler`` package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software.
72
Dan Handley610e7e12018-03-01 18:44:00 +000073- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010074
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010075- To create and modify the diagram files included in the documentation, `Dia`_.
76 This tool can be found in most Linux distributions. Inkscape is needed to
77 generate the actual *.png files.
78
Dan Handley610e7e12018-03-01 18:44:00 +000079Getting the TF-A source code
80----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010081
Dan Handley610e7e12018-03-01 18:44:00 +000082Download the TF-A source code from Github:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010083
84::
85
86 git clone https://github.com/ARM-software/arm-trusted-firmware.git
87
Dan Handley610e7e12018-03-01 18:44:00 +000088Building TF-A
89-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010090
Dan Handley610e7e12018-03-01 18:44:00 +000091- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
92 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010093
94 For AArch64:
95
96 ::
97
98 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
99
100 For AArch32:
101
102 ::
103
104 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
105
Roberto Vargas07b1e242018-04-23 08:38:12 +0100106 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
107 ``CC`` needs to point to the clang or armclang binary, which will
108 also select the clang or armclang assembler. Be aware that the
109 GNU linker is used by default. In case of being needed the linker
110 can be overriden using the ``LD`` variable. Clang linker version 6 is
111 known to work with TF-A.
112
113 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100114
Dan Handley610e7e12018-03-01 18:44:00 +0000115 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100116 to ``CC`` matches the string 'armclang'.
117
Dan Handley610e7e12018-03-01 18:44:00 +0000118 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100119
120 ::
121
122 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
123 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
124
125 Clang will be selected when the base name of the path assigned to ``CC``
126 contains the string 'clang'. This is to allow both clang and clang-X.Y
127 to work.
128
129 For AArch64 using clang:
130
131 ::
132
133 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
134 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
135
Dan Handley610e7e12018-03-01 18:44:00 +0000136- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100137
138 For AArch64:
139
140 ::
141
142 make PLAT=<platform> all
143
144 For AArch32:
145
146 ::
147
148 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
149
150 Notes:
151
152 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
153 `Summary of build options`_ for more information on available build
154 options.
155
156 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
157
158 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
159 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000160 provided by TF-A to demonstrate how PSCI Library can be integrated with
161 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
162 include other runtime services, for example Trusted OS services. A guide
163 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
164 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100165
166 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
167 image, is not compiled in by default. Refer to the
168 `Building the Test Secure Payload`_ section below.
169
170 - By default this produces a release version of the build. To produce a
171 debug version instead, refer to the "Debugging options" section below.
172
173 - The build process creates products in a ``build`` directory tree, building
174 the objects and binaries for each boot loader stage in separate
175 sub-directories. The following boot loader binary files are created
176 from the corresponding ELF files:
177
178 - ``build/<platform>/<build-type>/bl1.bin``
179 - ``build/<platform>/<build-type>/bl2.bin``
180 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
181 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
182
183 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
184 is either ``debug`` or ``release``. The actual number of images might differ
185 depending on the platform.
186
187- Build products for a specific build variant can be removed using:
188
189 ::
190
191 make DEBUG=<D> PLAT=<platform> clean
192
193 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
194
195 The build tree can be removed completely using:
196
197 ::
198
199 make realclean
200
201Summary of build options
202~~~~~~~~~~~~~~~~~~~~~~~~
203
Dan Handley610e7e12018-03-01 18:44:00 +0000204The TF-A build system supports the following build options. Unless mentioned
205otherwise, these options are expected to be specified at the build command
206line and are not to be modified in any component makefiles. Note that the
207build system doesn't track dependency for build options. Therefore, if any of
208the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100209performed.
210
211Common build options
212^^^^^^^^^^^^^^^^^^^^
213
214- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
215 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
216 directory containing the SP source, relative to the ``bl32/``; the directory
217 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
218
Dan Handley610e7e12018-03-01 18:44:00 +0000219- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
220 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
221 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100222
Dan Handley610e7e12018-03-01 18:44:00 +0000223- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
224 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
225 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
226 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100227
Dan Handley610e7e12018-03-01 18:44:00 +0000228- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
229 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
230 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100231
Dan Handley610e7e12018-03-01 18:44:00 +0000232- ``ARM_GIC_ARCH``: Choice of Arm GIC architecture version used by the Arm
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100233 Legacy GIC driver for implementing the platform GIC API. This API is used
234 by the interrupt management framework. Default is 2 (that is, version 2.0).
235 This build option is deprecated.
236
Dan Handley610e7e12018-03-01 18:44:00 +0000237- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000238 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
239 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
240 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
241 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100242
243- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000244 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
245 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100246
247- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000248 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100249
John Tsichritzisee10e792018-06-06 09:38:10 +0100250- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000251 BL2 at EL3 execution level.
252
John Tsichritzisee10e792018-06-06 09:38:10 +0100253- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000254 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
255 the RW sections in RAM, while leaving the RO sections in place. This option
256 enable this use-case. For now, this option is only supported when BL2_AT_EL3
257 is set to '1'.
258
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100259- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000260 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
261 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100262
263- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
264 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
265 this file name will be used to save the key.
266
267- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000268 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
269 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100270
John Tsichritzisee10e792018-06-06 09:38:10 +0100271- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100272 Trusted OS Extra1 image for the ``fip`` target.
273
John Tsichritzisee10e792018-06-06 09:38:10 +0100274- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100275 Trusted OS Extra2 image for the ``fip`` target.
276
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
278 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
279 this file name will be used to save the key.
280
281- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000282 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100283
284- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
285 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
286 this file name will be used to save the key.
287
288- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
289 compilation of each build. It must be set to a C string (including quotes
290 where applicable). Defaults to a string that contains the time and date of
291 the compilation.
292
Dan Handley610e7e12018-03-01 18:44:00 +0000293- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF-A
294 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100295
296- ``CFLAGS``: Extra user options appended on the compiler's command line in
297 addition to the options set by the build system.
298
299- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
300 release several CPUs out of reset. It can take either 0 (several CPUs may be
301 brought up) or 1 (only one CPU will ever be brought up during cold reset).
302 Default is 0. If the platform always brings up a single CPU, there is no
303 need to distinguish between primary and secondary CPUs and the boot path can
304 be optimised. The ``plat_is_my_cpu_primary()`` and
305 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
306 to be implemented in this case.
307
308- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
309 register state when an unexpected exception occurs during execution of
310 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
311 this is only enabled for a debug build of the firmware.
312
313- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
314 certificate generation tool to create new keys in case no valid keys are
315 present or specified. Allowed options are '0' or '1'. Default is '1'.
316
317- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
318 the AArch32 system registers to be included when saving and restoring the
319 CPU context. The option must be set to 0 for AArch64-only platforms (that
320 is on hardware that does not implement AArch32, or at least not at EL1 and
321 higher ELs). Default value is 1.
322
323- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
324 registers to be included when saving and restoring the CPU context. Default
325 is 0.
326
327- ``DEBUG``: Chooses between a debug and release build. It can take either 0
328 (release) or 1 (debug) as values. 0 is the default.
329
John Tsichritzisee10e792018-06-06 09:38:10 +0100330- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
331 Board Boot authentication at runtime. This option is meant to be enabled only
332 for development platforms. Both TRUSTED_BOARD_BOOT and LOAD_IMAGE_V2 flags
333 must be set if this flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100334
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100335- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
336 the normal boot flow. It must specify the entry point address of the EL3
337 payload. Please refer to the "Booting an EL3 payload" section for more
338 details.
339
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100340- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100341 This is an optional architectural feature available on v8.4 onwards. Some
342 v8.2 implementations also implement an AMU and this option can be used to
343 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100344
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100345- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
346 are compiled out. For debug builds, this option defaults to 1, and calls to
347 ``assert()`` are left in place. For release builds, this option defaults to 0
348 and calls to ``assert()`` function are compiled out. This option can be set
349 independently of ``DEBUG``. It can also be used to hide any auxiliary code
350 that is only required for the assertion and does not fit in the assertion
351 itself.
352
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100353- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
354 feature. MPAM is an optional Armv8.4 extension that enables various memory
355 system components and resources to define partitions; software running at
356 various ELs can assign themselves to desired partition to control their
357 performance aspects.
358
359 When this option is set to ``1``, EL3 allows lower ELs to access their own
360 MPAM registers without trapping into EL3. This option doesn't make use of
361 partitioning in EL3, however. Platform initialisation code should configure
362 and use partitions in EL3 as required. This option defaults to ``0``.
363
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100364- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
365 Measurement Framework(PMF). Default is 0.
366
367- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
368 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
369 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
370 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
371 software.
372
373- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000374 instrumentation which injects timestamp collection points into TF-A to
375 allow runtime performance to be measured. Currently, only PSCI is
376 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
377 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100378
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100379- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100380 extensions. This is an optional architectural feature for AArch64.
381 The default is 1 but is automatically disabled when the target architecture
382 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100383
David Cunadoce88eee2017-10-20 11:30:57 +0100384- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
385 (SVE) for the Non-secure world only. SVE is an optional architectural feature
386 for AArch64. Note that when SVE is enabled for the Non-secure world, access
387 to SIMD and floating-point functionality from the Secure world is disabled.
388 This is to avoid corruption of the Non-secure world data in the Z-registers
389 which are aliased by the SIMD and FP registers. The build option is not
390 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
391 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
392 1. The default is 1 but is automatically disabled when the target
393 architecture is AArch32.
394
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100395- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
396 checks in GCC. Allowed values are "all", "strong" and "0" (default).
397 "strong" is the recommended stack protection level if this feature is
398 desired. 0 disables the stack protection. For all values other than 0, the
399 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
400 The value is passed as the last component of the option
401 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
402
403- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
404 deprecated platform APIs, helper functions or drivers within Trusted
405 Firmware as error. It can take the value 1 (flag the use of deprecated
406 APIs as error) or 0. The default is 0.
407
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100408- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
409 targeted at EL3. When set ``0`` (default), no exceptions are expected or
410 handled at EL3, and a panic will result. This is supported only for AArch64
411 builds.
412
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000413- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 externsions introduced support for fault
414 injection from lower ELs, and this build option enables lower ELs to use
415 Error Records accessed via System Registers to inject faults. This is
416 applicable only to AArch64 builds.
417
418 This feature is intended for testing purposes only, and is advisable to keep
419 disabled for production images.
420
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100421- ``FIP_NAME``: This is an optional build option which specifies the FIP
422 filename for the ``fip`` target. Default is ``fip.bin``.
423
424- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
425 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
426
427- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
428 tool to create certificates as per the Chain of Trust described in
429 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
430 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
431
432 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
433 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
434 the corresponding certificates, and to include those certificates in the
435 FIP and FWU\_FIP.
436
437 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
438 images will not include support for Trusted Board Boot. The FIP will still
439 include the corresponding certificates. This FIP can be used to verify the
440 Chain of Trust on the host machine through other mechanisms.
441
442 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
443 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
444 will not include the corresponding certificates, causing a boot failure.
445
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100446- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
447 inherent support for specific EL3 type interrupts. Setting this build option
448 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
449 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
450 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
451 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
452 the Secure Payload interrupts needs to be synchronously handed over to Secure
453 EL1 for handling. The default value of this option is ``0``, which means the
454 Group 0 interrupts are assumed to be handled by Secure EL1.
455
456 .. __: `platform-interrupt-controller-API.rst`
457 .. __: `interrupt-framework-design.rst`
458
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100459- ``HANDLE_EA_EL3_FIRST``: When defined External Aborts and SError Interrupts
460 will be always trapped in EL3 i.e. in BL31 at runtime.
461
Dan Handley610e7e12018-03-01 18:44:00 +0000462- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100463 software operations are required for CPUs to enter and exit coherency.
464 However, there exists newer systems where CPUs' entry to and exit from
465 coherency is managed in hardware. Such systems require software to only
466 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley610e7e12018-03-01 18:44:00 +0000467 active software management. In such systems, this boolean option enables
468 TF-A to carry out build and run-time optimizations during boot and power
469 management operations. This option defaults to 0 and if it is enabled,
470 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100471
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100472 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
473 translation library (xlat tables v2) must be used; version 1 of translation
474 library is not supported.
475
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100476- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
477 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
478 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
479 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
480 images.
481
Soby Mathew13b16052017-08-31 11:49:32 +0100482- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
483 used for generating the PKCS keys and subsequent signing of the certificate.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800484 It accepts 3 values viz. ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
Soby Mathew2fd70f62017-08-31 11:50:29 +0100485 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
486 retained only for compatibility. The default value of this flag is ``rsa``
487 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100488
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800489- ``HASH_ALG``: This build flag enables the user to select the secure hash
490 algorithm. It accepts 3 values viz. ``sha256``, ``sha384``, ``sha512``.
491 The default value of this flag is ``sha256``.
492
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100493- ``LDFLAGS``: Extra user options appended to the linkers' command line in
494 addition to the one set by the build system.
495
496- ``LOAD_IMAGE_V2``: Boolean option to enable support for new version (v2) of
497 image loading, which provides more flexibility and scalability around what
498 images are loaded and executed during boot. Default is 0.
John Tsichritzis6dda9762018-07-23 09:18:04 +0100499
500 Note: this flag must be enabled for AArch32 builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100501
502- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
503 output compiled into the build. This should be one of the following:
504
505 ::
506
507 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100508 10 (LOG_LEVEL_ERROR)
509 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100510 30 (LOG_LEVEL_WARNING)
511 40 (LOG_LEVEL_INFO)
512 50 (LOG_LEVEL_VERBOSE)
513
514 All log output up to and including the log level is compiled into the build.
515 The default value is 40 in debug builds and 20 in release builds.
516
517- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
518 specifies the file that contains the Non-Trusted World private key in PEM
519 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
520
521- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
522 optional. It is only needed if the platform makefile specifies that it
523 is required in order to build the ``fwu_fip`` target.
524
525- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
526 contents upon world switch. It can take either 0 (don't save and restore) or
527 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
528 wants the timer registers to be saved and restored.
529
530- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
531 the underlying hardware is not a full PL011 UART but a minimally compliant
532 generic UART, which is a subset of the PL011. The driver will not access
533 any register that is not part of the SBSA generic UART specification.
534 Default value is 0 (a full PL011 compliant UART is present).
535
Dan Handley610e7e12018-03-01 18:44:00 +0000536- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
537 must be subdirectory of any depth under ``plat/``, and must contain a
538 platform makefile named ``platform.mk``. For example, to build TF-A for the
539 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100540
541- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
542 instead of the normal boot flow. When defined, it must specify the entry
543 point address for the preloaded BL33 image. This option is incompatible with
544 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
545 over ``PRELOADED_BL33_BASE``.
546
547- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
548 vector address can be programmed or is fixed on the platform. It can take
549 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
550 programmable reset address, it is expected that a CPU will start executing
551 code directly at the right address, both on a cold and warm reset. In this
552 case, there is no need to identify the entrypoint on boot and the boot path
553 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
554 does not need to be implemented in this case.
555
556- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
557 possible for the PSCI power-state parameter viz original and extended
558 State-ID formats. This flag if set to 1, configures the generic PSCI layer
559 to use the extended format. The default value of this flag is 0, which
560 means by default the original power-state format is used by the PSCI
561 implementation. This flag should be specified by the platform makefile
562 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
Dan Handley610e7e12018-03-01 18:44:00 +0000563 smc function id. When this option is enabled on Arm platforms, the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100564 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
565
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100566- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
567 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
568 or later CPUs.
569
570 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
571 set to ``1``.
572
573 This option is disabled by default.
574
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100575- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
576 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
577 entrypoint) or 1 (CPU reset to BL31 entrypoint).
578 The default value is 0.
579
Dan Handley610e7e12018-03-01 18:44:00 +0000580- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided
581 in TF-A. This flag configures SP\_MIN entrypoint as the CPU reset vector
582 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
583 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100584
585- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
586 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
587 file name will be used to save the key.
588
589- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
590 certificate generation tool to save the keys used to establish the Chain of
591 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
592
593- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
594 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
595 target.
596
597- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
598 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
599 this file name will be used to save the key.
600
601- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
602 optional. It is only needed if the platform makefile specifies that it
603 is required in order to build the ``fwu_fip`` target.
604
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100605- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
606 Delegated Exception Interface to BL31 image. This defaults to ``0``.
607
608 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
609 set to ``1``.
610
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100611- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
612 isolated on separate memory pages. This is a trade-off between security and
613 memory usage. See "Isolating code and read-only data on separate memory
614 pages" section in `Firmware Design`_. This flag is disabled by default and
615 affects all BL images.
616
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100617- ``SMCCC_MAJOR_VERSION``: Numeric value that indicates the major version of
618 the SMC Calling Convention that the Trusted Firmware supports. The only two
619 allowed values are 1 and 2, and it defaults to 1. The minor version is
620 determined using this value.
621
Dan Handley610e7e12018-03-01 18:44:00 +0000622- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
623 This build option is only valid if ``ARCH=aarch64``. The value should be
624 the path to the directory containing the SPD source, relative to
625 ``services/spd/``; the directory is expected to contain a makefile called
626 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100627
628- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
629 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
630 execution in BL1 just before handing over to BL31. At this point, all
631 firmware images have been loaded in memory, and the MMU and caches are
632 turned off. Refer to the "Debugging options" section for more details.
633
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100634- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200635 secure interrupts (caught through the FIQ line). Platforms can enable
636 this directive if they need to handle such interruption. When enabled,
637 the FIQ are handled in monitor mode and non secure world is not allowed
638 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
639 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
640
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100641- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
642 Boot feature. When set to '1', BL1 and BL2 images include support to load
643 and verify the certificates and images in a FIP, and BL1 includes support
644 for the Firmware Update. The default value is '0'. Generation and inclusion
645 of certificates in the FIP and FWU\_FIP depends upon the value of the
646 ``GENERATE_COT`` option.
647
648 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
649 already exist in disk, they will be overwritten without further notice.
650
651- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
652 specifies the file that contains the Trusted World private key in PEM
653 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
654
655- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
656 synchronous, (see "Initializing a BL32 Image" section in
657 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
658 synchronous method) or 1 (BL32 is initialized using asynchronous method).
659 Default is 0.
660
661- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
662 routing model which routes non-secure interrupts asynchronously from TSP
663 to EL3 causing immediate preemption of TSP. The EL3 is responsible
664 for saving and restoring the TSP context in this routing model. The
665 default routing model (when the value is 0) is to route non-secure
666 interrupts to TSP allowing it to save its context and hand over
667 synchronously to EL3 via an SMC.
668
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000669 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
670 must also be set to ``1``.
671
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100672- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
673 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000674 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100675 (Coherent memory region is included) or 0 (Coherent memory region is
676 excluded). Default is 1.
677
678- ``V``: Verbose build. If assigned anything other than 0, the build commands
679 are printed. Default is 0.
680
Dan Handley610e7e12018-03-01 18:44:00 +0000681- ``VERSION_STRING``: String used in the log output for each TF-A image.
682 Defaults to a string formed by concatenating the version number, build type
683 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100684
685- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
686 the CPU after warm boot. This is applicable for platforms which do not
687 require interconnect programming to enable cache coherency (eg: single
688 cluster platforms). If this option is enabled, then warm boot path
689 enables D-caches immediately after enabling MMU. This option defaults to 0.
690
Dan Handley610e7e12018-03-01 18:44:00 +0000691Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100692^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
693
694- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
695 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
696 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
697 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
698 flag.
699
700- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
701 of the memory reserved for each image. This affects the maximum size of each
702 BL image as well as the number of allocated memory regions and translation
703 tables. By default this flag is 0, which means it uses the default
Dan Handley610e7e12018-03-01 18:44:00 +0000704 unoptimised values for these macros. Arm development platforms that wish to
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100705 optimise memory usage need to set this flag to 1 and must override the
706 related macros.
707
708- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
709 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
710 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
711 match the frame used by the Non-Secure image (normally the Linux kernel).
712 Default is true (access to the frame is allowed).
713
714- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000715 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100716 an error is encountered during the boot process (for example, when an image
717 could not be loaded or authenticated). The watchdog is enabled in the early
718 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
719 Trusted Watchdog may be disabled at build time for testing or development
720 purposes.
721
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100722- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
723 have specific values at boot. This boolean option allows the Trusted Firmware
724 to have a Linux kernel image as BL33 by preparing the registers to these
725 values before jumping to BL33. This option defaults to 0 (disabled). For now,
726 it only supports AArch64 kernels. ``RESET_TO_BL31`` must be 1 when using it.
727 If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set to the
728 location of a device tree blob (DTB) already loaded in memory. The Linux
729 Image address must be specified using the ``PRELOADED_BL33_BASE`` option.
730
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100731- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
732 for the construction of composite state-ID in the power-state parameter.
733 The existing PSCI clients currently do not support this encoding of
734 State-ID yet. Hence this flag is used to configure whether to use the
735 recommended State-ID encoding or not. The default value of this flag is 0,
736 in which case the platform is configured to expect NULL in the State-ID
737 field of power-state parameter.
738
739- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
740 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000741 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100742 must be specified using the ``ROT_KEY`` option when building the Trusted
743 Firmware. This private key will be used by the certificate generation tool
744 to sign the BL2 and Trusted Key certificates. Available options for
745 ``ARM_ROTPK_LOCATION`` are:
746
747 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
748 registers. The private key corresponding to this ROTPK hash is not
749 currently available.
750 - ``devel_rsa`` : return a development public key hash embedded in the BL1
751 and BL2 binaries. This hash has been obtained from the RSA public key
752 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
753 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
754 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800755 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
756 and BL2 binaries. This hash has been obtained from the ECDSA public key
757 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
758 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
759 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100760
761- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
762
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800763 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100764 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100765 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
766 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100767
Dan Handley610e7e12018-03-01 18:44:00 +0000768- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
769 of the translation tables library instead of version 2. It is set to 0 by
770 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100771
Dan Handley610e7e12018-03-01 18:44:00 +0000772- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
773 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
774 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100775 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
776
Dan Handley610e7e12018-03-01 18:44:00 +0000777For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100778map is explained in the `Firmware Design`_.
779
Dan Handley610e7e12018-03-01 18:44:00 +0000780Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100781^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
782
783- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
784 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
785 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000786 TF-A no longer supports earlier SCP versions. If this option is set to 1
787 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100788
789- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
790 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
791 during boot. Default is 1.
792
Soby Mathew1ced6b82017-06-12 12:37:10 +0100793- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
794 instead of SCPI/BOM driver for communicating with the SCP during power
795 management operations and for SCP RAM Firmware transfer. If this option
796 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100797
Dan Handley610e7e12018-03-01 18:44:00 +0000798Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100799^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
800
801- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000802 build the topology tree within TF-A. By default TF-A is configured for dual
803 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100804
805- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
806 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
807 explained in the options below:
808
809 - ``FVP_CCI`` : The CCI driver is selected. This is the default
810 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
811 - ``FVP_CCN`` : The CCN driver is selected. This is the default
812 if ``FVP_CLUSTER_COUNT`` > 2.
813
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000814- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
815 a single cluster. This option defaults to 4.
816
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000817- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
818 in the system. This option defaults to 1. Note that the build option
819 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
820
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100821- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
822
823 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
824 - ``FVP_GICV2`` : The GICv2 only driver is selected
825 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
826 - ``FVP_GICV3_LEGACY``: The Legacy GICv3 driver is selected (deprecated)
Dan Handley610e7e12018-03-01 18:44:00 +0000827 Note: If TF-A is compiled with this option on FVPs with GICv3 hardware,
828 then it configures the hardware to run in GICv2 emulation mode
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100829
830- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
831 for functions that wait for an arbitrary time length (udelay and mdelay).
832 The default value is 0.
833
Soby Mathewb1bf0442018-02-16 14:52:52 +0000834- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
835 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
836 details on HW_CONFIG. By default, this is initialized to a sensible DTS
837 file in ``fdts/`` folder depending on other build options. But some cases,
838 like shifted affinity format for MPIDR, cannot be detected at build time
839 and this option is needed to specify the appropriate DTS file.
840
841- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
842 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
843 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
844 HW_CONFIG blob instead of the DTS file. This option is useful to override
845 the default HW_CONFIG selected by the build system.
846
Summer Qin13b95c22018-03-02 15:51:14 +0800847ARM JUNO platform specific build options
848^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
849
850- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
851 Media Protection (TZ-MP1). Default value of this flag is 0.
852
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100853Debugging options
854~~~~~~~~~~~~~~~~~
855
856To compile a debug version and make the build more verbose use
857
858::
859
860 make PLAT=<platform> DEBUG=1 V=1 all
861
862AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
863example DS-5) might not support this and may need an older version of DWARF
864symbols to be emitted by GCC. This can be achieved by using the
865``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
866version to 2 is recommended for DS-5 versions older than 5.16.
867
868When debugging logic problems it might also be useful to disable all compiler
869optimizations by using ``-O0``.
870
871NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000872might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100873platforms** section in the `Firmware Design`_).
874
875Extra debug options can be passed to the build system by setting ``CFLAGS`` or
876``LDFLAGS``:
877
878.. code:: makefile
879
880 CFLAGS='-O0 -gdwarf-2' \
881 make PLAT=<platform> DEBUG=1 V=1 all
882
883Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
884ignored as the linker is called directly.
885
886It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000887post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
888``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100889section. In this case, the developer may take control of the target using a
890debugger when indicated by the console output. When using DS-5, the following
891commands can be used:
892
893::
894
895 # Stop target execution
896 interrupt
897
898 #
899 # Prepare your debugging environment, e.g. set breakpoints
900 #
901
902 # Jump over the debug loop
903 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
904
905 # Resume execution
906 continue
907
908Building the Test Secure Payload
909~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
910
911The TSP is coupled with a companion runtime service in the BL31 firmware,
912called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
913must be recompiled as well. For more information on SPs and SPDs, see the
914`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
915
Dan Handley610e7e12018-03-01 18:44:00 +0000916First clean the TF-A build directory to get rid of any previous BL31 binary.
917Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100918
919::
920
921 make PLAT=<platform> SPD=tspd all
922
923An additional boot loader binary file is created in the ``build`` directory:
924
925::
926
927 build/<platform>/<build-type>/bl32.bin
928
929Checking source code style
930~~~~~~~~~~~~~~~~~~~~~~~~~~
931
932When making changes to the source for submission to the project, the source
933must be in compliance with the Linux style guide, and to assist with this check
934the project Makefile contains two targets, which both utilise the
935``checkpatch.pl`` script that ships with the Linux source tree.
936
Joel Huttonfe027712018-03-19 11:59:57 +0000937To check the entire source tree, you must first download copies of
938``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
939in the `Linux master tree`_ scripts directory, then set the ``CHECKPATCH``
940environment variable to point to ``checkpatch.pl`` (with the other 2 files in
John Tsichritzisee10e792018-06-06 09:38:10 +0100941the same directory) and build the target checkcodebase:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100942
943::
944
945 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
946
947To just check the style on the files that differ between your local branch and
948the remote master, use:
949
950::
951
952 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
953
954If you wish to check your patch against something other than the remote master,
955set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
956is set to ``origin/master``.
957
958Building and using the FIP tool
959~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
960
Dan Handley610e7e12018-03-01 18:44:00 +0000961Firmware Image Package (FIP) is a packaging format used by TF-A to package
962firmware images in a single binary. The number and type of images that should
963be packed in a FIP is platform specific and may include TF-A images and other
964firmware images required by the platform. For example, most platforms require
965a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
966U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100967
Dan Handley610e7e12018-03-01 18:44:00 +0000968The TF-A build system provides the make target ``fip`` to create a FIP file
969for the specified platform using the FIP creation tool included in the TF-A
970project. Examples below show how to build a FIP file for FVP, packaging TF-A
971and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100972
973For AArch64:
974
975::
976
977 make PLAT=fvp BL33=<path/to/bl33.bin> fip
978
979For AArch32:
980
981::
982
983 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
984
985Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
986UEFI, on FVP is not available upstream. Hence custom solutions are required to
987allow Linux boot on FVP. These instructions assume such a custom boot loader
988(BL33) is available.
989
990The resulting FIP may be found in:
991
992::
993
994 build/fvp/<build-type>/fip.bin
995
996For advanced operations on FIP files, it is also possible to independently build
997the tool and create or modify FIPs using this tool. To do this, follow these
998steps:
999
1000It is recommended to remove old artifacts before building the tool:
1001
1002::
1003
1004 make -C tools/fiptool clean
1005
1006Build the tool:
1007
1008::
1009
1010 make [DEBUG=1] [V=1] fiptool
1011
1012The tool binary can be located in:
1013
1014::
1015
1016 ./tools/fiptool/fiptool
1017
1018Invoking the tool with ``--help`` will print a help message with all available
1019options.
1020
1021Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1022
1023::
1024
1025 ./tools/fiptool/fiptool create \
1026 --tb-fw build/<platform>/<build-type>/bl2.bin \
1027 --soc-fw build/<platform>/<build-type>/bl31.bin \
1028 fip.bin
1029
1030Example 2: view the contents of an existing Firmware package:
1031
1032::
1033
1034 ./tools/fiptool/fiptool info <path-to>/fip.bin
1035
1036Example 3: update the entries of an existing Firmware package:
1037
1038::
1039
1040 # Change the BL2 from Debug to Release version
1041 ./tools/fiptool/fiptool update \
1042 --tb-fw build/<platform>/release/bl2.bin \
1043 build/<platform>/debug/fip.bin
1044
1045Example 4: unpack all entries from an existing Firmware package:
1046
1047::
1048
1049 # Images will be unpacked to the working directory
1050 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1051
1052Example 5: remove an entry from an existing Firmware package:
1053
1054::
1055
1056 ./tools/fiptool/fiptool remove \
1057 --tb-fw build/<platform>/debug/fip.bin
1058
1059Note that if the destination FIP file exists, the create, update and
1060remove operations will automatically overwrite it.
1061
1062The unpack operation will fail if the images already exist at the
1063destination. In that case, use -f or --force to continue.
1064
1065More information about FIP can be found in the `Firmware Design`_ document.
1066
1067Migrating from fip\_create to fiptool
1068^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1069
1070The previous version of fiptool was called fip\_create. A compatibility script
1071that emulates the basic functionality of the previous fip\_create is provided.
1072However, users are strongly encouraged to migrate to fiptool.
1073
1074- To create a new FIP file, replace "fip\_create" with "fiptool create".
1075- To update a FIP file, replace "fip\_create" with "fiptool update".
1076- To dump the contents of a FIP file, replace "fip\_create --dump"
1077 with "fiptool info".
1078
1079Building FIP images with support for Trusted Board Boot
1080~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1081
1082Trusted Board Boot primarily consists of the following two features:
1083
1084- Image Authentication, described in `Trusted Board Boot`_, and
1085- Firmware Update, described in `Firmware Update`_
1086
1087The following steps should be followed to build FIP and (optionally) FWU\_FIP
1088images with support for these features:
1089
1090#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1091 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001092 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001093 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001094 information. The latest version of TF-A is tested with tag
Jeenu Viswambharanec06c3b2018-06-07 15:14:42 +01001095 ``mbedtls-2.10.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001096
1097 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1098 source files the modules depend upon.
1099 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1100 options required to build the mbed TLS sources.
1101
1102 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001103 license. Using mbed TLS source code will affect the licensing of TF-A
1104 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001105
1106#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001107 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001108
1109 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1110 - ``TRUSTED_BOARD_BOOT=1``
1111 - ``GENERATE_COT=1``
1112
Dan Handley610e7e12018-03-01 18:44:00 +00001113 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001114 specified at build time. Two locations are currently supported (see
1115 ``ARM_ROTPK_LOCATION`` build option):
1116
1117 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1118 root-key storage registers present in the platform. On Juno, this
1119 registers are read-only. On FVP Base and Cortex models, the registers
1120 are read-only, but the value can be specified using the command line
1121 option ``bp.trusted_key_storage.public_key`` when launching the model.
1122 On both Juno and FVP models, the default value corresponds to an
1123 ECDSA-SECP256R1 public key hash, whose private part is not currently
1124 available.
1125
1126 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001127 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001128 found in ``plat/arm/board/common/rotpk``.
1129
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001130 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001131 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001132 found in ``plat/arm/board/common/rotpk``.
1133
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001134 Example of command line using RSA development keys:
1135
1136 ::
1137
1138 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1139 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1140 ARM_ROTPK_LOCATION=devel_rsa \
1141 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1142 BL33=<path-to>/<bl33_image> \
1143 all fip
1144
1145 The result of this build will be the bl1.bin and the fip.bin binaries. This
1146 FIP will include the certificates corresponding to the Chain of Trust
1147 described in the TBBR-client document. These certificates can also be found
1148 in the output build directory.
1149
1150#. The optional FWU\_FIP contains any additional images to be loaded from
1151 Non-Volatile storage during the `Firmware Update`_ process. To build the
1152 FWU\_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001153 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001154
1155 - NS\_BL2U. The AP non-secure Firmware Updater image.
1156 - SCP\_BL2U. The SCP Firmware Update Configuration image.
1157
1158 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1159 targets using RSA development:
1160
1161 ::
1162
1163 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1164 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1165 ARM_ROTPK_LOCATION=devel_rsa \
1166 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1167 BL33=<path-to>/<bl33_image> \
1168 SCP_BL2=<path-to>/<scp_bl2_image> \
1169 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1170 NS_BL2U=<path-to>/<ns_bl2u_image> \
1171 all fip fwu_fip
1172
1173 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1174 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1175 to the command line above.
1176
1177 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1178 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1179
1180 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1181 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1182 Chain of Trust described in the TBBR-client document. These certificates
1183 can also be found in the output build directory.
1184
1185Building the Certificate Generation Tool
1186~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1187
Dan Handley610e7e12018-03-01 18:44:00 +00001188The ``cert_create`` tool is built as part of the TF-A build process when the
1189``fip`` make target is specified and TBB is enabled (as described in the
1190previous section), but it can also be built separately with the following
1191command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001192
1193::
1194
1195 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1196
1197For platforms that do not require their own IDs in certificate files,
1198the generic 'cert\_create' tool can be built with the following command:
1199
1200::
1201
1202 make USE_TBBR_DEFS=1 [DEBUG=1] [V=1] certtool
1203
1204``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1205verbose. The following command should be used to obtain help about the tool:
1206
1207::
1208
1209 ./tools/cert_create/cert_create -h
1210
1211Building a FIP for Juno and FVP
1212-------------------------------
1213
1214This section provides Juno and FVP specific instructions to build Trusted
1215Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001216a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001217
David Cunadob2de0992017-06-29 12:01:33 +01001218Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1219onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001220
Joel Huttonfe027712018-03-19 11:59:57 +00001221Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001222different one. Mixing instructions for different platforms may result in
1223corrupted binaries.
1224
Joel Huttonfe027712018-03-19 11:59:57 +00001225Note: The uboot image downloaded by the Linaro workspace script does not always
1226match the uboot image packaged as BL33 in the corresponding fip file. It is
1227recommended to use the version that is packaged in the fip file using the
1228instructions below.
1229
Soby Mathewecd94ad2018-05-09 13:59:29 +01001230Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1231by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1232section for more info on selecting the right FDT to use.
1233
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001234#. Clean the working directory
1235
1236 ::
1237
1238 make realclean
1239
1240#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1241
1242 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1243 package included in the Linaro release:
1244
1245 ::
1246
1247 # Build the fiptool
1248 make [DEBUG=1] [V=1] fiptool
1249
1250 # Unpack firmware images from Linaro FIP
1251 ./tools/fiptool/fiptool unpack \
1252 <path/to/linaro/release>/fip.bin
1253
1254 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001255 current working directory. The SCP\_BL2 image corresponds to
1256 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001257
Joel Huttonfe027712018-03-19 11:59:57 +00001258 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001259 exist in the current directory. If that is the case, either delete those
1260 files or use the ``--force`` option to overwrite.
1261
Joel Huttonfe027712018-03-19 11:59:57 +00001262 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001263 Normal world boot loader that supports AArch32.
1264
Dan Handley610e7e12018-03-01 18:44:00 +00001265#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001266
1267 ::
1268
1269 # AArch64
1270 make PLAT=fvp BL33=nt-fw.bin all fip
1271
1272 # AArch32
1273 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1274
Dan Handley610e7e12018-03-01 18:44:00 +00001275#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001276
1277 For AArch64:
1278
1279 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1280 as a build parameter.
1281
1282 ::
1283
1284 make PLAT=juno all fip \
1285 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1286 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1287
1288 For AArch32:
1289
1290 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1291 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1292 separately for AArch32.
1293
1294 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1295 to the AArch32 Linaro cross compiler.
1296
1297 ::
1298
1299 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1300
1301 - Build BL32 in AArch32.
1302
1303 ::
1304
1305 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1306 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1307
1308 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1309 must point to the AArch64 Linaro cross compiler.
1310
1311 ::
1312
1313 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1314
1315 - The following parameters should be used to build BL1 and BL2 in AArch64
1316 and point to the BL32 file.
1317
1318 ::
1319
1320 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1321 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathewbf169232017-11-14 14:10:10 +00001322 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001323 BL32=<path-to-bl32>/bl32.bin all fip
1324
1325The resulting BL1 and FIP images may be found in:
1326
1327::
1328
1329 # Juno
1330 ./build/juno/release/bl1.bin
1331 ./build/juno/release/fip.bin
1332
1333 # FVP
1334 ./build/fvp/release/bl1.bin
1335 ./build/fvp/release/fip.bin
1336
Roberto Vargas096f3a02017-10-17 10:19:00 +01001337
1338Booting Firmware Update images
1339-------------------------------------
1340
1341When Firmware Update (FWU) is enabled there are at least 2 new images
1342that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1343FWU FIP.
1344
1345Juno
1346~~~~
1347
1348The new images must be programmed in flash memory by adding
1349an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1350on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1351Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1352programming" for more information. User should ensure these do not
1353overlap with any other entries in the file.
1354
1355::
1356
1357 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1358 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1359 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1360 NOR10LOAD: 00000000 ;Image Load Address
1361 NOR10ENTRY: 00000000 ;Image Entry Point
1362
1363 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1364 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1365 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1366 NOR11LOAD: 00000000 ;Image Load Address
1367
1368The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1369In the same way, the address ns_bl2u_base_address is the value of
1370NS_BL2U_BASE - 0x8000000.
1371
1372FVP
1373~~~
1374
1375The additional fip images must be loaded with:
1376
1377::
1378
1379 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1380 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1381
1382The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1383In the same way, the address ns_bl2u_base_address is the value of
1384NS_BL2U_BASE.
1385
1386
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001387EL3 payloads alternative boot flow
1388----------------------------------
1389
1390On a pre-production system, the ability to execute arbitrary, bare-metal code at
1391the highest exception level is required. It allows full, direct access to the
1392hardware, for example to run silicon soak tests.
1393
1394Although it is possible to implement some baremetal secure firmware from
1395scratch, this is a complex task on some platforms, depending on the level of
1396configuration required to put the system in the expected state.
1397
1398Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001399``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1400boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1401other BL images and passing control to BL31. It reduces the complexity of
1402developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001403
1404- putting the system into a known architectural state;
1405- taking care of platform secure world initialization;
1406- loading the SCP\_BL2 image if required by the platform.
1407
Dan Handley610e7e12018-03-01 18:44:00 +00001408When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001409TrustZone controller is simplified such that only region 0 is enabled and is
1410configured to permit secure access only. This gives full access to the whole
1411DRAM to the EL3 payload.
1412
1413The system is left in the same state as when entering BL31 in the default boot
1414flow. In particular:
1415
1416- Running in EL3;
1417- Current state is AArch64;
1418- Little-endian data access;
1419- All exceptions disabled;
1420- MMU disabled;
1421- Caches disabled.
1422
1423Booting an EL3 payload
1424~~~~~~~~~~~~~~~~~~~~~~
1425
1426The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001427not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001428
1429- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1430 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001431 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001432
1433- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1434 run-time.
1435
1436To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1437used. The infinite loop that it introduces in BL1 stops execution at the right
1438moment for a debugger to take control of the target and load the payload (for
1439example, over JTAG).
1440
1441It is expected that this loading method will work in most cases, as a debugger
1442connection is usually available in a pre-production system. The user is free to
1443use any other platform-specific mechanism to load the EL3 payload, though.
1444
1445Booting an EL3 payload on FVP
1446^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1447
1448The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1449the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1450is undefined on the FVP platform and the FVP platform code doesn't clear it.
1451Therefore, one must modify the way the model is normally invoked in order to
1452clear the mailbox at start-up.
1453
1454One way to do that is to create an 8-byte file containing all zero bytes using
1455the following command:
1456
1457::
1458
1459 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1460
1461and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1462using the following model parameters:
1463
1464::
1465
1466 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1467 --data=mailbox.dat@0x04000000 [Foundation FVP]
1468
1469To provide the model with the EL3 payload image, the following methods may be
1470used:
1471
1472#. If the EL3 payload is able to execute in place, it may be programmed into
1473 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1474 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1475 used for the FIP):
1476
1477 ::
1478
1479 -C bp.flashloader1.fname="/path/to/el3-payload"
1480
1481 On Foundation FVP, there is no flash loader component and the EL3 payload
1482 may be programmed anywhere in flash using method 3 below.
1483
1484#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1485 command may be used to load the EL3 payload ELF image over JTAG:
1486
1487 ::
1488
1489 load /path/to/el3-payload.elf
1490
1491#. The EL3 payload may be pre-loaded in volatile memory using the following
1492 model parameters:
1493
1494 ::
1495
1496 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1497 --data="/path/to/el3-payload"@address [Foundation FVP]
1498
1499 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001500 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001501
1502Booting an EL3 payload on Juno
1503^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1504
1505If the EL3 payload is able to execute in place, it may be programmed in flash
1506memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1507on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1508Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1509programming" for more information.
1510
1511Alternatively, the same DS-5 command mentioned in the FVP section above can
1512be used to load the EL3 payload's ELF file over JTAG on Juno.
1513
1514Preloaded BL33 alternative boot flow
1515------------------------------------
1516
1517Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001518on TF-A to load it. This may simplify packaging of the normal world code and
1519improve performance in a development environment. When secure world cold boot
1520is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001521
1522For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001523used when compiling TF-A. For example, the following command will create a FIP
1524without a BL33 and prepare to jump to a BL33 image loaded at address
15250x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001526
1527::
1528
1529 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1530
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001531Boot of a preloaded kernel image on Base FVP
1532~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001533
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001534The following example uses a simplified boot flow by directly jumping from the
1535TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1536useful if both the kernel and the device tree blob (DTB) are already present in
1537memory (like in FVP).
1538
1539For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1540address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001541
1542::
1543
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001544 CROSS_COMPILE=aarch64-linux-gnu- \
1545 make PLAT=fvp DEBUG=1 \
1546 RESET_TO_BL31=1 \
1547 ARM_LINUX_KERNEL_AS_BL33=1 \
1548 PRELOADED_BL33_BASE=0x80080000 \
1549 ARM_PRELOADED_DTB_BASE=0x82000000 \
1550 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001551
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001552Now, it is needed to modify the DTB so that the kernel knows the address of the
1553ramdisk. The following script generates a patched DTB from the provided one,
1554assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1555script assumes that the user is using a ramdisk image prepared for U-Boot, like
1556the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1557offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001558
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001559.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001560
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001561 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001562
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001563 # Path to the input DTB
1564 KERNEL_DTB=<path-to>/<fdt>
1565 # Path to the output DTB
1566 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1567 # Base address of the ramdisk
1568 INITRD_BASE=0x84000000
1569 # Path to the ramdisk
1570 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001571
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001572 # Skip uboot header (64 bytes)
1573 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1574 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1575 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1576
1577 CHOSEN_NODE=$(echo \
1578 "/ { \
1579 chosen { \
1580 linux,initrd-start = <${INITRD_START}>; \
1581 linux,initrd-end = <${INITRD_END}>; \
1582 }; \
1583 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001584
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001585 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1586 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001587
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001588And the FVP binary can be run with the following command:
1589
1590::
1591
1592 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1593 -C pctl.startup=0.0.0.0 \
1594 -C bp.secure_memory=1 \
1595 -C cluster0.NUM_CORES=4 \
1596 -C cluster1.NUM_CORES=4 \
1597 -C cache_state_modelled=1 \
1598 -C cluster0.cpu0.RVBAR=0x04020000 \
1599 -C cluster0.cpu1.RVBAR=0x04020000 \
1600 -C cluster0.cpu2.RVBAR=0x04020000 \
1601 -C cluster0.cpu3.RVBAR=0x04020000 \
1602 -C cluster1.cpu0.RVBAR=0x04020000 \
1603 -C cluster1.cpu1.RVBAR=0x04020000 \
1604 -C cluster1.cpu2.RVBAR=0x04020000 \
1605 -C cluster1.cpu3.RVBAR=0x04020000 \
1606 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1607 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1608 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1609 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1610
1611Boot of a preloaded kernel image on Juno
1612~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001613
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001614The Trusted Firmware must be compiled in a similar way as for FVP explained
1615above. The process to load binaries to memory is the one explained in
1616`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001617
1618Running the software on FVP
1619---------------------------
1620
David Cunado7c032642018-03-12 18:47:05 +00001621The latest version of the AArch64 build of TF-A has been tested on the following
1622Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1623(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001624
David Cunado82509be2017-12-19 16:33:25 +00001625NOTE: Unless otherwise stated, the model version is Version 11.2 Build 11.2.33.
David Cunado124415e2017-06-27 17:31:12 +01001626
1627- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001628- ``FVP_Base_AEMv8A-AEMv8A`` (and also Version 9.0, Build 0.8.9005)
David Cunado124415e2017-06-27 17:31:12 +01001629- ``FVP_Base_Cortex-A35x4``
1630- ``FVP_Base_Cortex-A53x4``
1631- ``FVP_Base_Cortex-A57x4-A53x4``
1632- ``FVP_Base_Cortex-A57x4``
1633- ``FVP_Base_Cortex-A72x4-A53x4``
1634- ``FVP_Base_Cortex-A72x4``
1635- ``FVP_Base_Cortex-A73x4-A53x4``
1636- ``FVP_Base_Cortex-A73x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001637
David Cunado7c032642018-03-12 18:47:05 +00001638Additionally, the AArch64 build was tested on the following Arm FVPs with
1639shifted affinities, supporting threaded CPU cores (64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001640
David Cunado7c032642018-03-12 18:47:05 +00001641- ``FVP_Base_Cortex-A55x4-A75x4`` (Version 0.0, build 0.0.4395)
1642- ``FVP_Base_Cortex-A55x4`` (Version 0.0, build 0.0.4395)
1643- ``FVP_Base_Cortex-A75x4`` (Version 0.0, build 0.0.4395)
1644- ``FVP_Base_RevC-2xAEMv8A``
1645
1646The latest version of the AArch32 build of TF-A has been tested on the following
1647Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1648(64-bit host machine only).
1649
1650- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001651- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001652
David Cunado7c032642018-03-12 18:47:05 +00001653NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1654is not compatible with legacy GIC configurations. Therefore this FVP does not
1655support these legacy GIC configurations.
1656
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001657NOTE: The build numbers quoted above are those reported by launching the FVP
1658with the ``--version`` parameter.
1659
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001660NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1661file systems that can be downloaded separately. To run an FVP with a virtio
1662file system image an additional FVP configuration option
1663``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1664used.
1665
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001666NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1667The commands below would report an ``unhandled argument`` error in this case.
1668
1669NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001670CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001671execution.
1672
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001673NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001674the internal synchronisation timings changed compared to older versions of the
1675models. The models can be launched with ``-Q 100`` option if they are required
1676to match the run time characteristics of the older versions.
1677
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001678The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001679downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001680
David Cunado124415e2017-06-27 17:31:12 +01001681The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001682`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001683
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001684Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001685parameter options. A brief description of the important ones that affect TF-A
1686and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001687
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001688Obtaining the Flattened Device Trees
1689~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1690
1691Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001692FDT files are required. FDT source files for the Foundation and Base FVPs can
1693be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1694a subset of the Base FVP components. For example, the Foundation FVP lacks
1695CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001696
1697Note: It is not recommended to use the FDTs built along the kernel because not
1698all FDTs are available from there.
1699
Soby Mathewecd94ad2018-05-09 13:59:29 +01001700The dynamic configuration capability is enabled in the firmware for FVPs.
1701This means that the firmware can authenticate and load the FDT if present in
1702FIP. A default FDT is packaged into FIP during the build based on
1703the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1704or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1705`Arm FVP platform specific build options`_ section for detail on the options).
1706
1707- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001708
David Cunado7c032642018-03-12 18:47:05 +00001709 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1710 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001711
Soby Mathewecd94ad2018-05-09 13:59:29 +01001712- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001713
David Cunado7c032642018-03-12 18:47:05 +00001714 For use with models such as the Cortex-A32 Base FVPs without shifted
1715 affinities and running Linux in AArch32 state with Base memory map
1716 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001717
Soby Mathewecd94ad2018-05-09 13:59:29 +01001718- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001719
David Cunado7c032642018-03-12 18:47:05 +00001720 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1721 affinities and with Base memory map configuration and Linux GICv3 support.
1722
Soby Mathewecd94ad2018-05-09 13:59:29 +01001723- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001724
1725 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1726 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1727
Soby Mathewecd94ad2018-05-09 13:59:29 +01001728- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001729
1730 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1731 single cluster, single threaded CPUs, Base memory map configuration and Linux
1732 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001733
Soby Mathewecd94ad2018-05-09 13:59:29 +01001734- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001735
David Cunado7c032642018-03-12 18:47:05 +00001736 For use with models such as the Cortex-A32 Base FVPs without shifted
1737 affinities and running Linux in AArch32 state with Base memory map
1738 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001739
Soby Mathewecd94ad2018-05-09 13:59:29 +01001740- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001741
1742 For use with Foundation FVP with Base memory map configuration.
1743
Soby Mathewecd94ad2018-05-09 13:59:29 +01001744- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001745
1746 (Default) For use with Foundation FVP with Base memory map configuration
1747 and Linux GICv3 support.
1748
1749Running on the Foundation FVP with reset to BL1 entrypoint
1750~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1751
1752The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000017534 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001754
1755::
1756
1757 <path-to>/Foundation_Platform \
1758 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001759 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001760 --secure-memory \
1761 --visualization \
1762 --gicv3 \
1763 --data="<path-to>/<bl1-binary>"@0x0 \
1764 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001765 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001766 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001767
1768Notes:
1769
1770- BL1 is loaded at the start of the Trusted ROM.
1771- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001772- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1773 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001774- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1775 and enable the GICv3 device in the model. Note that without this option,
1776 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001777 is not supported by TF-A.
1778- In order for TF-A to run correctly on the Foundation FVP, the architecture
1779 versions must match. The Foundation FVP defaults to the highest v8.x
1780 version it supports but the default build for TF-A is for v8.0. To avoid
1781 issues either start the Foundation FVP to use v8.0 architecture using the
1782 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1783 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001784
1785Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1786~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1787
David Cunado7c032642018-03-12 18:47:05 +00001788The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001789with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001790
1791::
1792
David Cunado7c032642018-03-12 18:47:05 +00001793 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001794 -C pctl.startup=0.0.0.0 \
1795 -C bp.secure_memory=1 \
1796 -C bp.tzc_400.diagnostics=1 \
1797 -C cluster0.NUM_CORES=4 \
1798 -C cluster1.NUM_CORES=4 \
1799 -C cache_state_modelled=1 \
1800 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1801 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001802 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001803 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001804
1805Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1806~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1807
1808The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001809with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001810
1811::
1812
1813 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1814 -C pctl.startup=0.0.0.0 \
1815 -C bp.secure_memory=1 \
1816 -C bp.tzc_400.diagnostics=1 \
1817 -C cluster0.NUM_CORES=4 \
1818 -C cluster1.NUM_CORES=4 \
1819 -C cache_state_modelled=1 \
1820 -C cluster0.cpu0.CONFIG64=0 \
1821 -C cluster0.cpu1.CONFIG64=0 \
1822 -C cluster0.cpu2.CONFIG64=0 \
1823 -C cluster0.cpu3.CONFIG64=0 \
1824 -C cluster1.cpu0.CONFIG64=0 \
1825 -C cluster1.cpu1.CONFIG64=0 \
1826 -C cluster1.cpu2.CONFIG64=0 \
1827 -C cluster1.cpu3.CONFIG64=0 \
1828 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1829 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001830 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001831 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001832
1833Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1834~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1835
1836The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001837boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001838
1839::
1840
1841 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1842 -C pctl.startup=0.0.0.0 \
1843 -C bp.secure_memory=1 \
1844 -C bp.tzc_400.diagnostics=1 \
1845 -C cache_state_modelled=1 \
1846 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1847 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001848 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001849 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001850
1851Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1852~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1853
1854The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001855boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001856
1857::
1858
1859 <path-to>/FVP_Base_Cortex-A32x4 \
1860 -C pctl.startup=0.0.0.0 \
1861 -C bp.secure_memory=1 \
1862 -C bp.tzc_400.diagnostics=1 \
1863 -C cache_state_modelled=1 \
1864 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1865 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001866 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001867 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001868
1869Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1870~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1871
David Cunado7c032642018-03-12 18:47:05 +00001872The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001873with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001874
1875::
1876
David Cunado7c032642018-03-12 18:47:05 +00001877 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001878 -C pctl.startup=0.0.0.0 \
1879 -C bp.secure_memory=1 \
1880 -C bp.tzc_400.diagnostics=1 \
1881 -C cluster0.NUM_CORES=4 \
1882 -C cluster1.NUM_CORES=4 \
1883 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001884 -C cluster0.cpu0.RVBAR=0x04020000 \
1885 -C cluster0.cpu1.RVBAR=0x04020000 \
1886 -C cluster0.cpu2.RVBAR=0x04020000 \
1887 -C cluster0.cpu3.RVBAR=0x04020000 \
1888 -C cluster1.cpu0.RVBAR=0x04020000 \
1889 -C cluster1.cpu1.RVBAR=0x04020000 \
1890 -C cluster1.cpu2.RVBAR=0x04020000 \
1891 -C cluster1.cpu3.RVBAR=0x04020000 \
1892 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001893 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1894 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001895 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001896 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001897 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001898
1899Notes:
1900
1901- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1902 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1903 parameter is needed to load the individual bootloader images in memory.
1904 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001905 Payload. For the same reason, the FDT needs to be compiled from the DT source
1906 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1907 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001908
1909- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1910 X and Y are the cluster and CPU numbers respectively, is used to set the
1911 reset vector for each core.
1912
1913- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1914 changing the value of
1915 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1916 ``BL32_BASE``.
1917
1918Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1919~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1920
1921The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001922with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001923
1924::
1925
1926 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1927 -C pctl.startup=0.0.0.0 \
1928 -C bp.secure_memory=1 \
1929 -C bp.tzc_400.diagnostics=1 \
1930 -C cluster0.NUM_CORES=4 \
1931 -C cluster1.NUM_CORES=4 \
1932 -C cache_state_modelled=1 \
1933 -C cluster0.cpu0.CONFIG64=0 \
1934 -C cluster0.cpu1.CONFIG64=0 \
1935 -C cluster0.cpu2.CONFIG64=0 \
1936 -C cluster0.cpu3.CONFIG64=0 \
1937 -C cluster1.cpu0.CONFIG64=0 \
1938 -C cluster1.cpu1.CONFIG64=0 \
1939 -C cluster1.cpu2.CONFIG64=0 \
1940 -C cluster1.cpu3.CONFIG64=0 \
1941 -C cluster0.cpu0.RVBAR=0x04001000 \
1942 -C cluster0.cpu1.RVBAR=0x04001000 \
1943 -C cluster0.cpu2.RVBAR=0x04001000 \
1944 -C cluster0.cpu3.RVBAR=0x04001000 \
1945 -C cluster1.cpu0.RVBAR=0x04001000 \
1946 -C cluster1.cpu1.RVBAR=0x04001000 \
1947 -C cluster1.cpu2.RVBAR=0x04001000 \
1948 -C cluster1.cpu3.RVBAR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001949 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001950 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001951 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001952 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001953 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001954
1955Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1956It should match the address programmed into the RVBAR register as well.
1957
1958Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1959~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1960
1961The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001962boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001963
1964::
1965
1966 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1967 -C pctl.startup=0.0.0.0 \
1968 -C bp.secure_memory=1 \
1969 -C bp.tzc_400.diagnostics=1 \
1970 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001971 -C cluster0.cpu0.RVBARADDR=0x04020000 \
1972 -C cluster0.cpu1.RVBARADDR=0x04020000 \
1973 -C cluster0.cpu2.RVBARADDR=0x04020000 \
1974 -C cluster0.cpu3.RVBARADDR=0x04020000 \
1975 -C cluster1.cpu0.RVBARADDR=0x04020000 \
1976 -C cluster1.cpu1.RVBARADDR=0x04020000 \
1977 -C cluster1.cpu2.RVBARADDR=0x04020000 \
1978 -C cluster1.cpu3.RVBARADDR=0x04020000 \
1979 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001980 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001981 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001982 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001983 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001984 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001985
1986Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1987~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1988
1989The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001990boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001991
1992::
1993
1994 <path-to>/FVP_Base_Cortex-A32x4 \
1995 -C pctl.startup=0.0.0.0 \
1996 -C bp.secure_memory=1 \
1997 -C bp.tzc_400.diagnostics=1 \
1998 -C cache_state_modelled=1 \
1999 -C cluster0.cpu0.RVBARADDR=0x04001000 \
2000 -C cluster0.cpu1.RVBARADDR=0x04001000 \
2001 -C cluster0.cpu2.RVBARADDR=0x04001000 \
2002 -C cluster0.cpu3.RVBARADDR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002003 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002004 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002005 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002006 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002007 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002008
2009Running the software on Juno
2010----------------------------
2011
Dan Handley610e7e12018-03-01 18:44:00 +00002012This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002013
2014To execute the software stack on Juno, the version of the Juno board recovery
2015image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2016earlier version installed or are unsure which version is installed, please
2017re-install the recovery image by following the
2018`Instructions for using Linaro's deliverables on Juno`_.
2019
Dan Handley610e7e12018-03-01 18:44:00 +00002020Preparing TF-A images
2021~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002022
Dan Handley610e7e12018-03-01 18:44:00 +00002023After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2024``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002025
2026Other Juno software information
2027~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2028
Dan Handley610e7e12018-03-01 18:44:00 +00002029Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002030software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002031get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002032configure it.
2033
2034Testing SYSTEM SUSPEND on Juno
2035~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2036
2037The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2038to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2039on Juno, at the linux shell prompt, issue the following command:
2040
2041::
2042
2043 echo +10 > /sys/class/rtc/rtc0/wakealarm
2044 echo -n mem > /sys/power/state
2045
2046The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2047wakeup interrupt from RTC.
2048
2049--------------
2050
Dan Handley610e7e12018-03-01 18:44:00 +00002051*Copyright (c) 2013-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002052
David Cunadob2de0992017-06-29 12:01:33 +01002053.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002054.. _Linaro Release: `Linaro Release Notes`_
David Cunado82509be2017-12-19 16:33:25 +00002055.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes
2056.. _Linaro Release 17.10: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes#1710
2057.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/linaro-software-deliverables
2058.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002059.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002060.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Joel Huttonfe027712018-03-19 11:59:57 +00002061.. _Linux master tree: <https://github.com/torvalds/linux/tree/master/>
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002062.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002063.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002064.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002065.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002066.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002067.. _Firmware Update: firmware-update.rst
2068.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002069.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2070.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002071.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002072.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002073.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002074.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf