blob: 894313a7fe48482465064a53c271fd01dfe44b4b [file] [log] [blame]
Paul Beesleyfc9ee362019-03-07 15:47:15 +00001User Guide
2==========
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4.. contents::
5
Dan Handley610e7e12018-03-01 18:44:00 +00006This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01007tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +00008Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01009possible to use other software components, configurations and platforms but that
10is outside the scope of this document.
11
12This document assumes that the reader has previous experience running a fully
13bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010014filesystems provided by `Linaro`_. Further information may be found in the
15`Linaro instructions`_. It also assumes that the user understands the role of
16the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010017
18- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
19- Normal world bootloader (e.g. UEFI or U-Boot)
20- Device tree
21- Linux kernel image
22- Root filesystem
23
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010024This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010025the different command line options available to launch the model.
26
27This document should be used in conjunction with the `Firmware Design`_.
28
29Host machine requirements
30-------------------------
31
32The minimum recommended machine specification for building the software and
33running the FVP models is a dual-core processor running at 2GHz with 12GB of
34RAM. For best performance, use a machine with a quad-core processor running at
352.6GHz with 16GB of RAM.
36
Joel Huttonfe027712018-03-19 11:59:57 +000037The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010038building the software were installed from that distribution unless otherwise
39specified.
40
41The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010042Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010043
44Tools
45-----
46
Dan Handley610e7e12018-03-01 18:44:00 +000047Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010048
49::
50
Sathees Balya2d0aeb02018-07-10 14:46:51 +010051 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
David Cunado05845bf2017-12-19 16:33:25 +000053TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010054
Louis Mayencourt545a9ed2019-03-08 15:35:40 +000055Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
56you would like to use the latest features available, download GCC 8.2-2019.01
57compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
58documents which version of the compiler to use for a given Linaro Release. Also,
59these `Linaro instructions`_ provide further guidance and a script, which can be
60used to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010061
Roberto Vargas0489bc02018-04-16 15:43:26 +010062Optionally, TF-A can be built using clang version 4.0 or newer or Arm
63Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
65In addition, the following optional packages and tools may be needed:
66
Sathees Balya017a67e2018-08-17 10:22:01 +010067- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
68 Tree (FDT) source files (``.dts`` files) provided with this software. The
69 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010070
Dan Handley610e7e12018-03-01 18:44:00 +000071- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010072
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010073- To create and modify the diagram files included in the documentation, `Dia`_.
74 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010075 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076
Dan Handley610e7e12018-03-01 18:44:00 +000077Getting the TF-A source code
78----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010079
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000080Clone the repository from the Gerrit server. The project details may be found
81on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
82commit-msg hook`" clone method, which will setup the git commit hook that
83automatically generates and inserts appropriate `Change-Id:` lines in your
84commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010085
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000086Checking source code style
87~~~~~~~~~~~~~~~~~~~~~~~~~~
88
89Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
90source, for submission to the project, the source must be in compliance with
91this style guide.
92
93Additional, project-specific guidelines are defined in the `Trusted Firmware-A
94Coding Guidelines`_ document.
95
96To assist with coding style compliance, the project Makefile contains two
97targets which both utilise the `checkpatch.pl` script that ships with the Linux
98source tree. The project also defines certain *checkpatch* options in the
99``.checkpatch.conf`` file in the top-level directory.
100
101**Note:** Checkpatch errors will gate upstream merging of pull requests.
102Checkpatch warnings will not gate merging but should be reviewed and fixed if
103possible.
104
105To check the entire source tree, you must first download copies of
106``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
107in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
108environment variable to point to ``checkpatch.pl`` (with the other 2 files in
109the same directory) and build the `checkcodebase` target:
110
111::
112
113 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
114
115To just check the style on the files that differ between your local branch and
116the remote master, use:
117
118::
119
120 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
121
122If you wish to check your patch against something other than the remote master,
123set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
124is set to ``origin/master``.
125
Dan Handley610e7e12018-03-01 18:44:00 +0000126Building TF-A
127-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100128
Dan Handley610e7e12018-03-01 18:44:00 +0000129- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
130 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
132 For AArch64:
133
134 ::
135
136 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
137
138 For AArch32:
139
140 ::
141
142 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
143
Roberto Vargas07b1e242018-04-23 08:38:12 +0100144 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
145 ``CC`` needs to point to the clang or armclang binary, which will
146 also select the clang or armclang assembler. Be aware that the
147 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000148 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100149 known to work with TF-A.
150
151 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100152
Dan Handley610e7e12018-03-01 18:44:00 +0000153 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100154 to ``CC`` matches the string 'armclang'.
155
Dan Handley610e7e12018-03-01 18:44:00 +0000156 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100157
158 ::
159
160 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
161 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
162
163 Clang will be selected when the base name of the path assigned to ``CC``
164 contains the string 'clang'. This is to allow both clang and clang-X.Y
165 to work.
166
167 For AArch64 using clang:
168
169 ::
170
171 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
172 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
173
Dan Handley610e7e12018-03-01 18:44:00 +0000174- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100175
176 For AArch64:
177
178 ::
179
180 make PLAT=<platform> all
181
182 For AArch32:
183
184 ::
185
186 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
187
188 Notes:
189
190 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
191 `Summary of build options`_ for more information on available build
192 options.
193
194 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
195
196 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100197 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000198 provided by TF-A to demonstrate how PSCI Library can be integrated with
199 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
200 include other runtime services, for example Trusted OS services. A guide
201 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
202 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100203
204 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
205 image, is not compiled in by default. Refer to the
206 `Building the Test Secure Payload`_ section below.
207
208 - By default this produces a release version of the build. To produce a
209 debug version instead, refer to the "Debugging options" section below.
210
211 - The build process creates products in a ``build`` directory tree, building
212 the objects and binaries for each boot loader stage in separate
213 sub-directories. The following boot loader binary files are created
214 from the corresponding ELF files:
215
216 - ``build/<platform>/<build-type>/bl1.bin``
217 - ``build/<platform>/<build-type>/bl2.bin``
218 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
219 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
220
221 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
222 is either ``debug`` or ``release``. The actual number of images might differ
223 depending on the platform.
224
225- Build products for a specific build variant can be removed using:
226
227 ::
228
229 make DEBUG=<D> PLAT=<platform> clean
230
231 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
232
233 The build tree can be removed completely using:
234
235 ::
236
237 make realclean
238
239Summary of build options
240~~~~~~~~~~~~~~~~~~~~~~~~
241
Dan Handley610e7e12018-03-01 18:44:00 +0000242The TF-A build system supports the following build options. Unless mentioned
243otherwise, these options are expected to be specified at the build command
244line and are not to be modified in any component makefiles. Note that the
245build system doesn't track dependency for build options. Therefore, if any of
246the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100247performed.
248
249Common build options
250^^^^^^^^^^^^^^^^^^^^
251
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100252- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
253 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
254 code having a smaller resulting size.
255
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100256- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
257 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
258 directory containing the SP source, relative to the ``bl32/``; the directory
259 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
260
Dan Handley610e7e12018-03-01 18:44:00 +0000261- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
262 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
263 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
266 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
267 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
268 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100269
Dan Handley610e7e12018-03-01 18:44:00 +0000270- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
271 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
272 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100274- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000275 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
276 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
278- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000279 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100280
John Tsichritzisee10e792018-06-06 09:38:10 +0100281- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000282 BL2 at EL3 execution level.
283
John Tsichritzisee10e792018-06-06 09:38:10 +0100284- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000285 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
286 the RW sections in RAM, while leaving the RO sections in place. This option
287 enable this use-case. For now, this option is only supported when BL2_AT_EL3
288 is set to '1'.
289
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100290- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000291 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
292 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100293
294- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
295 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
296 this file name will be used to save the key.
297
298- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000299 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
300 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100301
John Tsichritzisee10e792018-06-06 09:38:10 +0100302- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100303 Trusted OS Extra1 image for the ``fip`` target.
304
John Tsichritzisee10e792018-06-06 09:38:10 +0100305- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100306 Trusted OS Extra2 image for the ``fip`` target.
307
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100308- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
309 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
310 this file name will be used to save the key.
311
312- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000313 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100314
315- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
316 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
317 this file name will be used to save the key.
318
319- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
320 compilation of each build. It must be set to a C string (including quotes
321 where applicable). Defaults to a string that contains the time and date of
322 the compilation.
323
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100324- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000325 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100326
327- ``CFLAGS``: Extra user options appended on the compiler's command line in
328 addition to the options set by the build system.
329
330- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
331 release several CPUs out of reset. It can take either 0 (several CPUs may be
332 brought up) or 1 (only one CPU will ever be brought up during cold reset).
333 Default is 0. If the platform always brings up a single CPU, there is no
334 need to distinguish between primary and secondary CPUs and the boot path can
335 be optimised. The ``plat_is_my_cpu_primary()`` and
336 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
337 to be implemented in this case.
338
339- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
340 register state when an unexpected exception occurs during execution of
341 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
342 this is only enabled for a debug build of the firmware.
343
344- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
345 certificate generation tool to create new keys in case no valid keys are
346 present or specified. Allowed options are '0' or '1'. Default is '1'.
347
348- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
349 the AArch32 system registers to be included when saving and restoring the
350 CPU context. The option must be set to 0 for AArch64-only platforms (that
351 is on hardware that does not implement AArch32, or at least not at EL1 and
352 higher ELs). Default value is 1.
353
354- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
355 registers to be included when saving and restoring the CPU context. Default
356 is 0.
357
John Tsichritzis827b3d12019-05-07 14:13:07 +0100358- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, allows
359 Pointer Authentication for **Secure world**. This will cause the
360 Armv8.3-PAuth registers to be included when saving and restoring the CPU
361 context as part of a world switch. Default value is 0. Pointer Authentication
362 is an experimental feature.
363
364 Note that, if the CPU supports it, Pointer Authentication is allowed for
365 Non-secure world irrespectively of the value of this flag. "Allowed" means
366 that accesses to PAuth-related registers or execution of PAuth-related
367 instructions will not be trapped to EL3. As such, usage or not of PAuth in
368 Non-secure world images, depends on those images themselves.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000369
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100370- ``DEBUG``: Chooses between a debug and release build. It can take either 0
371 (release) or 1 (debug) as values. 0 is the default.
372
Christoph Müllner4f088e42019-04-24 09:45:30 +0200373- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
374 of the binary image. If set to 1, then only the ELF image is built.
375 0 is the default.
376
John Tsichritzisee10e792018-06-06 09:38:10 +0100377- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
378 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100379 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
380 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100381
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100382- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
383 the normal boot flow. It must specify the entry point address of the EL3
384 payload. Please refer to the "Booting an EL3 payload" section for more
385 details.
386
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100387- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100388 This is an optional architectural feature available on v8.4 onwards. Some
389 v8.2 implementations also implement an AMU and this option can be used to
390 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100391
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100392- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
393 are compiled out. For debug builds, this option defaults to 1, and calls to
394 ``assert()`` are left in place. For release builds, this option defaults to 0
395 and calls to ``assert()`` function are compiled out. This option can be set
396 independently of ``DEBUG``. It can also be used to hide any auxiliary code
397 that is only required for the assertion and does not fit in the assertion
398 itself.
399
Douglas Raillard77414632018-08-21 12:54:45 +0100400- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
401 dumps or not. It is supported in both AArch64 and AArch32. However, in
402 AArch32 the format of the frame records are not defined in the AAPCS and they
403 are defined by the implementation. This implementation of backtrace only
404 supports the format used by GCC when T32 interworking is disabled. For this
405 reason enabling this option in AArch32 will force the compiler to only
406 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000407 builds, but this behaviour can be overridden in each platform's Makefile or
408 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100409
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100410- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
411 feature. MPAM is an optional Armv8.4 extension that enables various memory
412 system components and resources to define partitions; software running at
413 various ELs can assign themselves to desired partition to control their
414 performance aspects.
415
416 When this option is set to ``1``, EL3 allows lower ELs to access their own
417 MPAM registers without trapping into EL3. This option doesn't make use of
418 partitioning in EL3, however. Platform initialisation code should configure
419 and use partitions in EL3 as required. This option defaults to ``0``.
420
John Tsichritzis827b3d12019-05-07 14:13:07 +0100421- ``ENABLE_PAUTH``: Boolean option to enable Armv8.3 Pointer Authentication
422 for **TF-A BL images themselves**. If enabled, the compiler must support the
423 ``-msign-return-address`` option. This flag defaults to 0. Pointer
424 Authentication is an experimental feature.
425
426 If this flag is enabled, ``CTX_INCLUDE_PAUTH_REGS`` must also be enabled.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000427
Soby Mathew078f1a42018-08-28 11:13:55 +0100428- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
429 support within generic code in TF-A. This option is currently only supported
430 in BL31. Default is 0.
431
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100432- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
433 Measurement Framework(PMF). Default is 0.
434
435- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
436 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
437 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
438 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
439 software.
440
441- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000442 instrumentation which injects timestamp collection points into TF-A to
443 allow runtime performance to be measured. Currently, only PSCI is
444 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
445 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100446
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100447- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100448 extensions. This is an optional architectural feature for AArch64.
449 The default is 1 but is automatically disabled when the target architecture
450 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100451
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200452- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
453 Refer to the `Secure Partition Manager Design guide`_ for more details about
454 this feature. Default is 0.
455
David Cunadoce88eee2017-10-20 11:30:57 +0100456- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
457 (SVE) for the Non-secure world only. SVE is an optional architectural feature
458 for AArch64. Note that when SVE is enabled for the Non-secure world, access
459 to SIMD and floating-point functionality from the Secure world is disabled.
460 This is to avoid corruption of the Non-secure world data in the Z-registers
461 which are aliased by the SIMD and FP registers. The build option is not
462 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
463 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
464 1. The default is 1 but is automatically disabled when the target
465 architecture is AArch32.
466
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100467- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000468 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
469 default value is set to "none". "strong" is the recommended stack protection
470 level if this feature is desired. "none" disables the stack protection. For
471 all values other than "none", the ``plat_get_stack_protector_canary()``
472 platform hook needs to be implemented. The value is passed as the last
473 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100474
475- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
476 deprecated platform APIs, helper functions or drivers within Trusted
477 Firmware as error. It can take the value 1 (flag the use of deprecated
478 APIs as error) or 0. The default is 0.
479
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100480- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
481 targeted at EL3. When set ``0`` (default), no exceptions are expected or
482 handled at EL3, and a panic will result. This is supported only for AArch64
483 builds.
484
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000485- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000486 injection from lower ELs, and this build option enables lower ELs to use
487 Error Records accessed via System Registers to inject faults. This is
488 applicable only to AArch64 builds.
489
490 This feature is intended for testing purposes only, and is advisable to keep
491 disabled for production images.
492
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100493- ``FIP_NAME``: This is an optional build option which specifies the FIP
494 filename for the ``fip`` target. Default is ``fip.bin``.
495
496- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
497 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
498
499- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
500 tool to create certificates as per the Chain of Trust described in
501 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100502 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100503
504 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
505 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
506 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100507 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100508
509 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
510 images will not include support for Trusted Board Boot. The FIP will still
511 include the corresponding certificates. This FIP can be used to verify the
512 Chain of Trust on the host machine through other mechanisms.
513
514 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100515 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100516 will not include the corresponding certificates, causing a boot failure.
517
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100518- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
519 inherent support for specific EL3 type interrupts. Setting this build option
520 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
521 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
522 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
523 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
524 the Secure Payload interrupts needs to be synchronously handed over to Secure
525 EL1 for handling. The default value of this option is ``0``, which means the
526 Group 0 interrupts are assumed to be handled by Secure EL1.
527
528 .. __: `platform-interrupt-controller-API.rst`
529 .. __: `interrupt-framework-design.rst`
530
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700531- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
532 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
533 ``0`` (default), these exceptions will be trapped in the current exception
534 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100535
Dan Handley610e7e12018-03-01 18:44:00 +0000536- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100537 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000538 However, newer systems exist where CPUs' entry to and exit from coherency
539 is managed in hardware. Such systems require software to only initiate these
540 operations, and the rest is managed in hardware, minimizing active software
541 management. In such systems, this boolean option enables TF-A to carry out
542 build and run-time optimizations during boot and power management operations.
543 This option defaults to 0 and if it is enabled, then it implies
544 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
545
546 If this flag is disabled while the platform which TF-A is compiled for
547 includes cores that manage coherency in hardware, then a compilation error is
548 generated. This is based on the fact that a system cannot have, at the same
549 time, cores that manage coherency in hardware and cores that don't. In other
550 words, a platform cannot have, at the same time, cores that require
551 ``HW_ASSISTED_COHERENCY=1`` and cores that require
552 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100553
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100554 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
555 translation library (xlat tables v2) must be used; version 1 of translation
556 library is not supported.
557
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100558- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
559 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
560 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
561 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
562 images.
563
Soby Mathew13b16052017-08-31 11:49:32 +0100564- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
565 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000566 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
567 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
568 compliant and is retained only for compatibility. The default value of this
569 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100570
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800571- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000572 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800573 The default value of this flag is ``sha256``.
574
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100575- ``LDFLAGS``: Extra user options appended to the linkers' command line in
576 addition to the one set by the build system.
577
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100578- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
579 output compiled into the build. This should be one of the following:
580
581 ::
582
583 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100584 10 (LOG_LEVEL_ERROR)
585 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100586 30 (LOG_LEVEL_WARNING)
587 40 (LOG_LEVEL_INFO)
588 50 (LOG_LEVEL_VERBOSE)
589
John Tsichritzis35006c42018-10-05 12:02:29 +0100590 All log output up to and including the selected log level is compiled into
591 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100592
593- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
594 specifies the file that contains the Non-Trusted World private key in PEM
595 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
596
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100597- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100598 optional. It is only needed if the platform makefile specifies that it
599 is required in order to build the ``fwu_fip`` target.
600
601- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
602 contents upon world switch. It can take either 0 (don't save and restore) or
603 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
604 wants the timer registers to be saved and restored.
605
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100606- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800607 for the BL image. It can be either 0 (include) or 1 (remove). The default
608 value is 0.
609
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100610- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
611 the underlying hardware is not a full PL011 UART but a minimally compliant
612 generic UART, which is a subset of the PL011. The driver will not access
613 any register that is not part of the SBSA generic UART specification.
614 Default value is 0 (a full PL011 compliant UART is present).
615
Dan Handley610e7e12018-03-01 18:44:00 +0000616- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
617 must be subdirectory of any depth under ``plat/``, and must contain a
618 platform makefile named ``platform.mk``. For example, to build TF-A for the
619 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100620
621- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
622 instead of the normal boot flow. When defined, it must specify the entry
623 point address for the preloaded BL33 image. This option is incompatible with
624 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
625 over ``PRELOADED_BL33_BASE``.
626
627- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
628 vector address can be programmed or is fixed on the platform. It can take
629 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
630 programmable reset address, it is expected that a CPU will start executing
631 code directly at the right address, both on a cold and warm reset. In this
632 case, there is no need to identify the entrypoint on boot and the boot path
633 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
634 does not need to be implemented in this case.
635
636- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000637 possible for the PSCI power-state parameter: original and extended State-ID
638 formats. This flag if set to 1, configures the generic PSCI layer to use the
639 extended format. The default value of this flag is 0, which means by default
640 the original power-state format is used by the PSCI implementation. This flag
641 should be specified by the platform makefile and it governs the return value
642 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
643 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
644 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100645
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100646- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
647 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
648 or later CPUs.
649
650 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
651 set to ``1``.
652
653 This option is disabled by default.
654
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100655- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
656 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
657 entrypoint) or 1 (CPU reset to BL31 entrypoint).
658 The default value is 0.
659
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100660- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
661 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000662 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100663 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100664
665- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
666 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
667 file name will be used to save the key.
668
669- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
670 certificate generation tool to save the keys used to establish the Chain of
671 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
672
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100673- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
674 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100675 target.
676
677- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100678 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100679 this file name will be used to save the key.
680
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100681- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100682 optional. It is only needed if the platform makefile specifies that it
683 is required in order to build the ``fwu_fip`` target.
684
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100685- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
686 Delegated Exception Interface to BL31 image. This defaults to ``0``.
687
688 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
689 set to ``1``.
690
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100691- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
692 isolated on separate memory pages. This is a trade-off between security and
693 memory usage. See "Isolating code and read-only data on separate memory
694 pages" section in `Firmware Design`_. This flag is disabled by default and
695 affects all BL images.
696
Dan Handley610e7e12018-03-01 18:44:00 +0000697- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
698 This build option is only valid if ``ARCH=aarch64``. The value should be
699 the path to the directory containing the SPD source, relative to
700 ``services/spd/``; the directory is expected to contain a makefile called
701 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100702
703- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
704 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
705 execution in BL1 just before handing over to BL31. At this point, all
706 firmware images have been loaded in memory, and the MMU and caches are
707 turned off. Refer to the "Debugging options" section for more details.
708
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100709- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200710 secure interrupts (caught through the FIQ line). Platforms can enable
711 this directive if they need to handle such interruption. When enabled,
712 the FIQ are handled in monitor mode and non secure world is not allowed
713 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
714 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
715
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100716- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
717 Boot feature. When set to '1', BL1 and BL2 images include support to load
718 and verify the certificates and images in a FIP, and BL1 includes support
719 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100720 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100721 ``GENERATE_COT`` option.
722
723 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
724 already exist in disk, they will be overwritten without further notice.
725
726- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
727 specifies the file that contains the Trusted World private key in PEM
728 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
729
730- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
731 synchronous, (see "Initializing a BL32 Image" section in
732 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
733 synchronous method) or 1 (BL32 is initialized using asynchronous method).
734 Default is 0.
735
736- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
737 routing model which routes non-secure interrupts asynchronously from TSP
738 to EL3 causing immediate preemption of TSP. The EL3 is responsible
739 for saving and restoring the TSP context in this routing model. The
740 default routing model (when the value is 0) is to route non-secure
741 interrupts to TSP allowing it to save its context and hand over
742 synchronously to EL3 via an SMC.
743
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000744 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
745 must also be set to ``1``.
746
Varun Wadekar4d034c52019-01-11 14:47:48 -0800747- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
748 linker. When the ``LINKER`` build variable points to the armlink linker,
749 this flag is enabled automatically. To enable support for armlink, platforms
750 will have to provide a scatter file for the BL image. Currently, Tegra
751 platforms use the armlink support to compile BL3-1 images.
752
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100753- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
754 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000755 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100756 (Coherent memory region is included) or 0 (Coherent memory region is
757 excluded). Default is 1.
758
John Tsichritzis2e42b622019-03-19 12:12:55 +0000759- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
760 This feature creates a library of functions to be placed in ROM and thus
761 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
762 is 0.
763
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100764- ``V``: Verbose build. If assigned anything other than 0, the build commands
765 are printed. Default is 0.
766
Dan Handley610e7e12018-03-01 18:44:00 +0000767- ``VERSION_STRING``: String used in the log output for each TF-A image.
768 Defaults to a string formed by concatenating the version number, build type
769 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100770
771- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
772 the CPU after warm boot. This is applicable for platforms which do not
773 require interconnect programming to enable cache coherency (eg: single
774 cluster platforms). If this option is enabled, then warm boot path
775 enables D-caches immediately after enabling MMU. This option defaults to 0.
776
Dan Handley610e7e12018-03-01 18:44:00 +0000777Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100778^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
779
780- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
781 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
782 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
783 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
784 flag.
785
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100786- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
787 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
788 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
789 match the frame used by the Non-Secure image (normally the Linux kernel).
790 Default is true (access to the frame is allowed).
791
792- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000793 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100794 an error is encountered during the boot process (for example, when an image
795 could not be loaded or authenticated). The watchdog is enabled in the early
796 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
797 Trusted Watchdog may be disabled at build time for testing or development
798 purposes.
799
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100800- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
801 have specific values at boot. This boolean option allows the Trusted Firmware
802 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000803 values before jumping to BL33. This option defaults to 0 (disabled). For
804 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
805 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
806 to the location of a device tree blob (DTB) already loaded in memory. The
807 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
808 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100809
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100810- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
811 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
812 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
813 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
814 this flag is 0. Note that this option is not used on FVP platforms.
815
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100816- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
817 for the construction of composite state-ID in the power-state parameter.
818 The existing PSCI clients currently do not support this encoding of
819 State-ID yet. Hence this flag is used to configure whether to use the
820 recommended State-ID encoding or not. The default value of this flag is 0,
821 in which case the platform is configured to expect NULL in the State-ID
822 field of power-state parameter.
823
824- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
825 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000826 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100827 must be specified using the ``ROT_KEY`` option when building the Trusted
828 Firmware. This private key will be used by the certificate generation tool
829 to sign the BL2 and Trusted Key certificates. Available options for
830 ``ARM_ROTPK_LOCATION`` are:
831
832 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
833 registers. The private key corresponding to this ROTPK hash is not
834 currently available.
835 - ``devel_rsa`` : return a development public key hash embedded in the BL1
836 and BL2 binaries. This hash has been obtained from the RSA public key
837 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
838 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
839 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800840 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
841 and BL2 binaries. This hash has been obtained from the ECDSA public key
842 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
843 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
844 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100845
846- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
847
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800848 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100849 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100850 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
851 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100852
Dan Handley610e7e12018-03-01 18:44:00 +0000853- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
854 of the translation tables library instead of version 2. It is set to 0 by
855 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100856
Dan Handley610e7e12018-03-01 18:44:00 +0000857- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
858 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
859 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100860 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
861
Dan Handley610e7e12018-03-01 18:44:00 +0000862For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100863map is explained in the `Firmware Design`_.
864
Dan Handley610e7e12018-03-01 18:44:00 +0000865Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100866^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
867
868- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
869 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
870 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000871 TF-A no longer supports earlier SCP versions. If this option is set to 1
872 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100873
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100874- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
875 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100876 during boot. Default is 1.
877
Soby Mathew1ced6b82017-06-12 12:37:10 +0100878- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
879 instead of SCPI/BOM driver for communicating with the SCP during power
880 management operations and for SCP RAM Firmware transfer. If this option
881 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100882
Dan Handley610e7e12018-03-01 18:44:00 +0000883Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100884^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
885
886- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000887 build the topology tree within TF-A. By default TF-A is configured for dual
888 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100889
890- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
891 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
892 explained in the options below:
893
894 - ``FVP_CCI`` : The CCI driver is selected. This is the default
895 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
896 - ``FVP_CCN`` : The CCN driver is selected. This is the default
897 if ``FVP_CLUSTER_COUNT`` > 2.
898
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000899- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
900 a single cluster. This option defaults to 4.
901
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000902- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
903 in the system. This option defaults to 1. Note that the build option
904 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
905
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100906- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
907
908 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
909 - ``FVP_GICV2`` : The GICv2 only driver is selected
910 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100911
912- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
913 for functions that wait for an arbitrary time length (udelay and mdelay).
914 The default value is 0.
915
Soby Mathewb1bf0442018-02-16 14:52:52 +0000916- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
917 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
918 details on HW_CONFIG. By default, this is initialized to a sensible DTS
919 file in ``fdts/`` folder depending on other build options. But some cases,
920 like shifted affinity format for MPIDR, cannot be detected at build time
921 and this option is needed to specify the appropriate DTS file.
922
923- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
924 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
925 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
926 HW_CONFIG blob instead of the DTS file. This option is useful to override
927 the default HW_CONFIG selected by the build system.
928
Summer Qin13b95c22018-03-02 15:51:14 +0800929ARM JUNO platform specific build options
930^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
931
932- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
933 Media Protection (TZ-MP1). Default value of this flag is 0.
934
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100935Debugging options
936~~~~~~~~~~~~~~~~~
937
938To compile a debug version and make the build more verbose use
939
940::
941
942 make PLAT=<platform> DEBUG=1 V=1 all
943
944AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
945example DS-5) might not support this and may need an older version of DWARF
946symbols to be emitted by GCC. This can be achieved by using the
947``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
948version to 2 is recommended for DS-5 versions older than 5.16.
949
950When debugging logic problems it might also be useful to disable all compiler
951optimizations by using ``-O0``.
952
953NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000954might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100955platforms** section in the `Firmware Design`_).
956
957Extra debug options can be passed to the build system by setting ``CFLAGS`` or
958``LDFLAGS``:
959
960.. code:: makefile
961
962 CFLAGS='-O0 -gdwarf-2' \
963 make PLAT=<platform> DEBUG=1 V=1 all
964
965Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
966ignored as the linker is called directly.
967
968It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000969post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
970``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100971section. In this case, the developer may take control of the target using a
972debugger when indicated by the console output. When using DS-5, the following
973commands can be used:
974
975::
976
977 # Stop target execution
978 interrupt
979
980 #
981 # Prepare your debugging environment, e.g. set breakpoints
982 #
983
984 # Jump over the debug loop
985 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
986
987 # Resume execution
988 continue
989
990Building the Test Secure Payload
991~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
992
993The TSP is coupled with a companion runtime service in the BL31 firmware,
994called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
995must be recompiled as well. For more information on SPs and SPDs, see the
996`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
997
Dan Handley610e7e12018-03-01 18:44:00 +0000998First clean the TF-A build directory to get rid of any previous BL31 binary.
999Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001000
1001::
1002
1003 make PLAT=<platform> SPD=tspd all
1004
1005An additional boot loader binary file is created in the ``build`` directory:
1006
1007::
1008
1009 build/<platform>/<build-type>/bl32.bin
1010
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001011
1012Building and using the FIP tool
1013~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1014
Dan Handley610e7e12018-03-01 18:44:00 +00001015Firmware Image Package (FIP) is a packaging format used by TF-A to package
1016firmware images in a single binary. The number and type of images that should
1017be packed in a FIP is platform specific and may include TF-A images and other
1018firmware images required by the platform. For example, most platforms require
1019a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1020U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001021
Dan Handley610e7e12018-03-01 18:44:00 +00001022The TF-A build system provides the make target ``fip`` to create a FIP file
1023for the specified platform using the FIP creation tool included in the TF-A
1024project. Examples below show how to build a FIP file for FVP, packaging TF-A
1025and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001026
1027For AArch64:
1028
1029::
1030
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001031 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001032
1033For AArch32:
1034
1035::
1036
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001037 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001038
1039The resulting FIP may be found in:
1040
1041::
1042
1043 build/fvp/<build-type>/fip.bin
1044
1045For advanced operations on FIP files, it is also possible to independently build
1046the tool and create or modify FIPs using this tool. To do this, follow these
1047steps:
1048
1049It is recommended to remove old artifacts before building the tool:
1050
1051::
1052
1053 make -C tools/fiptool clean
1054
1055Build the tool:
1056
1057::
1058
1059 make [DEBUG=1] [V=1] fiptool
1060
1061The tool binary can be located in:
1062
1063::
1064
1065 ./tools/fiptool/fiptool
1066
Alexei Fedorov2831d582019-03-13 11:05:07 +00001067Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001068options.
1069
1070Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1071
1072::
1073
1074 ./tools/fiptool/fiptool create \
1075 --tb-fw build/<platform>/<build-type>/bl2.bin \
1076 --soc-fw build/<platform>/<build-type>/bl31.bin \
1077 fip.bin
1078
1079Example 2: view the contents of an existing Firmware package:
1080
1081::
1082
1083 ./tools/fiptool/fiptool info <path-to>/fip.bin
1084
1085Example 3: update the entries of an existing Firmware package:
1086
1087::
1088
1089 # Change the BL2 from Debug to Release version
1090 ./tools/fiptool/fiptool update \
1091 --tb-fw build/<platform>/release/bl2.bin \
1092 build/<platform>/debug/fip.bin
1093
1094Example 4: unpack all entries from an existing Firmware package:
1095
1096::
1097
1098 # Images will be unpacked to the working directory
1099 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1100
1101Example 5: remove an entry from an existing Firmware package:
1102
1103::
1104
1105 ./tools/fiptool/fiptool remove \
1106 --tb-fw build/<platform>/debug/fip.bin
1107
1108Note that if the destination FIP file exists, the create, update and
1109remove operations will automatically overwrite it.
1110
1111The unpack operation will fail if the images already exist at the
1112destination. In that case, use -f or --force to continue.
1113
1114More information about FIP can be found in the `Firmware Design`_ document.
1115
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001116Building FIP images with support for Trusted Board Boot
1117~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1118
1119Trusted Board Boot primarily consists of the following two features:
1120
1121- Image Authentication, described in `Trusted Board Boot`_, and
1122- Firmware Update, described in `Firmware Update`_
1123
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001124The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001125images with support for these features:
1126
1127#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1128 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001129 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001130 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001131 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001132 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001133
1134 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1135 source files the modules depend upon.
1136 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1137 options required to build the mbed TLS sources.
1138
1139 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001140 license. Using mbed TLS source code will affect the licensing of TF-A
1141 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001142
1143#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001144 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001145
1146 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1147 - ``TRUSTED_BOARD_BOOT=1``
1148 - ``GENERATE_COT=1``
1149
Dan Handley610e7e12018-03-01 18:44:00 +00001150 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001151 specified at build time. Two locations are currently supported (see
1152 ``ARM_ROTPK_LOCATION`` build option):
1153
1154 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1155 root-key storage registers present in the platform. On Juno, this
1156 registers are read-only. On FVP Base and Cortex models, the registers
1157 are read-only, but the value can be specified using the command line
1158 option ``bp.trusted_key_storage.public_key`` when launching the model.
1159 On both Juno and FVP models, the default value corresponds to an
1160 ECDSA-SECP256R1 public key hash, whose private part is not currently
1161 available.
1162
1163 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001164 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001165 found in ``plat/arm/board/common/rotpk``.
1166
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001167 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001168 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001169 found in ``plat/arm/board/common/rotpk``.
1170
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001171 Example of command line using RSA development keys:
1172
1173 ::
1174
1175 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1176 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1177 ARM_ROTPK_LOCATION=devel_rsa \
1178 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1179 BL33=<path-to>/<bl33_image> \
1180 all fip
1181
1182 The result of this build will be the bl1.bin and the fip.bin binaries. This
1183 FIP will include the certificates corresponding to the Chain of Trust
1184 described in the TBBR-client document. These certificates can also be found
1185 in the output build directory.
1186
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001187#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001188 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001189 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001190 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001191
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001192 - NS_BL2U. The AP non-secure Firmware Updater image.
1193 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001194
1195 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1196 targets using RSA development:
1197
1198 ::
1199
1200 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1201 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1202 ARM_ROTPK_LOCATION=devel_rsa \
1203 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1204 BL33=<path-to>/<bl33_image> \
1205 SCP_BL2=<path-to>/<scp_bl2_image> \
1206 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1207 NS_BL2U=<path-to>/<ns_bl2u_image> \
1208 all fip fwu_fip
1209
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001210 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001211 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1212 to the command line above.
1213
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001214 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1215 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001216
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001217 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1218 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001219 Chain of Trust described in the TBBR-client document. These certificates
1220 can also be found in the output build directory.
1221
1222Building the Certificate Generation Tool
1223~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1224
Dan Handley610e7e12018-03-01 18:44:00 +00001225The ``cert_create`` tool is built as part of the TF-A build process when the
1226``fip`` make target is specified and TBB is enabled (as described in the
1227previous section), but it can also be built separately with the following
1228command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001229
1230::
1231
1232 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1233
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001234For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001235'cert_create' tool can be built with the following command. Note that the target
1236platform must define its IDs within a ``platform_oid.h`` header file for the
1237build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001238
1239::
1240
Paul Beesley62761cd2019-04-11 13:35:26 +01001241 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001242
1243``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1244verbose. The following command should be used to obtain help about the tool:
1245
1246::
1247
1248 ./tools/cert_create/cert_create -h
1249
1250Building a FIP for Juno and FVP
1251-------------------------------
1252
1253This section provides Juno and FVP specific instructions to build Trusted
1254Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001255a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001256
David Cunadob2de0992017-06-29 12:01:33 +01001257Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1258onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001259
Joel Huttonfe027712018-03-19 11:59:57 +00001260Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001261different one. Mixing instructions for different platforms may result in
1262corrupted binaries.
1263
Joel Huttonfe027712018-03-19 11:59:57 +00001264Note: The uboot image downloaded by the Linaro workspace script does not always
1265match the uboot image packaged as BL33 in the corresponding fip file. It is
1266recommended to use the version that is packaged in the fip file using the
1267instructions below.
1268
Soby Mathewecd94ad2018-05-09 13:59:29 +01001269Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1270by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1271section for more info on selecting the right FDT to use.
1272
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001273#. Clean the working directory
1274
1275 ::
1276
1277 make realclean
1278
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001279#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001280
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001281 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001282 package included in the Linaro release:
1283
1284 ::
1285
1286 # Build the fiptool
1287 make [DEBUG=1] [V=1] fiptool
1288
1289 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001290 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001291
1292 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001293 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001294 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001295
Joel Huttonfe027712018-03-19 11:59:57 +00001296 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001297 exist in the current directory. If that is the case, either delete those
1298 files or use the ``--force`` option to overwrite.
1299
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001300 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1301 world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001302
Dan Handley610e7e12018-03-01 18:44:00 +00001303#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001304
1305 ::
1306
1307 # AArch64
1308 make PLAT=fvp BL33=nt-fw.bin all fip
1309
1310 # AArch32
1311 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1312
Dan Handley610e7e12018-03-01 18:44:00 +00001313#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001314
1315 For AArch64:
1316
1317 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1318 as a build parameter.
1319
1320 ::
1321
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001322 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001323
1324 For AArch32:
1325
1326 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1327 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1328 separately for AArch32.
1329
1330 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1331 to the AArch32 Linaro cross compiler.
1332
1333 ::
1334
1335 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1336
1337 - Build BL32 in AArch32.
1338
1339 ::
1340
1341 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1342 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1343
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001344 - Save ``bl32.bin`` to a temporary location and clean the build products.
1345
1346 ::
1347
1348 cp <path-to-build>/bl32.bin <path-to-temporary>
1349 make realclean
1350
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001351 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1352 must point to the AArch64 Linaro cross compiler.
1353
1354 ::
1355
1356 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1357
1358 - The following parameters should be used to build BL1 and BL2 in AArch64
1359 and point to the BL32 file.
1360
1361 ::
1362
Soby Mathew97b1bff2018-09-27 16:46:41 +01001363 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001364 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1365 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001366
1367The resulting BL1 and FIP images may be found in:
1368
1369::
1370
1371 # Juno
1372 ./build/juno/release/bl1.bin
1373 ./build/juno/release/fip.bin
1374
1375 # FVP
1376 ./build/fvp/release/bl1.bin
1377 ./build/fvp/release/fip.bin
1378
Roberto Vargas096f3a02017-10-17 10:19:00 +01001379
1380Booting Firmware Update images
1381-------------------------------------
1382
1383When Firmware Update (FWU) is enabled there are at least 2 new images
1384that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1385FWU FIP.
1386
1387Juno
1388~~~~
1389
1390The new images must be programmed in flash memory by adding
1391an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1392on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1393Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1394programming" for more information. User should ensure these do not
1395overlap with any other entries in the file.
1396
1397::
1398
1399 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1400 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1401 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1402 NOR10LOAD: 00000000 ;Image Load Address
1403 NOR10ENTRY: 00000000 ;Image Entry Point
1404
1405 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1406 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1407 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1408 NOR11LOAD: 00000000 ;Image Load Address
1409
1410The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1411In the same way, the address ns_bl2u_base_address is the value of
1412NS_BL2U_BASE - 0x8000000.
1413
1414FVP
1415~~~
1416
1417The additional fip images must be loaded with:
1418
1419::
1420
1421 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1422 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1423
1424The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1425In the same way, the address ns_bl2u_base_address is the value of
1426NS_BL2U_BASE.
1427
1428
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001429EL3 payloads alternative boot flow
1430----------------------------------
1431
1432On a pre-production system, the ability to execute arbitrary, bare-metal code at
1433the highest exception level is required. It allows full, direct access to the
1434hardware, for example to run silicon soak tests.
1435
1436Although it is possible to implement some baremetal secure firmware from
1437scratch, this is a complex task on some platforms, depending on the level of
1438configuration required to put the system in the expected state.
1439
1440Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001441``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1442boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1443other BL images and passing control to BL31. It reduces the complexity of
1444developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001445
1446- putting the system into a known architectural state;
1447- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001448- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001449
Dan Handley610e7e12018-03-01 18:44:00 +00001450When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001451TrustZone controller is simplified such that only region 0 is enabled and is
1452configured to permit secure access only. This gives full access to the whole
1453DRAM to the EL3 payload.
1454
1455The system is left in the same state as when entering BL31 in the default boot
1456flow. In particular:
1457
1458- Running in EL3;
1459- Current state is AArch64;
1460- Little-endian data access;
1461- All exceptions disabled;
1462- MMU disabled;
1463- Caches disabled.
1464
1465Booting an EL3 payload
1466~~~~~~~~~~~~~~~~~~~~~~
1467
1468The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001469not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001470
1471- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1472 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001473 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001474
1475- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1476 run-time.
1477
1478To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1479used. The infinite loop that it introduces in BL1 stops execution at the right
1480moment for a debugger to take control of the target and load the payload (for
1481example, over JTAG).
1482
1483It is expected that this loading method will work in most cases, as a debugger
1484connection is usually available in a pre-production system. The user is free to
1485use any other platform-specific mechanism to load the EL3 payload, though.
1486
1487Booting an EL3 payload on FVP
1488^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1489
1490The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1491the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1492is undefined on the FVP platform and the FVP platform code doesn't clear it.
1493Therefore, one must modify the way the model is normally invoked in order to
1494clear the mailbox at start-up.
1495
1496One way to do that is to create an 8-byte file containing all zero bytes using
1497the following command:
1498
1499::
1500
1501 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1502
1503and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1504using the following model parameters:
1505
1506::
1507
1508 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1509 --data=mailbox.dat@0x04000000 [Foundation FVP]
1510
1511To provide the model with the EL3 payload image, the following methods may be
1512used:
1513
1514#. If the EL3 payload is able to execute in place, it may be programmed into
1515 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1516 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1517 used for the FIP):
1518
1519 ::
1520
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001521 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001522
1523 On Foundation FVP, there is no flash loader component and the EL3 payload
1524 may be programmed anywhere in flash using method 3 below.
1525
1526#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1527 command may be used to load the EL3 payload ELF image over JTAG:
1528
1529 ::
1530
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001531 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001532
1533#. The EL3 payload may be pre-loaded in volatile memory using the following
1534 model parameters:
1535
1536 ::
1537
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001538 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1539 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001540
1541 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001542 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001543
1544Booting an EL3 payload on Juno
1545^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1546
1547If the EL3 payload is able to execute in place, it may be programmed in flash
1548memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1549on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1550Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1551programming" for more information.
1552
1553Alternatively, the same DS-5 command mentioned in the FVP section above can
1554be used to load the EL3 payload's ELF file over JTAG on Juno.
1555
1556Preloaded BL33 alternative boot flow
1557------------------------------------
1558
1559Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001560on TF-A to load it. This may simplify packaging of the normal world code and
1561improve performance in a development environment. When secure world cold boot
1562is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001563
1564For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001565used when compiling TF-A. For example, the following command will create a FIP
1566without a BL33 and prepare to jump to a BL33 image loaded at address
15670x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001568
1569::
1570
1571 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1572
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001573Boot of a preloaded kernel image on Base FVP
1574~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001575
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001576The following example uses a simplified boot flow by directly jumping from the
1577TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1578useful if both the kernel and the device tree blob (DTB) are already present in
1579memory (like in FVP).
1580
1581For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1582address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001583
1584::
1585
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001586 CROSS_COMPILE=aarch64-linux-gnu- \
1587 make PLAT=fvp DEBUG=1 \
1588 RESET_TO_BL31=1 \
1589 ARM_LINUX_KERNEL_AS_BL33=1 \
1590 PRELOADED_BL33_BASE=0x80080000 \
1591 ARM_PRELOADED_DTB_BASE=0x82000000 \
1592 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001593
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001594Now, it is needed to modify the DTB so that the kernel knows the address of the
1595ramdisk. The following script generates a patched DTB from the provided one,
1596assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1597script assumes that the user is using a ramdisk image prepared for U-Boot, like
1598the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1599offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001600
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001601.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001602
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001603 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001604
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001605 # Path to the input DTB
1606 KERNEL_DTB=<path-to>/<fdt>
1607 # Path to the output DTB
1608 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1609 # Base address of the ramdisk
1610 INITRD_BASE=0x84000000
1611 # Path to the ramdisk
1612 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001613
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001614 # Skip uboot header (64 bytes)
1615 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1616 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1617 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1618
1619 CHOSEN_NODE=$(echo \
1620 "/ { \
1621 chosen { \
1622 linux,initrd-start = <${INITRD_START}>; \
1623 linux,initrd-end = <${INITRD_END}>; \
1624 }; \
1625 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001626
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001627 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1628 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001629
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001630And the FVP binary can be run with the following command:
1631
1632::
1633
1634 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1635 -C pctl.startup=0.0.0.0 \
1636 -C bp.secure_memory=1 \
1637 -C cluster0.NUM_CORES=4 \
1638 -C cluster1.NUM_CORES=4 \
1639 -C cache_state_modelled=1 \
1640 -C cluster0.cpu0.RVBAR=0x04020000 \
1641 -C cluster0.cpu1.RVBAR=0x04020000 \
1642 -C cluster0.cpu2.RVBAR=0x04020000 \
1643 -C cluster0.cpu3.RVBAR=0x04020000 \
1644 -C cluster1.cpu0.RVBAR=0x04020000 \
1645 -C cluster1.cpu1.RVBAR=0x04020000 \
1646 -C cluster1.cpu2.RVBAR=0x04020000 \
1647 -C cluster1.cpu3.RVBAR=0x04020000 \
1648 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1649 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1650 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1651 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1652
1653Boot of a preloaded kernel image on Juno
1654~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001655
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001656The Trusted Firmware must be compiled in a similar way as for FVP explained
1657above. The process to load binaries to memory is the one explained in
1658`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001659
1660Running the software on FVP
1661---------------------------
1662
David Cunado7c032642018-03-12 18:47:05 +00001663The latest version of the AArch64 build of TF-A has been tested on the following
1664Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1665(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001666
John Tsichritzisd1894252019-05-20 13:09:34 +01001667The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001668
David Cunado05845bf2017-12-19 16:33:25 +00001669- ``FVP_Base_AEMv8A-AEMv8A``
1670- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001671- ``FVP_Base_RevC-2xAEMv8A``
1672- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001673- ``FVP_Base_Cortex-A35x4``
1674- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001675- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1676- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001677- ``FVP_Base_Cortex-A57x1-A53x1``
1678- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001679- ``FVP_Base_Cortex-A57x4-A53x4``
1680- ``FVP_Base_Cortex-A57x4``
1681- ``FVP_Base_Cortex-A72x4-A53x4``
1682- ``FVP_Base_Cortex-A72x4``
1683- ``FVP_Base_Cortex-A73x4-A53x4``
1684- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001685- ``FVP_Base_Cortex-A75x4``
1686- ``FVP_Base_Cortex-A76x4``
John Tsichritzisd1894252019-05-20 13:09:34 +01001687- ``FVP_Base_Cortex-A76AEx4``
1688- ``FVP_Base_Cortex-A76AEx8``
1689- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001690- ``FVP_Base_Deimos``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001691- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001692- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1693- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzisd1894252019-05-20 13:09:34 +01001694- ``FVP_RD_N1Edge``
David Cunado05845bf2017-12-19 16:33:25 +00001695- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001696
1697The latest version of the AArch32 build of TF-A has been tested on the following
1698Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1699(64-bit host machine only).
1700
1701- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001702- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001703
David Cunado7c032642018-03-12 18:47:05 +00001704NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1705is not compatible with legacy GIC configurations. Therefore this FVP does not
1706support these legacy GIC configurations.
1707
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001708NOTE: The build numbers quoted above are those reported by launching the FVP
1709with the ``--version`` parameter.
1710
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001711NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1712file systems that can be downloaded separately. To run an FVP with a virtio
1713file system image an additional FVP configuration option
1714``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1715used.
1716
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001717NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1718The commands below would report an ``unhandled argument`` error in this case.
1719
1720NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001721CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001722execution.
1723
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001724NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001725the internal synchronisation timings changed compared to older versions of the
1726models. The models can be launched with ``-Q 100`` option if they are required
1727to match the run time characteristics of the older versions.
1728
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001729The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001730downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001731
David Cunado124415e2017-06-27 17:31:12 +01001732The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001733`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001734
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001735Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001736parameter options. A brief description of the important ones that affect TF-A
1737and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001739Obtaining the Flattened Device Trees
1740~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1741
1742Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001743FDT files are required. FDT source files for the Foundation and Base FVPs can
1744be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1745a subset of the Base FVP components. For example, the Foundation FVP lacks
1746CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001747
1748Note: It is not recommended to use the FDTs built along the kernel because not
1749all FDTs are available from there.
1750
Soby Mathewecd94ad2018-05-09 13:59:29 +01001751The dynamic configuration capability is enabled in the firmware for FVPs.
1752This means that the firmware can authenticate and load the FDT if present in
1753FIP. A default FDT is packaged into FIP during the build based on
1754the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1755or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1756`Arm FVP platform specific build options`_ section for detail on the options).
1757
1758- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001759
David Cunado7c032642018-03-12 18:47:05 +00001760 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1761 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001762
Soby Mathewecd94ad2018-05-09 13:59:29 +01001763- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001764
David Cunado7c032642018-03-12 18:47:05 +00001765 For use with models such as the Cortex-A32 Base FVPs without shifted
1766 affinities and running Linux in AArch32 state with Base memory map
1767 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001768
Soby Mathewecd94ad2018-05-09 13:59:29 +01001769- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001770
David Cunado7c032642018-03-12 18:47:05 +00001771 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1772 affinities and with Base memory map configuration and Linux GICv3 support.
1773
Soby Mathewecd94ad2018-05-09 13:59:29 +01001774- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001775
1776 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1777 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1778
Soby Mathewecd94ad2018-05-09 13:59:29 +01001779- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001780
1781 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1782 single cluster, single threaded CPUs, Base memory map configuration and Linux
1783 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001784
Soby Mathewecd94ad2018-05-09 13:59:29 +01001785- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001786
David Cunado7c032642018-03-12 18:47:05 +00001787 For use with models such as the Cortex-A32 Base FVPs without shifted
1788 affinities and running Linux in AArch32 state with Base memory map
1789 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001790
Soby Mathewecd94ad2018-05-09 13:59:29 +01001791- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001792
1793 For use with Foundation FVP with Base memory map configuration.
1794
Soby Mathewecd94ad2018-05-09 13:59:29 +01001795- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001796
1797 (Default) For use with Foundation FVP with Base memory map configuration
1798 and Linux GICv3 support.
1799
1800Running on the Foundation FVP with reset to BL1 entrypoint
1801~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1802
1803The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018044 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001805
1806::
1807
1808 <path-to>/Foundation_Platform \
1809 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001810 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001811 --secure-memory \
1812 --visualization \
1813 --gicv3 \
1814 --data="<path-to>/<bl1-binary>"@0x0 \
1815 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001816 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001817 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001818
1819Notes:
1820
1821- BL1 is loaded at the start of the Trusted ROM.
1822- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001823- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1824 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001825- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1826 and enable the GICv3 device in the model. Note that without this option,
1827 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001828 is not supported by TF-A.
1829- In order for TF-A to run correctly on the Foundation FVP, the architecture
1830 versions must match. The Foundation FVP defaults to the highest v8.x
1831 version it supports but the default build for TF-A is for v8.0. To avoid
1832 issues either start the Foundation FVP to use v8.0 architecture using the
1833 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1834 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001835
1836Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1837~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1838
David Cunado7c032642018-03-12 18:47:05 +00001839The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001840with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001841
1842::
1843
David Cunado7c032642018-03-12 18:47:05 +00001844 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001845 -C pctl.startup=0.0.0.0 \
1846 -C bp.secure_memory=1 \
1847 -C bp.tzc_400.diagnostics=1 \
1848 -C cluster0.NUM_CORES=4 \
1849 -C cluster1.NUM_CORES=4 \
1850 -C cache_state_modelled=1 \
1851 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1852 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001853 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001854 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001855
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001856Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1857specific DTS for all the CPUs to be loaded.
1858
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001859Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1860~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1861
1862The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001863with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001864
1865::
1866
1867 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1868 -C pctl.startup=0.0.0.0 \
1869 -C bp.secure_memory=1 \
1870 -C bp.tzc_400.diagnostics=1 \
1871 -C cluster0.NUM_CORES=4 \
1872 -C cluster1.NUM_CORES=4 \
1873 -C cache_state_modelled=1 \
1874 -C cluster0.cpu0.CONFIG64=0 \
1875 -C cluster0.cpu1.CONFIG64=0 \
1876 -C cluster0.cpu2.CONFIG64=0 \
1877 -C cluster0.cpu3.CONFIG64=0 \
1878 -C cluster1.cpu0.CONFIG64=0 \
1879 -C cluster1.cpu1.CONFIG64=0 \
1880 -C cluster1.cpu2.CONFIG64=0 \
1881 -C cluster1.cpu3.CONFIG64=0 \
1882 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1883 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001884 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001885 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001886
1887Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1888~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1889
1890The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001891boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001892
1893::
1894
1895 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1896 -C pctl.startup=0.0.0.0 \
1897 -C bp.secure_memory=1 \
1898 -C bp.tzc_400.diagnostics=1 \
1899 -C cache_state_modelled=1 \
1900 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1901 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001902 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001903 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001904
1905Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1906~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1907
1908The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001909boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001910
1911::
1912
1913 <path-to>/FVP_Base_Cortex-A32x4 \
1914 -C pctl.startup=0.0.0.0 \
1915 -C bp.secure_memory=1 \
1916 -C bp.tzc_400.diagnostics=1 \
1917 -C cache_state_modelled=1 \
1918 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1919 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001920 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001921 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001922
1923Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1924~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1925
David Cunado7c032642018-03-12 18:47:05 +00001926The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001927with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001928
1929::
1930
David Cunado7c032642018-03-12 18:47:05 +00001931 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001932 -C pctl.startup=0.0.0.0 \
1933 -C bp.secure_memory=1 \
1934 -C bp.tzc_400.diagnostics=1 \
1935 -C cluster0.NUM_CORES=4 \
1936 -C cluster1.NUM_CORES=4 \
1937 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001938 -C cluster0.cpu0.RVBAR=0x04010000 \
1939 -C cluster0.cpu1.RVBAR=0x04010000 \
1940 -C cluster0.cpu2.RVBAR=0x04010000 \
1941 -C cluster0.cpu3.RVBAR=0x04010000 \
1942 -C cluster1.cpu0.RVBAR=0x04010000 \
1943 -C cluster1.cpu1.RVBAR=0x04010000 \
1944 -C cluster1.cpu2.RVBAR=0x04010000 \
1945 -C cluster1.cpu3.RVBAR=0x04010000 \
1946 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1947 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001948 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001949 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001950 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001951 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001952
1953Notes:
1954
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001955- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001956 in this config, it can be loaded at any valid address for execution.
1957
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001958- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1959 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1960 parameter is needed to load the individual bootloader images in memory.
1961 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001962 Payload. For the same reason, the FDT needs to be compiled from the DT source
1963 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1964 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001965
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001966- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1967 specific DTS for all the CPUs to be loaded.
1968
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001969- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1970 X and Y are the cluster and CPU numbers respectively, is used to set the
1971 reset vector for each core.
1972
1973- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1974 changing the value of
1975 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1976 ``BL32_BASE``.
1977
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001978Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1979~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001980
1981The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001982with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001983
1984::
1985
1986 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1987 -C pctl.startup=0.0.0.0 \
1988 -C bp.secure_memory=1 \
1989 -C bp.tzc_400.diagnostics=1 \
1990 -C cluster0.NUM_CORES=4 \
1991 -C cluster1.NUM_CORES=4 \
1992 -C cache_state_modelled=1 \
1993 -C cluster0.cpu0.CONFIG64=0 \
1994 -C cluster0.cpu1.CONFIG64=0 \
1995 -C cluster0.cpu2.CONFIG64=0 \
1996 -C cluster0.cpu3.CONFIG64=0 \
1997 -C cluster1.cpu0.CONFIG64=0 \
1998 -C cluster1.cpu1.CONFIG64=0 \
1999 -C cluster1.cpu2.CONFIG64=0 \
2000 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002001 -C cluster0.cpu0.RVBAR=0x04002000 \
2002 -C cluster0.cpu1.RVBAR=0x04002000 \
2003 -C cluster0.cpu2.RVBAR=0x04002000 \
2004 -C cluster0.cpu3.RVBAR=0x04002000 \
2005 -C cluster1.cpu0.RVBAR=0x04002000 \
2006 -C cluster1.cpu1.RVBAR=0x04002000 \
2007 -C cluster1.cpu2.RVBAR=0x04002000 \
2008 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002009 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002010 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002011 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002012 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002013 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002014
2015Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2016It should match the address programmed into the RVBAR register as well.
2017
2018Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2019~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2020
2021The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002022boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002023
2024::
2025
2026 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2027 -C pctl.startup=0.0.0.0 \
2028 -C bp.secure_memory=1 \
2029 -C bp.tzc_400.diagnostics=1 \
2030 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002031 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2032 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2033 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2034 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2035 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2036 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2037 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2038 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2039 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2040 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002041 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002042 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002043 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002044 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002045
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002046Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2047~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002048
2049The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002050boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002051
2052::
2053
2054 <path-to>/FVP_Base_Cortex-A32x4 \
2055 -C pctl.startup=0.0.0.0 \
2056 -C bp.secure_memory=1 \
2057 -C bp.tzc_400.diagnostics=1 \
2058 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002059 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2060 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2061 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2062 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002063 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002064 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002065 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002066 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002067 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002068
2069Running the software on Juno
2070----------------------------
2071
Dan Handley610e7e12018-03-01 18:44:00 +00002072This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002073
2074To execute the software stack on Juno, the version of the Juno board recovery
2075image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2076earlier version installed or are unsure which version is installed, please
2077re-install the recovery image by following the
2078`Instructions for using Linaro's deliverables on Juno`_.
2079
Dan Handley610e7e12018-03-01 18:44:00 +00002080Preparing TF-A images
2081~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002082
Dan Handley610e7e12018-03-01 18:44:00 +00002083After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2084``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002085
2086Other Juno software information
2087~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2088
Dan Handley610e7e12018-03-01 18:44:00 +00002089Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002090software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002091get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002092configure it.
2093
2094Testing SYSTEM SUSPEND on Juno
2095~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2096
2097The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2098to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2099on Juno, at the linux shell prompt, issue the following command:
2100
2101::
2102
2103 echo +10 > /sys/class/rtc/rtc0/wakealarm
2104 echo -n mem > /sys/power/state
2105
2106The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2107wakeup interrupt from RTC.
2108
2109--------------
2110
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002111*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002112
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002113.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002114.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002115.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002116.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2117.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002118.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002119.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002120.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002121.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002122.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002123.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002124.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002125.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002126.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002127.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002128.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002129.. _Firmware Update: firmware-update.rst
2130.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002131.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2132.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002133.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002134.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002135.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002136.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002137.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002138.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002139.. _`Library at ROM`: romlib-design.rst