blob: 70c1d5a91cc221ef1f18d46a5367af6a8b0e8a23 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
David Cunado05845bf2017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010058
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
Roberto Vargas0489bc02018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya017a67e2018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Dan Handley610e7e12018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010075
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010078 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010079
Dan Handley610e7e12018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010082
Dan Handley610e7e12018-03-01 18:44:00 +000083Download the TF-A source code from Github:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000089Checking source code style
90~~~~~~~~~~~~~~~~~~~~~~~~~~
91
92Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
93source, for submission to the project, the source must be in compliance with
94this style guide.
95
96Additional, project-specific guidelines are defined in the `Trusted Firmware-A
97Coding Guidelines`_ document.
98
99To assist with coding style compliance, the project Makefile contains two
100targets which both utilise the `checkpatch.pl` script that ships with the Linux
101source tree. The project also defines certain *checkpatch* options in the
102``.checkpatch.conf`` file in the top-level directory.
103
104**Note:** Checkpatch errors will gate upstream merging of pull requests.
105Checkpatch warnings will not gate merging but should be reviewed and fixed if
106possible.
107
108To check the entire source tree, you must first download copies of
109``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
110in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
111environment variable to point to ``checkpatch.pl`` (with the other 2 files in
112the same directory) and build the `checkcodebase` target:
113
114::
115
116 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
117
118To just check the style on the files that differ between your local branch and
119the remote master, use:
120
121::
122
123 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
124
125If you wish to check your patch against something other than the remote master,
126set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
127is set to ``origin/master``.
128
Dan Handley610e7e12018-03-01 18:44:00 +0000129Building TF-A
130-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
Dan Handley610e7e12018-03-01 18:44:00 +0000132- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
133 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100134
135 For AArch64:
136
137 ::
138
139 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
140
141 For AArch32:
142
143 ::
144
145 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
146
Roberto Vargas07b1e242018-04-23 08:38:12 +0100147 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
148 ``CC`` needs to point to the clang or armclang binary, which will
149 also select the clang or armclang assembler. Be aware that the
150 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000151 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100152 known to work with TF-A.
153
154 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100155
Dan Handley610e7e12018-03-01 18:44:00 +0000156 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100157 to ``CC`` matches the string 'armclang'.
158
Dan Handley610e7e12018-03-01 18:44:00 +0000159 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100160
161 ::
162
163 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
164 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
165
166 Clang will be selected when the base name of the path assigned to ``CC``
167 contains the string 'clang'. This is to allow both clang and clang-X.Y
168 to work.
169
170 For AArch64 using clang:
171
172 ::
173
174 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
175 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
176
Dan Handley610e7e12018-03-01 18:44:00 +0000177- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100178
179 For AArch64:
180
181 ::
182
183 make PLAT=<platform> all
184
185 For AArch32:
186
187 ::
188
189 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
190
191 Notes:
192
193 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
194 `Summary of build options`_ for more information on available build
195 options.
196
197 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
198
199 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100200 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000201 provided by TF-A to demonstrate how PSCI Library can be integrated with
202 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
203 include other runtime services, for example Trusted OS services. A guide
204 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
205 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100206
207 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
208 image, is not compiled in by default. Refer to the
209 `Building the Test Secure Payload`_ section below.
210
211 - By default this produces a release version of the build. To produce a
212 debug version instead, refer to the "Debugging options" section below.
213
214 - The build process creates products in a ``build`` directory tree, building
215 the objects and binaries for each boot loader stage in separate
216 sub-directories. The following boot loader binary files are created
217 from the corresponding ELF files:
218
219 - ``build/<platform>/<build-type>/bl1.bin``
220 - ``build/<platform>/<build-type>/bl2.bin``
221 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
222 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
223
224 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
225 is either ``debug`` or ``release``. The actual number of images might differ
226 depending on the platform.
227
228- Build products for a specific build variant can be removed using:
229
230 ::
231
232 make DEBUG=<D> PLAT=<platform> clean
233
234 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
235
236 The build tree can be removed completely using:
237
238 ::
239
240 make realclean
241
242Summary of build options
243~~~~~~~~~~~~~~~~~~~~~~~~
244
Dan Handley610e7e12018-03-01 18:44:00 +0000245The TF-A build system supports the following build options. Unless mentioned
246otherwise, these options are expected to be specified at the build command
247line and are not to be modified in any component makefiles. Note that the
248build system doesn't track dependency for build options. Therefore, if any of
249the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100250performed.
251
252Common build options
253^^^^^^^^^^^^^^^^^^^^
254
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100255- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
256 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
257 code having a smaller resulting size.
258
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100259- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
260 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
261 directory containing the SP source, relative to the ``bl32/``; the directory
262 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
263
Dan Handley610e7e12018-03-01 18:44:00 +0000264- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
265 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
266 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100267
Dan Handley610e7e12018-03-01 18:44:00 +0000268- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
269 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
270 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
271 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100272
Dan Handley610e7e12018-03-01 18:44:00 +0000273- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
274 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
275 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100276
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000278 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
279 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100280
281- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000282 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100283
John Tsichritzisee10e792018-06-06 09:38:10 +0100284- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000285 BL2 at EL3 execution level.
286
John Tsichritzisee10e792018-06-06 09:38:10 +0100287- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000288 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
289 the RW sections in RAM, while leaving the RO sections in place. This option
290 enable this use-case. For now, this option is only supported when BL2_AT_EL3
291 is set to '1'.
292
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100293- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000294 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
295 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100296
297- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
298 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
299 this file name will be used to save the key.
300
301- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000302 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
303 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100304
John Tsichritzisee10e792018-06-06 09:38:10 +0100305- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100306 Trusted OS Extra1 image for the ``fip`` target.
307
John Tsichritzisee10e792018-06-06 09:38:10 +0100308- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100309 Trusted OS Extra2 image for the ``fip`` target.
310
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100311- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
312 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
313 this file name will be used to save the key.
314
315- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000316 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100317
318- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
319 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
320 this file name will be used to save the key.
321
322- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
323 compilation of each build. It must be set to a C string (including quotes
324 where applicable). Defaults to a string that contains the time and date of
325 the compilation.
326
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100327- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000328 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100329
330- ``CFLAGS``: Extra user options appended on the compiler's command line in
331 addition to the options set by the build system.
332
333- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
334 release several CPUs out of reset. It can take either 0 (several CPUs may be
335 brought up) or 1 (only one CPU will ever be brought up during cold reset).
336 Default is 0. If the platform always brings up a single CPU, there is no
337 need to distinguish between primary and secondary CPUs and the boot path can
338 be optimised. The ``plat_is_my_cpu_primary()`` and
339 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
340 to be implemented in this case.
341
342- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
343 register state when an unexpected exception occurs during execution of
344 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
345 this is only enabled for a debug build of the firmware.
346
347- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
348 certificate generation tool to create new keys in case no valid keys are
349 present or specified. Allowed options are '0' or '1'. Default is '1'.
350
351- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
352 the AArch32 system registers to be included when saving and restoring the
353 CPU context. The option must be set to 0 for AArch64-only platforms (that
354 is on hardware that does not implement AArch32, or at least not at EL1 and
355 higher ELs). Default value is 1.
356
357- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
358 registers to be included when saving and restoring the CPU context. Default
359 is 0.
360
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000361- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, will cause
362 the ARMv8.3-PAuth registers to be included when saving and restoring the CPU
363 context. Note that if the hardware supports this extension and this option is
364 set to 0 the value of the registers will be leaked between Secure and
365 Non-secure worlds. The default is 0.
366
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100367- ``DEBUG``: Chooses between a debug and release build. It can take either 0
368 (release) or 1 (debug) as values. 0 is the default.
369
John Tsichritzisee10e792018-06-06 09:38:10 +0100370- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
371 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100372 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
373 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100374
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100375- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
376 the normal boot flow. It must specify the entry point address of the EL3
377 payload. Please refer to the "Booting an EL3 payload" section for more
378 details.
379
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100380- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100381 This is an optional architectural feature available on v8.4 onwards. Some
382 v8.2 implementations also implement an AMU and this option can be used to
383 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100384
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100385- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
386 are compiled out. For debug builds, this option defaults to 1, and calls to
387 ``assert()`` are left in place. For release builds, this option defaults to 0
388 and calls to ``assert()`` function are compiled out. This option can be set
389 independently of ``DEBUG``. It can also be used to hide any auxiliary code
390 that is only required for the assertion and does not fit in the assertion
391 itself.
392
Douglas Raillard77414632018-08-21 12:54:45 +0100393- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
394 dumps or not. It is supported in both AArch64 and AArch32. However, in
395 AArch32 the format of the frame records are not defined in the AAPCS and they
396 are defined by the implementation. This implementation of backtrace only
397 supports the format used by GCC when T32 interworking is disabled. For this
398 reason enabling this option in AArch32 will force the compiler to only
399 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000400 builds, but this behaviour can be overridden in each platform's Makefile or
401 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100402
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100403- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
404 feature. MPAM is an optional Armv8.4 extension that enables various memory
405 system components and resources to define partitions; software running at
406 various ELs can assign themselves to desired partition to control their
407 performance aspects.
408
409 When this option is set to ``1``, EL3 allows lower ELs to access their own
410 MPAM registers without trapping into EL3. This option doesn't make use of
411 partitioning in EL3, however. Platform initialisation code should configure
412 and use partitions in EL3 as required. This option defaults to ``0``.
413
Soby Mathew078f1a42018-08-28 11:13:55 +0100414- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
415 support within generic code in TF-A. This option is currently only supported
416 in BL31. Default is 0.
417
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100418- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
419 Measurement Framework(PMF). Default is 0.
420
421- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
422 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
423 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
424 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
425 software.
426
427- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000428 instrumentation which injects timestamp collection points into TF-A to
429 allow runtime performance to be measured. Currently, only PSCI is
430 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
431 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100432
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100433- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100434 extensions. This is an optional architectural feature for AArch64.
435 The default is 1 but is automatically disabled when the target architecture
436 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100437
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200438- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
439 Refer to the `Secure Partition Manager Design guide`_ for more details about
440 this feature. Default is 0.
441
David Cunadoce88eee2017-10-20 11:30:57 +0100442- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
443 (SVE) for the Non-secure world only. SVE is an optional architectural feature
444 for AArch64. Note that when SVE is enabled for the Non-secure world, access
445 to SIMD and floating-point functionality from the Secure world is disabled.
446 This is to avoid corruption of the Non-secure world data in the Z-registers
447 which are aliased by the SIMD and FP registers. The build option is not
448 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
449 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
450 1. The default is 1 but is automatically disabled when the target
451 architecture is AArch32.
452
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100453- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
454 checks in GCC. Allowed values are "all", "strong" and "0" (default).
455 "strong" is the recommended stack protection level if this feature is
456 desired. 0 disables the stack protection. For all values other than 0, the
457 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
458 The value is passed as the last component of the option
459 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
460
461- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
462 deprecated platform APIs, helper functions or drivers within Trusted
463 Firmware as error. It can take the value 1 (flag the use of deprecated
464 APIs as error) or 0. The default is 0.
465
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100466- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
467 targeted at EL3. When set ``0`` (default), no exceptions are expected or
468 handled at EL3, and a panic will result. This is supported only for AArch64
469 builds.
470
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000471- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000472 injection from lower ELs, and this build option enables lower ELs to use
473 Error Records accessed via System Registers to inject faults. This is
474 applicable only to AArch64 builds.
475
476 This feature is intended for testing purposes only, and is advisable to keep
477 disabled for production images.
478
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100479- ``FIP_NAME``: This is an optional build option which specifies the FIP
480 filename for the ``fip`` target. Default is ``fip.bin``.
481
482- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
483 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
484
485- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
486 tool to create certificates as per the Chain of Trust described in
487 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100488 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100489
490 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
491 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
492 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100493 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100494
495 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
496 images will not include support for Trusted Board Boot. The FIP will still
497 include the corresponding certificates. This FIP can be used to verify the
498 Chain of Trust on the host machine through other mechanisms.
499
500 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100501 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100502 will not include the corresponding certificates, causing a boot failure.
503
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100504- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
505 inherent support for specific EL3 type interrupts. Setting this build option
506 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
507 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
508 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
509 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
510 the Secure Payload interrupts needs to be synchronously handed over to Secure
511 EL1 for handling. The default value of this option is ``0``, which means the
512 Group 0 interrupts are assumed to be handled by Secure EL1.
513
514 .. __: `platform-interrupt-controller-API.rst`
515 .. __: `interrupt-framework-design.rst`
516
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700517- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
518 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
519 ``0`` (default), these exceptions will be trapped in the current exception
520 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100521
Dan Handley610e7e12018-03-01 18:44:00 +0000522- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100523 software operations are required for CPUs to enter and exit coherency.
524 However, there exists newer systems where CPUs' entry to and exit from
525 coherency is managed in hardware. Such systems require software to only
526 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley610e7e12018-03-01 18:44:00 +0000527 active software management. In such systems, this boolean option enables
528 TF-A to carry out build and run-time optimizations during boot and power
529 management operations. This option defaults to 0 and if it is enabled,
530 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100531
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100532 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
533 translation library (xlat tables v2) must be used; version 1 of translation
534 library is not supported.
535
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100536- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
537 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
538 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
539 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
540 images.
541
Soby Mathew13b16052017-08-31 11:49:32 +0100542- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
543 used for generating the PKCS keys and subsequent signing of the certificate.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800544 It accepts 3 values viz. ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
Soby Mathew2fd70f62017-08-31 11:50:29 +0100545 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
546 retained only for compatibility. The default value of this flag is ``rsa``
547 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100548
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800549- ``HASH_ALG``: This build flag enables the user to select the secure hash
550 algorithm. It accepts 3 values viz. ``sha256``, ``sha384``, ``sha512``.
551 The default value of this flag is ``sha256``.
552
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100553- ``LDFLAGS``: Extra user options appended to the linkers' command line in
554 addition to the one set by the build system.
555
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100556- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
557 output compiled into the build. This should be one of the following:
558
559 ::
560
561 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100562 10 (LOG_LEVEL_ERROR)
563 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100564 30 (LOG_LEVEL_WARNING)
565 40 (LOG_LEVEL_INFO)
566 50 (LOG_LEVEL_VERBOSE)
567
John Tsichritzis35006c42018-10-05 12:02:29 +0100568 All log output up to and including the selected log level is compiled into
569 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100570
571- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
572 specifies the file that contains the Non-Trusted World private key in PEM
573 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
574
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100575- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100576 optional. It is only needed if the platform makefile specifies that it
577 is required in order to build the ``fwu_fip`` target.
578
579- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
580 contents upon world switch. It can take either 0 (don't save and restore) or
581 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
582 wants the timer registers to be saved and restored.
583
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100584- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800585 for the BL image. It can be either 0 (include) or 1 (remove). The default
586 value is 0.
587
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100588- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
589 the underlying hardware is not a full PL011 UART but a minimally compliant
590 generic UART, which is a subset of the PL011. The driver will not access
591 any register that is not part of the SBSA generic UART specification.
592 Default value is 0 (a full PL011 compliant UART is present).
593
Dan Handley610e7e12018-03-01 18:44:00 +0000594- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
595 must be subdirectory of any depth under ``plat/``, and must contain a
596 platform makefile named ``platform.mk``. For example, to build TF-A for the
597 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100598
599- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
600 instead of the normal boot flow. When defined, it must specify the entry
601 point address for the preloaded BL33 image. This option is incompatible with
602 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
603 over ``PRELOADED_BL33_BASE``.
604
605- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
606 vector address can be programmed or is fixed on the platform. It can take
607 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
608 programmable reset address, it is expected that a CPU will start executing
609 code directly at the right address, both on a cold and warm reset. In this
610 case, there is no need to identify the entrypoint on boot and the boot path
611 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
612 does not need to be implemented in this case.
613
614- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
615 possible for the PSCI power-state parameter viz original and extended
616 State-ID formats. This flag if set to 1, configures the generic PSCI layer
617 to use the extended format. The default value of this flag is 0, which
618 means by default the original power-state format is used by the PSCI
619 implementation. This flag should be specified by the platform makefile
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100620 and it governs the return value of PSCI_FEATURES API for CPU_SUSPEND
Dan Handley610e7e12018-03-01 18:44:00 +0000621 smc function id. When this option is enabled on Arm platforms, the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100622 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
623
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100624- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
625 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
626 or later CPUs.
627
628 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
629 set to ``1``.
630
631 This option is disabled by default.
632
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100633- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
634 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
635 entrypoint) or 1 (CPU reset to BL31 entrypoint).
636 The default value is 0.
637
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100638- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
639 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000640 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100641 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100642
643- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
644 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
645 file name will be used to save the key.
646
647- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
648 certificate generation tool to save the keys used to establish the Chain of
649 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
650
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100651- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
652 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100653 target.
654
655- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100656 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100657 this file name will be used to save the key.
658
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100659- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100660 optional. It is only needed if the platform makefile specifies that it
661 is required in order to build the ``fwu_fip`` target.
662
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100663- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
664 Delegated Exception Interface to BL31 image. This defaults to ``0``.
665
666 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
667 set to ``1``.
668
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100669- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
670 isolated on separate memory pages. This is a trade-off between security and
671 memory usage. See "Isolating code and read-only data on separate memory
672 pages" section in `Firmware Design`_. This flag is disabled by default and
673 affects all BL images.
674
Dan Handley610e7e12018-03-01 18:44:00 +0000675- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
676 This build option is only valid if ``ARCH=aarch64``. The value should be
677 the path to the directory containing the SPD source, relative to
678 ``services/spd/``; the directory is expected to contain a makefile called
679 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100680
681- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
682 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
683 execution in BL1 just before handing over to BL31. At this point, all
684 firmware images have been loaded in memory, and the MMU and caches are
685 turned off. Refer to the "Debugging options" section for more details.
686
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100687- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200688 secure interrupts (caught through the FIQ line). Platforms can enable
689 this directive if they need to handle such interruption. When enabled,
690 the FIQ are handled in monitor mode and non secure world is not allowed
691 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
692 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
693
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100694- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
695 Boot feature. When set to '1', BL1 and BL2 images include support to load
696 and verify the certificates and images in a FIP, and BL1 includes support
697 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100698 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100699 ``GENERATE_COT`` option.
700
701 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
702 already exist in disk, they will be overwritten without further notice.
703
704- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
705 specifies the file that contains the Trusted World private key in PEM
706 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
707
708- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
709 synchronous, (see "Initializing a BL32 Image" section in
710 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
711 synchronous method) or 1 (BL32 is initialized using asynchronous method).
712 Default is 0.
713
714- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
715 routing model which routes non-secure interrupts asynchronously from TSP
716 to EL3 causing immediate preemption of TSP. The EL3 is responsible
717 for saving and restoring the TSP context in this routing model. The
718 default routing model (when the value is 0) is to route non-secure
719 interrupts to TSP allowing it to save its context and hand over
720 synchronously to EL3 via an SMC.
721
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000722 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
723 must also be set to ``1``.
724
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100725- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
726 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000727 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100728 (Coherent memory region is included) or 0 (Coherent memory region is
729 excluded). Default is 1.
730
731- ``V``: Verbose build. If assigned anything other than 0, the build commands
732 are printed. Default is 0.
733
Dan Handley610e7e12018-03-01 18:44:00 +0000734- ``VERSION_STRING``: String used in the log output for each TF-A image.
735 Defaults to a string formed by concatenating the version number, build type
736 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100737
738- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
739 the CPU after warm boot. This is applicable for platforms which do not
740 require interconnect programming to enable cache coherency (eg: single
741 cluster platforms). If this option is enabled, then warm boot path
742 enables D-caches immediately after enabling MMU. This option defaults to 0.
743
Dan Handley610e7e12018-03-01 18:44:00 +0000744Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100745^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
746
747- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
748 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
749 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
750 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
751 flag.
752
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100753- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
754 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
755 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
756 match the frame used by the Non-Secure image (normally the Linux kernel).
757 Default is true (access to the frame is allowed).
758
759- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000760 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100761 an error is encountered during the boot process (for example, when an image
762 could not be loaded or authenticated). The watchdog is enabled in the early
763 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
764 Trusted Watchdog may be disabled at build time for testing or development
765 purposes.
766
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100767- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
768 have specific values at boot. This boolean option allows the Trusted Firmware
769 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000770 values before jumping to BL33. This option defaults to 0 (disabled). For
771 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
772 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
773 to the location of a device tree blob (DTB) already loaded in memory. The
774 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
775 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100776
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100777- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
778 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
779 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
780 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
781 this flag is 0. Note that this option is not used on FVP platforms.
782
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100783- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
784 for the construction of composite state-ID in the power-state parameter.
785 The existing PSCI clients currently do not support this encoding of
786 State-ID yet. Hence this flag is used to configure whether to use the
787 recommended State-ID encoding or not. The default value of this flag is 0,
788 in which case the platform is configured to expect NULL in the State-ID
789 field of power-state parameter.
790
791- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
792 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000793 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100794 must be specified using the ``ROT_KEY`` option when building the Trusted
795 Firmware. This private key will be used by the certificate generation tool
796 to sign the BL2 and Trusted Key certificates. Available options for
797 ``ARM_ROTPK_LOCATION`` are:
798
799 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
800 registers. The private key corresponding to this ROTPK hash is not
801 currently available.
802 - ``devel_rsa`` : return a development public key hash embedded in the BL1
803 and BL2 binaries. This hash has been obtained from the RSA public key
804 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
805 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
806 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800807 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
808 and BL2 binaries. This hash has been obtained from the ECDSA public key
809 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
810 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
811 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100812
813- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
814
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800815 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100816 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100817 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
818 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100819
Dan Handley610e7e12018-03-01 18:44:00 +0000820- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
821 of the translation tables library instead of version 2. It is set to 0 by
822 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100823
Dan Handley610e7e12018-03-01 18:44:00 +0000824- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
825 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
826 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100827 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
828
Dan Handley610e7e12018-03-01 18:44:00 +0000829For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100830map is explained in the `Firmware Design`_.
831
Dan Handley610e7e12018-03-01 18:44:00 +0000832Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100833^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
834
835- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
836 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
837 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000838 TF-A no longer supports earlier SCP versions. If this option is set to 1
839 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100840
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100841- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
842 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100843 during boot. Default is 1.
844
Soby Mathew1ced6b82017-06-12 12:37:10 +0100845- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
846 instead of SCPI/BOM driver for communicating with the SCP during power
847 management operations and for SCP RAM Firmware transfer. If this option
848 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100849
Dan Handley610e7e12018-03-01 18:44:00 +0000850Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100851^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
852
853- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000854 build the topology tree within TF-A. By default TF-A is configured for dual
855 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100856
857- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
858 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
859 explained in the options below:
860
861 - ``FVP_CCI`` : The CCI driver is selected. This is the default
862 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
863 - ``FVP_CCN`` : The CCN driver is selected. This is the default
864 if ``FVP_CLUSTER_COUNT`` > 2.
865
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000866- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
867 a single cluster. This option defaults to 4.
868
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000869- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
870 in the system. This option defaults to 1. Note that the build option
871 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
872
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100873- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
874
875 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
876 - ``FVP_GICV2`` : The GICv2 only driver is selected
877 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100878
879- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
880 for functions that wait for an arbitrary time length (udelay and mdelay).
881 The default value is 0.
882
Soby Mathewb1bf0442018-02-16 14:52:52 +0000883- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
884 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
885 details on HW_CONFIG. By default, this is initialized to a sensible DTS
886 file in ``fdts/`` folder depending on other build options. But some cases,
887 like shifted affinity format for MPIDR, cannot be detected at build time
888 and this option is needed to specify the appropriate DTS file.
889
890- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
891 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
892 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
893 HW_CONFIG blob instead of the DTS file. This option is useful to override
894 the default HW_CONFIG selected by the build system.
895
Summer Qin13b95c22018-03-02 15:51:14 +0800896ARM JUNO platform specific build options
897^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
898
899- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
900 Media Protection (TZ-MP1). Default value of this flag is 0.
901
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100902Debugging options
903~~~~~~~~~~~~~~~~~
904
905To compile a debug version and make the build more verbose use
906
907::
908
909 make PLAT=<platform> DEBUG=1 V=1 all
910
911AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
912example DS-5) might not support this and may need an older version of DWARF
913symbols to be emitted by GCC. This can be achieved by using the
914``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
915version to 2 is recommended for DS-5 versions older than 5.16.
916
917When debugging logic problems it might also be useful to disable all compiler
918optimizations by using ``-O0``.
919
920NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000921might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100922platforms** section in the `Firmware Design`_).
923
924Extra debug options can be passed to the build system by setting ``CFLAGS`` or
925``LDFLAGS``:
926
927.. code:: makefile
928
929 CFLAGS='-O0 -gdwarf-2' \
930 make PLAT=<platform> DEBUG=1 V=1 all
931
932Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
933ignored as the linker is called directly.
934
935It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000936post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
937``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100938section. In this case, the developer may take control of the target using a
939debugger when indicated by the console output. When using DS-5, the following
940commands can be used:
941
942::
943
944 # Stop target execution
945 interrupt
946
947 #
948 # Prepare your debugging environment, e.g. set breakpoints
949 #
950
951 # Jump over the debug loop
952 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
953
954 # Resume execution
955 continue
956
957Building the Test Secure Payload
958~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
959
960The TSP is coupled with a companion runtime service in the BL31 firmware,
961called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
962must be recompiled as well. For more information on SPs and SPDs, see the
963`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
964
Dan Handley610e7e12018-03-01 18:44:00 +0000965First clean the TF-A build directory to get rid of any previous BL31 binary.
966Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100967
968::
969
970 make PLAT=<platform> SPD=tspd all
971
972An additional boot loader binary file is created in the ``build`` directory:
973
974::
975
976 build/<platform>/<build-type>/bl32.bin
977
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100978
979Building and using the FIP tool
980~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
981
Dan Handley610e7e12018-03-01 18:44:00 +0000982Firmware Image Package (FIP) is a packaging format used by TF-A to package
983firmware images in a single binary. The number and type of images that should
984be packed in a FIP is platform specific and may include TF-A images and other
985firmware images required by the platform. For example, most platforms require
986a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
987U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100988
Dan Handley610e7e12018-03-01 18:44:00 +0000989The TF-A build system provides the make target ``fip`` to create a FIP file
990for the specified platform using the FIP creation tool included in the TF-A
991project. Examples below show how to build a FIP file for FVP, packaging TF-A
992and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100993
994For AArch64:
995
996::
997
998 make PLAT=fvp BL33=<path/to/bl33.bin> fip
999
1000For AArch32:
1001
1002::
1003
1004 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
1005
1006Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
1007UEFI, on FVP is not available upstream. Hence custom solutions are required to
1008allow Linux boot on FVP. These instructions assume such a custom boot loader
1009(BL33) is available.
1010
1011The resulting FIP may be found in:
1012
1013::
1014
1015 build/fvp/<build-type>/fip.bin
1016
1017For advanced operations on FIP files, it is also possible to independently build
1018the tool and create or modify FIPs using this tool. To do this, follow these
1019steps:
1020
1021It is recommended to remove old artifacts before building the tool:
1022
1023::
1024
1025 make -C tools/fiptool clean
1026
1027Build the tool:
1028
1029::
1030
1031 make [DEBUG=1] [V=1] fiptool
1032
1033The tool binary can be located in:
1034
1035::
1036
1037 ./tools/fiptool/fiptool
1038
1039Invoking the tool with ``--help`` will print a help message with all available
1040options.
1041
1042Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1043
1044::
1045
1046 ./tools/fiptool/fiptool create \
1047 --tb-fw build/<platform>/<build-type>/bl2.bin \
1048 --soc-fw build/<platform>/<build-type>/bl31.bin \
1049 fip.bin
1050
1051Example 2: view the contents of an existing Firmware package:
1052
1053::
1054
1055 ./tools/fiptool/fiptool info <path-to>/fip.bin
1056
1057Example 3: update the entries of an existing Firmware package:
1058
1059::
1060
1061 # Change the BL2 from Debug to Release version
1062 ./tools/fiptool/fiptool update \
1063 --tb-fw build/<platform>/release/bl2.bin \
1064 build/<platform>/debug/fip.bin
1065
1066Example 4: unpack all entries from an existing Firmware package:
1067
1068::
1069
1070 # Images will be unpacked to the working directory
1071 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1072
1073Example 5: remove an entry from an existing Firmware package:
1074
1075::
1076
1077 ./tools/fiptool/fiptool remove \
1078 --tb-fw build/<platform>/debug/fip.bin
1079
1080Note that if the destination FIP file exists, the create, update and
1081remove operations will automatically overwrite it.
1082
1083The unpack operation will fail if the images already exist at the
1084destination. In that case, use -f or --force to continue.
1085
1086More information about FIP can be found in the `Firmware Design`_ document.
1087
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001088Building FIP images with support for Trusted Board Boot
1089~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1090
1091Trusted Board Boot primarily consists of the following two features:
1092
1093- Image Authentication, described in `Trusted Board Boot`_, and
1094- Firmware Update, described in `Firmware Update`_
1095
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001096The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001097images with support for these features:
1098
1099#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1100 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001101 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001102 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001103 information. The latest version of TF-A is tested with tag
David Cunado05845bf2017-12-19 16:33:25 +00001104 ``mbedtls-2.12.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001105
1106 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1107 source files the modules depend upon.
1108 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1109 options required to build the mbed TLS sources.
1110
1111 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001112 license. Using mbed TLS source code will affect the licensing of TF-A
1113 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001114
1115#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001116 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001117
1118 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1119 - ``TRUSTED_BOARD_BOOT=1``
1120 - ``GENERATE_COT=1``
1121
Dan Handley610e7e12018-03-01 18:44:00 +00001122 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001123 specified at build time. Two locations are currently supported (see
1124 ``ARM_ROTPK_LOCATION`` build option):
1125
1126 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1127 root-key storage registers present in the platform. On Juno, this
1128 registers are read-only. On FVP Base and Cortex models, the registers
1129 are read-only, but the value can be specified using the command line
1130 option ``bp.trusted_key_storage.public_key`` when launching the model.
1131 On both Juno and FVP models, the default value corresponds to an
1132 ECDSA-SECP256R1 public key hash, whose private part is not currently
1133 available.
1134
1135 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001136 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001137 found in ``plat/arm/board/common/rotpk``.
1138
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001139 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001140 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001141 found in ``plat/arm/board/common/rotpk``.
1142
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001143 Example of command line using RSA development keys:
1144
1145 ::
1146
1147 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1148 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1149 ARM_ROTPK_LOCATION=devel_rsa \
1150 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1151 BL33=<path-to>/<bl33_image> \
1152 all fip
1153
1154 The result of this build will be the bl1.bin and the fip.bin binaries. This
1155 FIP will include the certificates corresponding to the Chain of Trust
1156 described in the TBBR-client document. These certificates can also be found
1157 in the output build directory.
1158
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001159#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001160 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001161 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001162 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001163
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001164 - NS_BL2U. The AP non-secure Firmware Updater image.
1165 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001166
1167 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1168 targets using RSA development:
1169
1170 ::
1171
1172 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1173 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1174 ARM_ROTPK_LOCATION=devel_rsa \
1175 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1176 BL33=<path-to>/<bl33_image> \
1177 SCP_BL2=<path-to>/<scp_bl2_image> \
1178 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1179 NS_BL2U=<path-to>/<ns_bl2u_image> \
1180 all fip fwu_fip
1181
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001182 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001183 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1184 to the command line above.
1185
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001186 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1187 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001188
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001189 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1190 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001191 Chain of Trust described in the TBBR-client document. These certificates
1192 can also be found in the output build directory.
1193
1194Building the Certificate Generation Tool
1195~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1196
Dan Handley610e7e12018-03-01 18:44:00 +00001197The ``cert_create`` tool is built as part of the TF-A build process when the
1198``fip`` make target is specified and TBB is enabled (as described in the
1199previous section), but it can also be built separately with the following
1200command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001201
1202::
1203
1204 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1205
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001206For platforms that require their own IDs in certificate files, the generic
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001207'cert_create' tool can be built with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001208
1209::
1210
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001211 make USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001212
1213``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1214verbose. The following command should be used to obtain help about the tool:
1215
1216::
1217
1218 ./tools/cert_create/cert_create -h
1219
1220Building a FIP for Juno and FVP
1221-------------------------------
1222
1223This section provides Juno and FVP specific instructions to build Trusted
1224Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001225a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001226
David Cunadob2de0992017-06-29 12:01:33 +01001227Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1228onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001229
Joel Huttonfe027712018-03-19 11:59:57 +00001230Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001231different one. Mixing instructions for different platforms may result in
1232corrupted binaries.
1233
Joel Huttonfe027712018-03-19 11:59:57 +00001234Note: The uboot image downloaded by the Linaro workspace script does not always
1235match the uboot image packaged as BL33 in the corresponding fip file. It is
1236recommended to use the version that is packaged in the fip file using the
1237instructions below.
1238
Soby Mathewecd94ad2018-05-09 13:59:29 +01001239Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1240by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1241section for more info on selecting the right FDT to use.
1242
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001243#. Clean the working directory
1244
1245 ::
1246
1247 make realclean
1248
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001249#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001250
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001251 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001252 package included in the Linaro release:
1253
1254 ::
1255
1256 # Build the fiptool
1257 make [DEBUG=1] [V=1] fiptool
1258
1259 # Unpack firmware images from Linaro FIP
1260 ./tools/fiptool/fiptool unpack \
1261 <path/to/linaro/release>/fip.bin
1262
1263 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001264 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001265 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001266
Joel Huttonfe027712018-03-19 11:59:57 +00001267 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001268 exist in the current directory. If that is the case, either delete those
1269 files or use the ``--force`` option to overwrite.
1270
Joel Huttonfe027712018-03-19 11:59:57 +00001271 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001272 Normal world boot loader that supports AArch32.
1273
Dan Handley610e7e12018-03-01 18:44:00 +00001274#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001275
1276 ::
1277
1278 # AArch64
1279 make PLAT=fvp BL33=nt-fw.bin all fip
1280
1281 # AArch32
1282 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1283
Dan Handley610e7e12018-03-01 18:44:00 +00001284#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001285
1286 For AArch64:
1287
1288 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1289 as a build parameter.
1290
1291 ::
1292
1293 make PLAT=juno all fip \
1294 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1295 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1296
1297 For AArch32:
1298
1299 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1300 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1301 separately for AArch32.
1302
1303 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1304 to the AArch32 Linaro cross compiler.
1305
1306 ::
1307
1308 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1309
1310 - Build BL32 in AArch32.
1311
1312 ::
1313
1314 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1315 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1316
1317 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1318 must point to the AArch64 Linaro cross compiler.
1319
1320 ::
1321
1322 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1323
1324 - The following parameters should be used to build BL1 and BL2 in AArch64
1325 and point to the BL32 file.
1326
1327 ::
1328
Soby Mathew97b1bff2018-09-27 16:46:41 +01001329 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001330 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathewbf169232017-11-14 14:10:10 +00001331 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001332 BL32=<path-to-bl32>/bl32.bin all fip
1333
1334The resulting BL1 and FIP images may be found in:
1335
1336::
1337
1338 # Juno
1339 ./build/juno/release/bl1.bin
1340 ./build/juno/release/fip.bin
1341
1342 # FVP
1343 ./build/fvp/release/bl1.bin
1344 ./build/fvp/release/fip.bin
1345
Roberto Vargas096f3a02017-10-17 10:19:00 +01001346
1347Booting Firmware Update images
1348-------------------------------------
1349
1350When Firmware Update (FWU) is enabled there are at least 2 new images
1351that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1352FWU FIP.
1353
1354Juno
1355~~~~
1356
1357The new images must be programmed in flash memory by adding
1358an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1359on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1360Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1361programming" for more information. User should ensure these do not
1362overlap with any other entries in the file.
1363
1364::
1365
1366 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1367 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1368 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1369 NOR10LOAD: 00000000 ;Image Load Address
1370 NOR10ENTRY: 00000000 ;Image Entry Point
1371
1372 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1373 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1374 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1375 NOR11LOAD: 00000000 ;Image Load Address
1376
1377The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1378In the same way, the address ns_bl2u_base_address is the value of
1379NS_BL2U_BASE - 0x8000000.
1380
1381FVP
1382~~~
1383
1384The additional fip images must be loaded with:
1385
1386::
1387
1388 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1389 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1390
1391The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1392In the same way, the address ns_bl2u_base_address is the value of
1393NS_BL2U_BASE.
1394
1395
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001396EL3 payloads alternative boot flow
1397----------------------------------
1398
1399On a pre-production system, the ability to execute arbitrary, bare-metal code at
1400the highest exception level is required. It allows full, direct access to the
1401hardware, for example to run silicon soak tests.
1402
1403Although it is possible to implement some baremetal secure firmware from
1404scratch, this is a complex task on some platforms, depending on the level of
1405configuration required to put the system in the expected state.
1406
1407Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001408``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1409boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1410other BL images and passing control to BL31. It reduces the complexity of
1411developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001412
1413- putting the system into a known architectural state;
1414- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001415- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001416
Dan Handley610e7e12018-03-01 18:44:00 +00001417When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001418TrustZone controller is simplified such that only region 0 is enabled and is
1419configured to permit secure access only. This gives full access to the whole
1420DRAM to the EL3 payload.
1421
1422The system is left in the same state as when entering BL31 in the default boot
1423flow. In particular:
1424
1425- Running in EL3;
1426- Current state is AArch64;
1427- Little-endian data access;
1428- All exceptions disabled;
1429- MMU disabled;
1430- Caches disabled.
1431
1432Booting an EL3 payload
1433~~~~~~~~~~~~~~~~~~~~~~
1434
1435The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001436not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001437
1438- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1439 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001440 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001441
1442- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1443 run-time.
1444
1445To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1446used. The infinite loop that it introduces in BL1 stops execution at the right
1447moment for a debugger to take control of the target and load the payload (for
1448example, over JTAG).
1449
1450It is expected that this loading method will work in most cases, as a debugger
1451connection is usually available in a pre-production system. The user is free to
1452use any other platform-specific mechanism to load the EL3 payload, though.
1453
1454Booting an EL3 payload on FVP
1455^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1456
1457The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1458the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1459is undefined on the FVP platform and the FVP platform code doesn't clear it.
1460Therefore, one must modify the way the model is normally invoked in order to
1461clear the mailbox at start-up.
1462
1463One way to do that is to create an 8-byte file containing all zero bytes using
1464the following command:
1465
1466::
1467
1468 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1469
1470and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1471using the following model parameters:
1472
1473::
1474
1475 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1476 --data=mailbox.dat@0x04000000 [Foundation FVP]
1477
1478To provide the model with the EL3 payload image, the following methods may be
1479used:
1480
1481#. If the EL3 payload is able to execute in place, it may be programmed into
1482 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1483 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1484 used for the FIP):
1485
1486 ::
1487
1488 -C bp.flashloader1.fname="/path/to/el3-payload"
1489
1490 On Foundation FVP, there is no flash loader component and the EL3 payload
1491 may be programmed anywhere in flash using method 3 below.
1492
1493#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1494 command may be used to load the EL3 payload ELF image over JTAG:
1495
1496 ::
1497
1498 load /path/to/el3-payload.elf
1499
1500#. The EL3 payload may be pre-loaded in volatile memory using the following
1501 model parameters:
1502
1503 ::
1504
1505 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1506 --data="/path/to/el3-payload"@address [Foundation FVP]
1507
1508 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001509 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001510
1511Booting an EL3 payload on Juno
1512^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1513
1514If the EL3 payload is able to execute in place, it may be programmed in flash
1515memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1516on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1517Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1518programming" for more information.
1519
1520Alternatively, the same DS-5 command mentioned in the FVP section above can
1521be used to load the EL3 payload's ELF file over JTAG on Juno.
1522
1523Preloaded BL33 alternative boot flow
1524------------------------------------
1525
1526Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001527on TF-A to load it. This may simplify packaging of the normal world code and
1528improve performance in a development environment. When secure world cold boot
1529is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001530
1531For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001532used when compiling TF-A. For example, the following command will create a FIP
1533without a BL33 and prepare to jump to a BL33 image loaded at address
15340x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001535
1536::
1537
1538 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1539
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001540Boot of a preloaded kernel image on Base FVP
1541~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001542
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001543The following example uses a simplified boot flow by directly jumping from the
1544TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1545useful if both the kernel and the device tree blob (DTB) are already present in
1546memory (like in FVP).
1547
1548For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1549address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001550
1551::
1552
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001553 CROSS_COMPILE=aarch64-linux-gnu- \
1554 make PLAT=fvp DEBUG=1 \
1555 RESET_TO_BL31=1 \
1556 ARM_LINUX_KERNEL_AS_BL33=1 \
1557 PRELOADED_BL33_BASE=0x80080000 \
1558 ARM_PRELOADED_DTB_BASE=0x82000000 \
1559 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001560
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001561Now, it is needed to modify the DTB so that the kernel knows the address of the
1562ramdisk. The following script generates a patched DTB from the provided one,
1563assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1564script assumes that the user is using a ramdisk image prepared for U-Boot, like
1565the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1566offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001567
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001568.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001569
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001570 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001571
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001572 # Path to the input DTB
1573 KERNEL_DTB=<path-to>/<fdt>
1574 # Path to the output DTB
1575 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1576 # Base address of the ramdisk
1577 INITRD_BASE=0x84000000
1578 # Path to the ramdisk
1579 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001580
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001581 # Skip uboot header (64 bytes)
1582 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1583 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1584 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1585
1586 CHOSEN_NODE=$(echo \
1587 "/ { \
1588 chosen { \
1589 linux,initrd-start = <${INITRD_START}>; \
1590 linux,initrd-end = <${INITRD_END}>; \
1591 }; \
1592 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001593
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001594 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1595 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001596
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001597And the FVP binary can be run with the following command:
1598
1599::
1600
1601 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1602 -C pctl.startup=0.0.0.0 \
1603 -C bp.secure_memory=1 \
1604 -C cluster0.NUM_CORES=4 \
1605 -C cluster1.NUM_CORES=4 \
1606 -C cache_state_modelled=1 \
1607 -C cluster0.cpu0.RVBAR=0x04020000 \
1608 -C cluster0.cpu1.RVBAR=0x04020000 \
1609 -C cluster0.cpu2.RVBAR=0x04020000 \
1610 -C cluster0.cpu3.RVBAR=0x04020000 \
1611 -C cluster1.cpu0.RVBAR=0x04020000 \
1612 -C cluster1.cpu1.RVBAR=0x04020000 \
1613 -C cluster1.cpu2.RVBAR=0x04020000 \
1614 -C cluster1.cpu3.RVBAR=0x04020000 \
1615 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1616 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1617 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1618 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1619
1620Boot of a preloaded kernel image on Juno
1621~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001622
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001623The Trusted Firmware must be compiled in a similar way as for FVP explained
1624above. The process to load binaries to memory is the one explained in
1625`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001626
1627Running the software on FVP
1628---------------------------
1629
David Cunado7c032642018-03-12 18:47:05 +00001630The latest version of the AArch64 build of TF-A has been tested on the following
1631Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1632(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001633
David Cunado05845bf2017-12-19 16:33:25 +00001634NOTE: Unless otherwise stated, the model version is Version 11.4 Build 37.
David Cunado124415e2017-06-27 17:31:12 +01001635
David Cunado05845bf2017-12-19 16:33:25 +00001636- ``FVP_Base_Aresx4``
1637- ``FVP_Base_AEMv8A-AEMv8A``
1638- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
1639- ``FVP_Base_AEMv8A-AEMv8A``
1640- ``FVP_Base_RevC-2xAEMv8A``
1641- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001642- ``FVP_Base_Cortex-A35x4``
1643- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001644- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1645- ``FVP_Base_Cortex-A55x4``
David Cunado124415e2017-06-27 17:31:12 +01001646- ``FVP_Base_Cortex-A57x4-A53x4``
1647- ``FVP_Base_Cortex-A57x4``
1648- ``FVP_Base_Cortex-A72x4-A53x4``
1649- ``FVP_Base_Cortex-A72x4``
1650- ``FVP_Base_Cortex-A73x4-A53x4``
1651- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001652- ``FVP_Base_Cortex-A75x4``
1653- ``FVP_Base_Cortex-A76x4``
1654- ``FVP_CSS_SGI-575`` (Version 11.3 build 40)
1655- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001656
1657The latest version of the AArch32 build of TF-A has been tested on the following
1658Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1659(64-bit host machine only).
1660
1661- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001662- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001663
David Cunado7c032642018-03-12 18:47:05 +00001664NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1665is not compatible with legacy GIC configurations. Therefore this FVP does not
1666support these legacy GIC configurations.
1667
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001668NOTE: The build numbers quoted above are those reported by launching the FVP
1669with the ``--version`` parameter.
1670
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001671NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1672file systems that can be downloaded separately. To run an FVP with a virtio
1673file system image an additional FVP configuration option
1674``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1675used.
1676
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001677NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1678The commands below would report an ``unhandled argument`` error in this case.
1679
1680NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001681CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001682execution.
1683
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001684NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001685the internal synchronisation timings changed compared to older versions of the
1686models. The models can be launched with ``-Q 100`` option if they are required
1687to match the run time characteristics of the older versions.
1688
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001689The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001690downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001691
David Cunado124415e2017-06-27 17:31:12 +01001692The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001693`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001694
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001695Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001696parameter options. A brief description of the important ones that affect TF-A
1697and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001698
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001699Obtaining the Flattened Device Trees
1700~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1701
1702Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001703FDT files are required. FDT source files for the Foundation and Base FVPs can
1704be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1705a subset of the Base FVP components. For example, the Foundation FVP lacks
1706CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001707
1708Note: It is not recommended to use the FDTs built along the kernel because not
1709all FDTs are available from there.
1710
Soby Mathewecd94ad2018-05-09 13:59:29 +01001711The dynamic configuration capability is enabled in the firmware for FVPs.
1712This means that the firmware can authenticate and load the FDT if present in
1713FIP. A default FDT is packaged into FIP during the build based on
1714the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1715or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1716`Arm FVP platform specific build options`_ section for detail on the options).
1717
1718- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001719
David Cunado7c032642018-03-12 18:47:05 +00001720 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1721 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001722
Soby Mathewecd94ad2018-05-09 13:59:29 +01001723- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001724
David Cunado7c032642018-03-12 18:47:05 +00001725 For use with models such as the Cortex-A32 Base FVPs without shifted
1726 affinities and running Linux in AArch32 state with Base memory map
1727 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001728
Soby Mathewecd94ad2018-05-09 13:59:29 +01001729- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001730
David Cunado7c032642018-03-12 18:47:05 +00001731 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1732 affinities and with Base memory map configuration and Linux GICv3 support.
1733
Soby Mathewecd94ad2018-05-09 13:59:29 +01001734- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001735
1736 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1737 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1738
Soby Mathewecd94ad2018-05-09 13:59:29 +01001739- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001740
1741 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1742 single cluster, single threaded CPUs, Base memory map configuration and Linux
1743 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001744
Soby Mathewecd94ad2018-05-09 13:59:29 +01001745- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001746
David Cunado7c032642018-03-12 18:47:05 +00001747 For use with models such as the Cortex-A32 Base FVPs without shifted
1748 affinities and running Linux in AArch32 state with Base memory map
1749 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001750
Soby Mathewecd94ad2018-05-09 13:59:29 +01001751- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001752
1753 For use with Foundation FVP with Base memory map configuration.
1754
Soby Mathewecd94ad2018-05-09 13:59:29 +01001755- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001756
1757 (Default) For use with Foundation FVP with Base memory map configuration
1758 and Linux GICv3 support.
1759
1760Running on the Foundation FVP with reset to BL1 entrypoint
1761~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1762
1763The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000017644 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001765
1766::
1767
1768 <path-to>/Foundation_Platform \
1769 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001770 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001771 --secure-memory \
1772 --visualization \
1773 --gicv3 \
1774 --data="<path-to>/<bl1-binary>"@0x0 \
1775 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001776 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001777 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001778
1779Notes:
1780
1781- BL1 is loaded at the start of the Trusted ROM.
1782- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001783- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1784 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001785- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1786 and enable the GICv3 device in the model. Note that without this option,
1787 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001788 is not supported by TF-A.
1789- In order for TF-A to run correctly on the Foundation FVP, the architecture
1790 versions must match. The Foundation FVP defaults to the highest v8.x
1791 version it supports but the default build for TF-A is for v8.0. To avoid
1792 issues either start the Foundation FVP to use v8.0 architecture using the
1793 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1794 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001795
1796Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1797~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1798
David Cunado7c032642018-03-12 18:47:05 +00001799The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001800with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001801
1802::
1803
David Cunado7c032642018-03-12 18:47:05 +00001804 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001805 -C pctl.startup=0.0.0.0 \
1806 -C bp.secure_memory=1 \
1807 -C bp.tzc_400.diagnostics=1 \
1808 -C cluster0.NUM_CORES=4 \
1809 -C cluster1.NUM_CORES=4 \
1810 -C cache_state_modelled=1 \
1811 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1812 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001813 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001814 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001815
1816Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1817~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1818
1819The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001820with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001821
1822::
1823
1824 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1825 -C pctl.startup=0.0.0.0 \
1826 -C bp.secure_memory=1 \
1827 -C bp.tzc_400.diagnostics=1 \
1828 -C cluster0.NUM_CORES=4 \
1829 -C cluster1.NUM_CORES=4 \
1830 -C cache_state_modelled=1 \
1831 -C cluster0.cpu0.CONFIG64=0 \
1832 -C cluster0.cpu1.CONFIG64=0 \
1833 -C cluster0.cpu2.CONFIG64=0 \
1834 -C cluster0.cpu3.CONFIG64=0 \
1835 -C cluster1.cpu0.CONFIG64=0 \
1836 -C cluster1.cpu1.CONFIG64=0 \
1837 -C cluster1.cpu2.CONFIG64=0 \
1838 -C cluster1.cpu3.CONFIG64=0 \
1839 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1840 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001841 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001842 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001843
1844Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1845~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1846
1847The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001848boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001849
1850::
1851
1852 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1853 -C pctl.startup=0.0.0.0 \
1854 -C bp.secure_memory=1 \
1855 -C bp.tzc_400.diagnostics=1 \
1856 -C cache_state_modelled=1 \
1857 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1858 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001859 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001860 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001861
1862Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1863~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1864
1865The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001866boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001867
1868::
1869
1870 <path-to>/FVP_Base_Cortex-A32x4 \
1871 -C pctl.startup=0.0.0.0 \
1872 -C bp.secure_memory=1 \
1873 -C bp.tzc_400.diagnostics=1 \
1874 -C cache_state_modelled=1 \
1875 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1876 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001877 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001878 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001879
1880Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1881~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1882
David Cunado7c032642018-03-12 18:47:05 +00001883The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001884with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001885
1886::
1887
David Cunado7c032642018-03-12 18:47:05 +00001888 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001889 -C pctl.startup=0.0.0.0 \
1890 -C bp.secure_memory=1 \
1891 -C bp.tzc_400.diagnostics=1 \
1892 -C cluster0.NUM_CORES=4 \
1893 -C cluster1.NUM_CORES=4 \
1894 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001895 -C cluster0.cpu0.RVBAR=0x04010000 \
1896 -C cluster0.cpu1.RVBAR=0x04010000 \
1897 -C cluster0.cpu2.RVBAR=0x04010000 \
1898 -C cluster0.cpu3.RVBAR=0x04010000 \
1899 -C cluster1.cpu0.RVBAR=0x04010000 \
1900 -C cluster1.cpu1.RVBAR=0x04010000 \
1901 -C cluster1.cpu2.RVBAR=0x04010000 \
1902 -C cluster1.cpu3.RVBAR=0x04010000 \
1903 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1904 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001905 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001906 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001907 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001908 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001909
1910Notes:
1911
Soby Mathewba678c32018-12-12 14:54:23 +00001912- Since Position Independent Executable (PIE) support is enabled for BL31
1913 in this config, it can be loaded at any valid address for execution.
1914
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001915- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1916 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1917 parameter is needed to load the individual bootloader images in memory.
1918 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001919 Payload. For the same reason, the FDT needs to be compiled from the DT source
1920 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1921 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001922
1923- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1924 X and Y are the cluster and CPU numbers respectively, is used to set the
1925 reset vector for each core.
1926
1927- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1928 changing the value of
1929 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1930 ``BL32_BASE``.
1931
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001932Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1933~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001934
1935The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001936with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001937
1938::
1939
1940 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1941 -C pctl.startup=0.0.0.0 \
1942 -C bp.secure_memory=1 \
1943 -C bp.tzc_400.diagnostics=1 \
1944 -C cluster0.NUM_CORES=4 \
1945 -C cluster1.NUM_CORES=4 \
1946 -C cache_state_modelled=1 \
1947 -C cluster0.cpu0.CONFIG64=0 \
1948 -C cluster0.cpu1.CONFIG64=0 \
1949 -C cluster0.cpu2.CONFIG64=0 \
1950 -C cluster0.cpu3.CONFIG64=0 \
1951 -C cluster1.cpu0.CONFIG64=0 \
1952 -C cluster1.cpu1.CONFIG64=0 \
1953 -C cluster1.cpu2.CONFIG64=0 \
1954 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00001955 -C cluster0.cpu0.RVBAR=0x04002000 \
1956 -C cluster0.cpu1.RVBAR=0x04002000 \
1957 -C cluster0.cpu2.RVBAR=0x04002000 \
1958 -C cluster0.cpu3.RVBAR=0x04002000 \
1959 -C cluster1.cpu0.RVBAR=0x04002000 \
1960 -C cluster1.cpu1.RVBAR=0x04002000 \
1961 -C cluster1.cpu2.RVBAR=0x04002000 \
1962 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001963 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001964 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001965 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001966 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001967 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001968
1969Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1970It should match the address programmed into the RVBAR register as well.
1971
1972Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1973~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1974
1975The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001976boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001977
1978::
1979
1980 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1981 -C pctl.startup=0.0.0.0 \
1982 -C bp.secure_memory=1 \
1983 -C bp.tzc_400.diagnostics=1 \
1984 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001985 -C cluster0.cpu0.RVBARADDR=0x04010000 \
1986 -C cluster0.cpu1.RVBARADDR=0x04010000 \
1987 -C cluster0.cpu2.RVBARADDR=0x04010000 \
1988 -C cluster0.cpu3.RVBARADDR=0x04010000 \
1989 -C cluster1.cpu0.RVBARADDR=0x04010000 \
1990 -C cluster1.cpu1.RVBARADDR=0x04010000 \
1991 -C cluster1.cpu2.RVBARADDR=0x04010000 \
1992 -C cluster1.cpu3.RVBARADDR=0x04010000 \
1993 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1994 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001995 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001996 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001997 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001998 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001999
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002000Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2001~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002002
2003The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002004boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002005
2006::
2007
2008 <path-to>/FVP_Base_Cortex-A32x4 \
2009 -C pctl.startup=0.0.0.0 \
2010 -C bp.secure_memory=1 \
2011 -C bp.tzc_400.diagnostics=1 \
2012 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002013 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2014 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2015 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2016 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002017 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002018 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002019 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002020 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002021 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002022
2023Running the software on Juno
2024----------------------------
2025
Dan Handley610e7e12018-03-01 18:44:00 +00002026This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002027
2028To execute the software stack on Juno, the version of the Juno board recovery
2029image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2030earlier version installed or are unsure which version is installed, please
2031re-install the recovery image by following the
2032`Instructions for using Linaro's deliverables on Juno`_.
2033
Dan Handley610e7e12018-03-01 18:44:00 +00002034Preparing TF-A images
2035~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002036
Dan Handley610e7e12018-03-01 18:44:00 +00002037After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2038``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002039
2040Other Juno software information
2041~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2042
Dan Handley610e7e12018-03-01 18:44:00 +00002043Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002044software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002045get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002046configure it.
2047
2048Testing SYSTEM SUSPEND on Juno
2049~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2050
2051The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2052to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2053on Juno, at the linux shell prompt, issue the following command:
2054
2055::
2056
2057 echo +10 > /sys/class/rtc/rtc0/wakealarm
2058 echo -n mem > /sys/power/state
2059
2060The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2061wakeup interrupt from RTC.
2062
2063--------------
2064
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002065*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002066
David Cunadob2de0992017-06-29 12:01:33 +01002067.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002068.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002069.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2070.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002071.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002072.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002073.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002074.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002075.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002076.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002077.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002078.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002079.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002080.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002081.. _Firmware Update: firmware-update.rst
2082.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002083.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2084.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002085.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002086.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002087.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002088.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002089.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002090.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst