blob: 2a21bd2156f518898e33cf53e3b096a010550be6 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
David Cunado05845bf2017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010058
Louis Mayencourt545a9ed2019-03-08 15:35:40 +000059Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
60you would like to use the latest features available, download GCC 8.2-2019.01
61compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
62documents which version of the compiler to use for a given Linaro Release. Also,
63these `Linaro instructions`_ provide further guidance and a script, which can be
64used to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010065
Roberto Vargas0489bc02018-04-16 15:43:26 +010066Optionally, TF-A can be built using clang version 4.0 or newer or Arm
67Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010068
69In addition, the following optional packages and tools may be needed:
70
Sathees Balya017a67e2018-08-17 10:22:01 +010071- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
72 Tree (FDT) source files (``.dts`` files) provided with this software. The
73 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010074
Dan Handley610e7e12018-03-01 18:44:00 +000075- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010076
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010077- To create and modify the diagram files included in the documentation, `Dia`_.
78 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010079 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010080
Dan Handley610e7e12018-03-01 18:44:00 +000081Getting the TF-A source code
82----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010083
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000084Clone the repository from the Gerrit server. The project details may be found
85on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
86commit-msg hook`" clone method, which will setup the git commit hook that
87automatically generates and inserts appropriate `Change-Id:` lines in your
88commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010089
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000090Checking source code style
91~~~~~~~~~~~~~~~~~~~~~~~~~~
92
93Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
94source, for submission to the project, the source must be in compliance with
95this style guide.
96
97Additional, project-specific guidelines are defined in the `Trusted Firmware-A
98Coding Guidelines`_ document.
99
100To assist with coding style compliance, the project Makefile contains two
101targets which both utilise the `checkpatch.pl` script that ships with the Linux
102source tree. The project also defines certain *checkpatch* options in the
103``.checkpatch.conf`` file in the top-level directory.
104
105**Note:** Checkpatch errors will gate upstream merging of pull requests.
106Checkpatch warnings will not gate merging but should be reviewed and fixed if
107possible.
108
109To check the entire source tree, you must first download copies of
110``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
111in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
112environment variable to point to ``checkpatch.pl`` (with the other 2 files in
113the same directory) and build the `checkcodebase` target:
114
115::
116
117 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
118
119To just check the style on the files that differ between your local branch and
120the remote master, use:
121
122::
123
124 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
125
126If you wish to check your patch against something other than the remote master,
127set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
128is set to ``origin/master``.
129
Dan Handley610e7e12018-03-01 18:44:00 +0000130Building TF-A
131-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100132
Dan Handley610e7e12018-03-01 18:44:00 +0000133- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
134 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 For AArch64:
137
138 ::
139
140 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
141
142 For AArch32:
143
144 ::
145
146 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
147
Roberto Vargas07b1e242018-04-23 08:38:12 +0100148 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
149 ``CC`` needs to point to the clang or armclang binary, which will
150 also select the clang or armclang assembler. Be aware that the
151 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000152 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100153 known to work with TF-A.
154
155 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100156
Dan Handley610e7e12018-03-01 18:44:00 +0000157 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100158 to ``CC`` matches the string 'armclang'.
159
Dan Handley610e7e12018-03-01 18:44:00 +0000160 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100161
162 ::
163
164 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
165 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
166
167 Clang will be selected when the base name of the path assigned to ``CC``
168 contains the string 'clang'. This is to allow both clang and clang-X.Y
169 to work.
170
171 For AArch64 using clang:
172
173 ::
174
175 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
176 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
177
Dan Handley610e7e12018-03-01 18:44:00 +0000178- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100179
180 For AArch64:
181
182 ::
183
184 make PLAT=<platform> all
185
186 For AArch32:
187
188 ::
189
190 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
191
192 Notes:
193
194 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
195 `Summary of build options`_ for more information on available build
196 options.
197
198 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
199
200 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100201 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000202 provided by TF-A to demonstrate how PSCI Library can be integrated with
203 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
204 include other runtime services, for example Trusted OS services. A guide
205 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
206 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100207
208 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
209 image, is not compiled in by default. Refer to the
210 `Building the Test Secure Payload`_ section below.
211
212 - By default this produces a release version of the build. To produce a
213 debug version instead, refer to the "Debugging options" section below.
214
215 - The build process creates products in a ``build`` directory tree, building
216 the objects and binaries for each boot loader stage in separate
217 sub-directories. The following boot loader binary files are created
218 from the corresponding ELF files:
219
220 - ``build/<platform>/<build-type>/bl1.bin``
221 - ``build/<platform>/<build-type>/bl2.bin``
222 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
223 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
224
225 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
226 is either ``debug`` or ``release``. The actual number of images might differ
227 depending on the platform.
228
229- Build products for a specific build variant can be removed using:
230
231 ::
232
233 make DEBUG=<D> PLAT=<platform> clean
234
235 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
236
237 The build tree can be removed completely using:
238
239 ::
240
241 make realclean
242
243Summary of build options
244~~~~~~~~~~~~~~~~~~~~~~~~
245
Dan Handley610e7e12018-03-01 18:44:00 +0000246The TF-A build system supports the following build options. Unless mentioned
247otherwise, these options are expected to be specified at the build command
248line and are not to be modified in any component makefiles. Note that the
249build system doesn't track dependency for build options. Therefore, if any of
250the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100251performed.
252
253Common build options
254^^^^^^^^^^^^^^^^^^^^
255
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100256- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
257 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
258 code having a smaller resulting size.
259
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100260- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
261 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
262 directory containing the SP source, relative to the ``bl32/``; the directory
263 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
266 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
267 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100268
Dan Handley610e7e12018-03-01 18:44:00 +0000269- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
270 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
271 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
272 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Dan Handley610e7e12018-03-01 18:44:00 +0000274- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
275 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
276 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100278- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000279 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
280 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100281
282- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000283 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100284
John Tsichritzisee10e792018-06-06 09:38:10 +0100285- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000286 BL2 at EL3 execution level.
287
John Tsichritzisee10e792018-06-06 09:38:10 +0100288- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000289 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
290 the RW sections in RAM, while leaving the RO sections in place. This option
291 enable this use-case. For now, this option is only supported when BL2_AT_EL3
292 is set to '1'.
293
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100294- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000295 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
296 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100297
298- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
299 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
300 this file name will be used to save the key.
301
302- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000303 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
304 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100305
John Tsichritzisee10e792018-06-06 09:38:10 +0100306- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100307 Trusted OS Extra1 image for the ``fip`` target.
308
John Tsichritzisee10e792018-06-06 09:38:10 +0100309- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100310 Trusted OS Extra2 image for the ``fip`` target.
311
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100312- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
313 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
314 this file name will be used to save the key.
315
316- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000317 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100318
319- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
320 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
321 this file name will be used to save the key.
322
323- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
324 compilation of each build. It must be set to a C string (including quotes
325 where applicable). Defaults to a string that contains the time and date of
326 the compilation.
327
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100328- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000329 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100330
331- ``CFLAGS``: Extra user options appended on the compiler's command line in
332 addition to the options set by the build system.
333
334- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
335 release several CPUs out of reset. It can take either 0 (several CPUs may be
336 brought up) or 1 (only one CPU will ever be brought up during cold reset).
337 Default is 0. If the platform always brings up a single CPU, there is no
338 need to distinguish between primary and secondary CPUs and the boot path can
339 be optimised. The ``plat_is_my_cpu_primary()`` and
340 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
341 to be implemented in this case.
342
343- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
344 register state when an unexpected exception occurs during execution of
345 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
346 this is only enabled for a debug build of the firmware.
347
348- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
349 certificate generation tool to create new keys in case no valid keys are
350 present or specified. Allowed options are '0' or '1'. Default is '1'.
351
352- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
353 the AArch32 system registers to be included when saving and restoring the
354 CPU context. The option must be set to 0 for AArch64-only platforms (that
355 is on hardware that does not implement AArch32, or at least not at EL1 and
356 higher ELs). Default value is 1.
357
358- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
359 registers to be included when saving and restoring the CPU context. Default
360 is 0.
361
Alexei Fedorov2831d582019-03-13 11:05:07 +0000362- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
363 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
364 registers to be included when saving and restoring the CPU context as
365 part of world switch. Default value is 0 and this is an experimental feature.
366 Note that Pointer Authentication is enabled for Non-secure world irrespective
367 of the value of this flag if the CPU supports it.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000368
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100369- ``DEBUG``: Chooses between a debug and release build. It can take either 0
370 (release) or 1 (debug) as values. 0 is the default.
371
Christoph Müllner4f088e42019-04-24 09:45:30 +0200372- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
373 of the binary image. If set to 1, then only the ELF image is built.
374 0 is the default.
375
John Tsichritzisee10e792018-06-06 09:38:10 +0100376- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
377 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100378 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
379 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100380
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100381- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
382 the normal boot flow. It must specify the entry point address of the EL3
383 payload. Please refer to the "Booting an EL3 payload" section for more
384 details.
385
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100386- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100387 This is an optional architectural feature available on v8.4 onwards. Some
388 v8.2 implementations also implement an AMU and this option can be used to
389 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100390
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100391- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
392 are compiled out. For debug builds, this option defaults to 1, and calls to
393 ``assert()`` are left in place. For release builds, this option defaults to 0
394 and calls to ``assert()`` function are compiled out. This option can be set
395 independently of ``DEBUG``. It can also be used to hide any auxiliary code
396 that is only required for the assertion and does not fit in the assertion
397 itself.
398
Douglas Raillard77414632018-08-21 12:54:45 +0100399- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
400 dumps or not. It is supported in both AArch64 and AArch32. However, in
401 AArch32 the format of the frame records are not defined in the AAPCS and they
402 are defined by the implementation. This implementation of backtrace only
403 supports the format used by GCC when T32 interworking is disabled. For this
404 reason enabling this option in AArch32 will force the compiler to only
405 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000406 builds, but this behaviour can be overridden in each platform's Makefile or
407 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100408
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100409- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
410 feature. MPAM is an optional Armv8.4 extension that enables various memory
411 system components and resources to define partitions; software running at
412 various ELs can assign themselves to desired partition to control their
413 performance aspects.
414
415 When this option is set to ``1``, EL3 allows lower ELs to access their own
416 MPAM registers without trapping into EL3. This option doesn't make use of
417 partitioning in EL3, however. Platform initialisation code should configure
418 and use partitions in EL3 as required. This option defaults to ``0``.
419
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000420- ``ENABLE_PAUTH``: Boolean option to enable ARMv8.3 Pointer Authentication
Ambroise Vincentc3568ef2019-03-14 10:53:16 +0000421 support for TF-A BL images itself. If enabled, it is needed to use a compiler
Alexei Fedorov2831d582019-03-13 11:05:07 +0000422 that supports the option ``-msign-return-address``. This flag defaults to 0
423 and this is an experimental feature.
424 Note that Pointer Authentication is enabled for Non-secure world irrespective
425 of the value of this flag if the CPU supports it.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000426
Soby Mathew078f1a42018-08-28 11:13:55 +0100427- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
428 support within generic code in TF-A. This option is currently only supported
429 in BL31. Default is 0.
430
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100431- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
432 Measurement Framework(PMF). Default is 0.
433
434- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
435 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
436 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
437 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
438 software.
439
440- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000441 instrumentation which injects timestamp collection points into TF-A to
442 allow runtime performance to be measured. Currently, only PSCI is
443 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
444 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100445
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100446- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100447 extensions. This is an optional architectural feature for AArch64.
448 The default is 1 but is automatically disabled when the target architecture
449 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100450
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200451- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
452 Refer to the `Secure Partition Manager Design guide`_ for more details about
453 this feature. Default is 0.
454
David Cunadoce88eee2017-10-20 11:30:57 +0100455- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
456 (SVE) for the Non-secure world only. SVE is an optional architectural feature
457 for AArch64. Note that when SVE is enabled for the Non-secure world, access
458 to SIMD and floating-point functionality from the Secure world is disabled.
459 This is to avoid corruption of the Non-secure world data in the Z-registers
460 which are aliased by the SIMD and FP registers. The build option is not
461 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
462 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
463 1. The default is 1 but is automatically disabled when the target
464 architecture is AArch32.
465
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100466- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000467 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
468 default value is set to "none". "strong" is the recommended stack protection
469 level if this feature is desired. "none" disables the stack protection. For
470 all values other than "none", the ``plat_get_stack_protector_canary()``
471 platform hook needs to be implemented. The value is passed as the last
472 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100473
474- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
475 deprecated platform APIs, helper functions or drivers within Trusted
476 Firmware as error. It can take the value 1 (flag the use of deprecated
477 APIs as error) or 0. The default is 0.
478
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100479- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
480 targeted at EL3. When set ``0`` (default), no exceptions are expected or
481 handled at EL3, and a panic will result. This is supported only for AArch64
482 builds.
483
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000484- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000485 injection from lower ELs, and this build option enables lower ELs to use
486 Error Records accessed via System Registers to inject faults. This is
487 applicable only to AArch64 builds.
488
489 This feature is intended for testing purposes only, and is advisable to keep
490 disabled for production images.
491
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492- ``FIP_NAME``: This is an optional build option which specifies the FIP
493 filename for the ``fip`` target. Default is ``fip.bin``.
494
495- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
496 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
497
498- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
499 tool to create certificates as per the Chain of Trust described in
500 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100501 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100502
503 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
504 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
505 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100506 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100507
508 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
509 images will not include support for Trusted Board Boot. The FIP will still
510 include the corresponding certificates. This FIP can be used to verify the
511 Chain of Trust on the host machine through other mechanisms.
512
513 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100514 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100515 will not include the corresponding certificates, causing a boot failure.
516
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100517- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
518 inherent support for specific EL3 type interrupts. Setting this build option
519 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
520 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
521 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
522 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
523 the Secure Payload interrupts needs to be synchronously handed over to Secure
524 EL1 for handling. The default value of this option is ``0``, which means the
525 Group 0 interrupts are assumed to be handled by Secure EL1.
526
527 .. __: `platform-interrupt-controller-API.rst`
528 .. __: `interrupt-framework-design.rst`
529
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700530- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
531 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
532 ``0`` (default), these exceptions will be trapped in the current exception
533 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100534
Dan Handley610e7e12018-03-01 18:44:00 +0000535- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100536 software operations are required for CPUs to enter and exit coherency.
537 However, there exists newer systems where CPUs' entry to and exit from
538 coherency is managed in hardware. Such systems require software to only
539 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley610e7e12018-03-01 18:44:00 +0000540 active software management. In such systems, this boolean option enables
541 TF-A to carry out build and run-time optimizations during boot and power
542 management operations. This option defaults to 0 and if it is enabled,
543 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100544
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100545 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
546 translation library (xlat tables v2) must be used; version 1 of translation
547 library is not supported.
548
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100549- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
550 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
551 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
552 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
553 images.
554
Soby Mathew13b16052017-08-31 11:49:32 +0100555- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
556 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000557 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
558 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
559 compliant and is retained only for compatibility. The default value of this
560 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100561
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800562- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000563 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800564 The default value of this flag is ``sha256``.
565
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100566- ``LDFLAGS``: Extra user options appended to the linkers' command line in
567 addition to the one set by the build system.
568
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100569- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
570 output compiled into the build. This should be one of the following:
571
572 ::
573
574 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100575 10 (LOG_LEVEL_ERROR)
576 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100577 30 (LOG_LEVEL_WARNING)
578 40 (LOG_LEVEL_INFO)
579 50 (LOG_LEVEL_VERBOSE)
580
John Tsichritzis35006c42018-10-05 12:02:29 +0100581 All log output up to and including the selected log level is compiled into
582 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100583
584- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
585 specifies the file that contains the Non-Trusted World private key in PEM
586 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
587
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100588- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100589 optional. It is only needed if the platform makefile specifies that it
590 is required in order to build the ``fwu_fip`` target.
591
592- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
593 contents upon world switch. It can take either 0 (don't save and restore) or
594 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
595 wants the timer registers to be saved and restored.
596
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100597- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800598 for the BL image. It can be either 0 (include) or 1 (remove). The default
599 value is 0.
600
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100601- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
602 the underlying hardware is not a full PL011 UART but a minimally compliant
603 generic UART, which is a subset of the PL011. The driver will not access
604 any register that is not part of the SBSA generic UART specification.
605 Default value is 0 (a full PL011 compliant UART is present).
606
Dan Handley610e7e12018-03-01 18:44:00 +0000607- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
608 must be subdirectory of any depth under ``plat/``, and must contain a
609 platform makefile named ``platform.mk``. For example, to build TF-A for the
610 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100611
612- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
613 instead of the normal boot flow. When defined, it must specify the entry
614 point address for the preloaded BL33 image. This option is incompatible with
615 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
616 over ``PRELOADED_BL33_BASE``.
617
618- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
619 vector address can be programmed or is fixed on the platform. It can take
620 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
621 programmable reset address, it is expected that a CPU will start executing
622 code directly at the right address, both on a cold and warm reset. In this
623 case, there is no need to identify the entrypoint on boot and the boot path
624 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
625 does not need to be implemented in this case.
626
627- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000628 possible for the PSCI power-state parameter: original and extended State-ID
629 formats. This flag if set to 1, configures the generic PSCI layer to use the
630 extended format. The default value of this flag is 0, which means by default
631 the original power-state format is used by the PSCI implementation. This flag
632 should be specified by the platform makefile and it governs the return value
633 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
634 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
635 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100636
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100637- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
638 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
639 or later CPUs.
640
641 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
642 set to ``1``.
643
644 This option is disabled by default.
645
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100646- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
647 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
648 entrypoint) or 1 (CPU reset to BL31 entrypoint).
649 The default value is 0.
650
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100651- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
652 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000653 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100654 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100655
656- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
657 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
658 file name will be used to save the key.
659
660- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
661 certificate generation tool to save the keys used to establish the Chain of
662 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
663
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100664- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
665 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100666 target.
667
668- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100669 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100670 this file name will be used to save the key.
671
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100672- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100673 optional. It is only needed if the platform makefile specifies that it
674 is required in order to build the ``fwu_fip`` target.
675
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100676- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
677 Delegated Exception Interface to BL31 image. This defaults to ``0``.
678
679 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
680 set to ``1``.
681
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100682- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
683 isolated on separate memory pages. This is a trade-off between security and
684 memory usage. See "Isolating code and read-only data on separate memory
685 pages" section in `Firmware Design`_. This flag is disabled by default and
686 affects all BL images.
687
Dan Handley610e7e12018-03-01 18:44:00 +0000688- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
689 This build option is only valid if ``ARCH=aarch64``. The value should be
690 the path to the directory containing the SPD source, relative to
691 ``services/spd/``; the directory is expected to contain a makefile called
692 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100693
694- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
695 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
696 execution in BL1 just before handing over to BL31. At this point, all
697 firmware images have been loaded in memory, and the MMU and caches are
698 turned off. Refer to the "Debugging options" section for more details.
699
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100700- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200701 secure interrupts (caught through the FIQ line). Platforms can enable
702 this directive if they need to handle such interruption. When enabled,
703 the FIQ are handled in monitor mode and non secure world is not allowed
704 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
705 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
706
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100707- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
708 Boot feature. When set to '1', BL1 and BL2 images include support to load
709 and verify the certificates and images in a FIP, and BL1 includes support
710 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100711 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100712 ``GENERATE_COT`` option.
713
714 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
715 already exist in disk, they will be overwritten without further notice.
716
717- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
718 specifies the file that contains the Trusted World private key in PEM
719 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
720
721- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
722 synchronous, (see "Initializing a BL32 Image" section in
723 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
724 synchronous method) or 1 (BL32 is initialized using asynchronous method).
725 Default is 0.
726
727- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
728 routing model which routes non-secure interrupts asynchronously from TSP
729 to EL3 causing immediate preemption of TSP. The EL3 is responsible
730 for saving and restoring the TSP context in this routing model. The
731 default routing model (when the value is 0) is to route non-secure
732 interrupts to TSP allowing it to save its context and hand over
733 synchronously to EL3 via an SMC.
734
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000735 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
736 must also be set to ``1``.
737
Varun Wadekar4d034c52019-01-11 14:47:48 -0800738- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
739 linker. When the ``LINKER`` build variable points to the armlink linker,
740 this flag is enabled automatically. To enable support for armlink, platforms
741 will have to provide a scatter file for the BL image. Currently, Tegra
742 platforms use the armlink support to compile BL3-1 images.
743
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100744- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
745 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000746 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100747 (Coherent memory region is included) or 0 (Coherent memory region is
748 excluded). Default is 1.
749
John Tsichritzis2e42b622019-03-19 12:12:55 +0000750- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
751 This feature creates a library of functions to be placed in ROM and thus
752 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
753 is 0.
754
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100755- ``V``: Verbose build. If assigned anything other than 0, the build commands
756 are printed. Default is 0.
757
Dan Handley610e7e12018-03-01 18:44:00 +0000758- ``VERSION_STRING``: String used in the log output for each TF-A image.
759 Defaults to a string formed by concatenating the version number, build type
760 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100761
762- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
763 the CPU after warm boot. This is applicable for platforms which do not
764 require interconnect programming to enable cache coherency (eg: single
765 cluster platforms). If this option is enabled, then warm boot path
766 enables D-caches immediately after enabling MMU. This option defaults to 0.
767
Dan Handley610e7e12018-03-01 18:44:00 +0000768Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100769^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
770
771- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
772 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
773 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
774 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
775 flag.
776
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100777- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
778 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
779 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
780 match the frame used by the Non-Secure image (normally the Linux kernel).
781 Default is true (access to the frame is allowed).
782
783- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000784 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100785 an error is encountered during the boot process (for example, when an image
786 could not be loaded or authenticated). The watchdog is enabled in the early
787 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
788 Trusted Watchdog may be disabled at build time for testing or development
789 purposes.
790
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100791- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
792 have specific values at boot. This boolean option allows the Trusted Firmware
793 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000794 values before jumping to BL33. This option defaults to 0 (disabled). For
795 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
796 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
797 to the location of a device tree blob (DTB) already loaded in memory. The
798 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
799 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100800
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100801- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
802 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
803 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
804 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
805 this flag is 0. Note that this option is not used on FVP platforms.
806
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100807- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
808 for the construction of composite state-ID in the power-state parameter.
809 The existing PSCI clients currently do not support this encoding of
810 State-ID yet. Hence this flag is used to configure whether to use the
811 recommended State-ID encoding or not. The default value of this flag is 0,
812 in which case the platform is configured to expect NULL in the State-ID
813 field of power-state parameter.
814
815- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
816 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000817 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100818 must be specified using the ``ROT_KEY`` option when building the Trusted
819 Firmware. This private key will be used by the certificate generation tool
820 to sign the BL2 and Trusted Key certificates. Available options for
821 ``ARM_ROTPK_LOCATION`` are:
822
823 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
824 registers. The private key corresponding to this ROTPK hash is not
825 currently available.
826 - ``devel_rsa`` : return a development public key hash embedded in the BL1
827 and BL2 binaries. This hash has been obtained from the RSA public key
828 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
829 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
830 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800831 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
832 and BL2 binaries. This hash has been obtained from the ECDSA public key
833 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
834 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
835 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100836
837- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
838
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800839 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100840 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100841 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
842 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100843
Dan Handley610e7e12018-03-01 18:44:00 +0000844- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
845 of the translation tables library instead of version 2. It is set to 0 by
846 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100847
Dan Handley610e7e12018-03-01 18:44:00 +0000848- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
849 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
850 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100851 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
852
Dan Handley610e7e12018-03-01 18:44:00 +0000853For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100854map is explained in the `Firmware Design`_.
855
Dan Handley610e7e12018-03-01 18:44:00 +0000856Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100857^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
858
859- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
860 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
861 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000862 TF-A no longer supports earlier SCP versions. If this option is set to 1
863 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100864
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100865- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
866 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100867 during boot. Default is 1.
868
Soby Mathew1ced6b82017-06-12 12:37:10 +0100869- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
870 instead of SCPI/BOM driver for communicating with the SCP during power
871 management operations and for SCP RAM Firmware transfer. If this option
872 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100873
Dan Handley610e7e12018-03-01 18:44:00 +0000874Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100875^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
876
877- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000878 build the topology tree within TF-A. By default TF-A is configured for dual
879 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100880
881- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
882 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
883 explained in the options below:
884
885 - ``FVP_CCI`` : The CCI driver is selected. This is the default
886 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
887 - ``FVP_CCN`` : The CCN driver is selected. This is the default
888 if ``FVP_CLUSTER_COUNT`` > 2.
889
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000890- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
891 a single cluster. This option defaults to 4.
892
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000893- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
894 in the system. This option defaults to 1. Note that the build option
895 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
896
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100897- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
898
899 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
900 - ``FVP_GICV2`` : The GICv2 only driver is selected
901 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100902
903- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
904 for functions that wait for an arbitrary time length (udelay and mdelay).
905 The default value is 0.
906
Soby Mathewb1bf0442018-02-16 14:52:52 +0000907- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
908 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
909 details on HW_CONFIG. By default, this is initialized to a sensible DTS
910 file in ``fdts/`` folder depending on other build options. But some cases,
911 like shifted affinity format for MPIDR, cannot be detected at build time
912 and this option is needed to specify the appropriate DTS file.
913
914- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
915 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
916 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
917 HW_CONFIG blob instead of the DTS file. This option is useful to override
918 the default HW_CONFIG selected by the build system.
919
Summer Qin13b95c22018-03-02 15:51:14 +0800920ARM JUNO platform specific build options
921^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
922
923- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
924 Media Protection (TZ-MP1). Default value of this flag is 0.
925
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100926Debugging options
927~~~~~~~~~~~~~~~~~
928
929To compile a debug version and make the build more verbose use
930
931::
932
933 make PLAT=<platform> DEBUG=1 V=1 all
934
935AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
936example DS-5) might not support this and may need an older version of DWARF
937symbols to be emitted by GCC. This can be achieved by using the
938``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
939version to 2 is recommended for DS-5 versions older than 5.16.
940
941When debugging logic problems it might also be useful to disable all compiler
942optimizations by using ``-O0``.
943
944NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000945might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100946platforms** section in the `Firmware Design`_).
947
948Extra debug options can be passed to the build system by setting ``CFLAGS`` or
949``LDFLAGS``:
950
951.. code:: makefile
952
953 CFLAGS='-O0 -gdwarf-2' \
954 make PLAT=<platform> DEBUG=1 V=1 all
955
956Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
957ignored as the linker is called directly.
958
959It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000960post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
961``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100962section. In this case, the developer may take control of the target using a
963debugger when indicated by the console output. When using DS-5, the following
964commands can be used:
965
966::
967
968 # Stop target execution
969 interrupt
970
971 #
972 # Prepare your debugging environment, e.g. set breakpoints
973 #
974
975 # Jump over the debug loop
976 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
977
978 # Resume execution
979 continue
980
981Building the Test Secure Payload
982~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
983
984The TSP is coupled with a companion runtime service in the BL31 firmware,
985called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
986must be recompiled as well. For more information on SPs and SPDs, see the
987`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
988
Dan Handley610e7e12018-03-01 18:44:00 +0000989First clean the TF-A build directory to get rid of any previous BL31 binary.
990Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100991
992::
993
994 make PLAT=<platform> SPD=tspd all
995
996An additional boot loader binary file is created in the ``build`` directory:
997
998::
999
1000 build/<platform>/<build-type>/bl32.bin
1001
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001002
1003Building and using the FIP tool
1004~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1005
Dan Handley610e7e12018-03-01 18:44:00 +00001006Firmware Image Package (FIP) is a packaging format used by TF-A to package
1007firmware images in a single binary. The number and type of images that should
1008be packed in a FIP is platform specific and may include TF-A images and other
1009firmware images required by the platform. For example, most platforms require
1010a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1011U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001012
Dan Handley610e7e12018-03-01 18:44:00 +00001013The TF-A build system provides the make target ``fip`` to create a FIP file
1014for the specified platform using the FIP creation tool included in the TF-A
1015project. Examples below show how to build a FIP file for FVP, packaging TF-A
1016and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001017
1018For AArch64:
1019
1020::
1021
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001022 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001023
1024For AArch32:
1025
1026::
1027
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001028 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001029
1030The resulting FIP may be found in:
1031
1032::
1033
1034 build/fvp/<build-type>/fip.bin
1035
1036For advanced operations on FIP files, it is also possible to independently build
1037the tool and create or modify FIPs using this tool. To do this, follow these
1038steps:
1039
1040It is recommended to remove old artifacts before building the tool:
1041
1042::
1043
1044 make -C tools/fiptool clean
1045
1046Build the tool:
1047
1048::
1049
1050 make [DEBUG=1] [V=1] fiptool
1051
1052The tool binary can be located in:
1053
1054::
1055
1056 ./tools/fiptool/fiptool
1057
Alexei Fedorov2831d582019-03-13 11:05:07 +00001058Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001059options.
1060
1061Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1062
1063::
1064
1065 ./tools/fiptool/fiptool create \
1066 --tb-fw build/<platform>/<build-type>/bl2.bin \
1067 --soc-fw build/<platform>/<build-type>/bl31.bin \
1068 fip.bin
1069
1070Example 2: view the contents of an existing Firmware package:
1071
1072::
1073
1074 ./tools/fiptool/fiptool info <path-to>/fip.bin
1075
1076Example 3: update the entries of an existing Firmware package:
1077
1078::
1079
1080 # Change the BL2 from Debug to Release version
1081 ./tools/fiptool/fiptool update \
1082 --tb-fw build/<platform>/release/bl2.bin \
1083 build/<platform>/debug/fip.bin
1084
1085Example 4: unpack all entries from an existing Firmware package:
1086
1087::
1088
1089 # Images will be unpacked to the working directory
1090 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1091
1092Example 5: remove an entry from an existing Firmware package:
1093
1094::
1095
1096 ./tools/fiptool/fiptool remove \
1097 --tb-fw build/<platform>/debug/fip.bin
1098
1099Note that if the destination FIP file exists, the create, update and
1100remove operations will automatically overwrite it.
1101
1102The unpack operation will fail if the images already exist at the
1103destination. In that case, use -f or --force to continue.
1104
1105More information about FIP can be found in the `Firmware Design`_ document.
1106
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001107Building FIP images with support for Trusted Board Boot
1108~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1109
1110Trusted Board Boot primarily consists of the following two features:
1111
1112- Image Authentication, described in `Trusted Board Boot`_, and
1113- Firmware Update, described in `Firmware Update`_
1114
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001115The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001116images with support for these features:
1117
1118#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1119 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001120 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001121 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001122 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001123 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001124
1125 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1126 source files the modules depend upon.
1127 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1128 options required to build the mbed TLS sources.
1129
1130 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001131 license. Using mbed TLS source code will affect the licensing of TF-A
1132 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001133
1134#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001135 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001136
1137 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1138 - ``TRUSTED_BOARD_BOOT=1``
1139 - ``GENERATE_COT=1``
1140
Dan Handley610e7e12018-03-01 18:44:00 +00001141 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001142 specified at build time. Two locations are currently supported (see
1143 ``ARM_ROTPK_LOCATION`` build option):
1144
1145 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1146 root-key storage registers present in the platform. On Juno, this
1147 registers are read-only. On FVP Base and Cortex models, the registers
1148 are read-only, but the value can be specified using the command line
1149 option ``bp.trusted_key_storage.public_key`` when launching the model.
1150 On both Juno and FVP models, the default value corresponds to an
1151 ECDSA-SECP256R1 public key hash, whose private part is not currently
1152 available.
1153
1154 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001155 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001156 found in ``plat/arm/board/common/rotpk``.
1157
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001158 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001159 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001160 found in ``plat/arm/board/common/rotpk``.
1161
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001162 Example of command line using RSA development keys:
1163
1164 ::
1165
1166 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1167 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1168 ARM_ROTPK_LOCATION=devel_rsa \
1169 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1170 BL33=<path-to>/<bl33_image> \
1171 all fip
1172
1173 The result of this build will be the bl1.bin and the fip.bin binaries. This
1174 FIP will include the certificates corresponding to the Chain of Trust
1175 described in the TBBR-client document. These certificates can also be found
1176 in the output build directory.
1177
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001178#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001179 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001180 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001181 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001182
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001183 - NS_BL2U. The AP non-secure Firmware Updater image.
1184 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001185
1186 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1187 targets using RSA development:
1188
1189 ::
1190
1191 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1192 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1193 ARM_ROTPK_LOCATION=devel_rsa \
1194 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1195 BL33=<path-to>/<bl33_image> \
1196 SCP_BL2=<path-to>/<scp_bl2_image> \
1197 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1198 NS_BL2U=<path-to>/<ns_bl2u_image> \
1199 all fip fwu_fip
1200
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001201 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001202 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1203 to the command line above.
1204
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001205 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1206 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001207
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001208 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1209 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001210 Chain of Trust described in the TBBR-client document. These certificates
1211 can also be found in the output build directory.
1212
1213Building the Certificate Generation Tool
1214~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1215
Dan Handley610e7e12018-03-01 18:44:00 +00001216The ``cert_create`` tool is built as part of the TF-A build process when the
1217``fip`` make target is specified and TBB is enabled (as described in the
1218previous section), but it can also be built separately with the following
1219command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001220
1221::
1222
1223 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1224
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001225For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001226'cert_create' tool can be built with the following command. Note that the target
1227platform must define its IDs within a ``platform_oid.h`` header file for the
1228build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001229
1230::
1231
Paul Beesley62761cd2019-04-11 13:35:26 +01001232 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001233
1234``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1235verbose. The following command should be used to obtain help about the tool:
1236
1237::
1238
1239 ./tools/cert_create/cert_create -h
1240
1241Building a FIP for Juno and FVP
1242-------------------------------
1243
1244This section provides Juno and FVP specific instructions to build Trusted
1245Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001246a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001247
David Cunadob2de0992017-06-29 12:01:33 +01001248Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1249onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001250
Joel Huttonfe027712018-03-19 11:59:57 +00001251Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001252different one. Mixing instructions for different platforms may result in
1253corrupted binaries.
1254
Joel Huttonfe027712018-03-19 11:59:57 +00001255Note: The uboot image downloaded by the Linaro workspace script does not always
1256match the uboot image packaged as BL33 in the corresponding fip file. It is
1257recommended to use the version that is packaged in the fip file using the
1258instructions below.
1259
Soby Mathewecd94ad2018-05-09 13:59:29 +01001260Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1261by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1262section for more info on selecting the right FDT to use.
1263
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001264#. Clean the working directory
1265
1266 ::
1267
1268 make realclean
1269
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001270#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001271
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001272 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001273 package included in the Linaro release:
1274
1275 ::
1276
1277 # Build the fiptool
1278 make [DEBUG=1] [V=1] fiptool
1279
1280 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001281 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001282
1283 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001284 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001285 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001286
Joel Huttonfe027712018-03-19 11:59:57 +00001287 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001288 exist in the current directory. If that is the case, either delete those
1289 files or use the ``--force`` option to overwrite.
1290
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001291 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1292 world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001293
Dan Handley610e7e12018-03-01 18:44:00 +00001294#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001295
1296 ::
1297
1298 # AArch64
1299 make PLAT=fvp BL33=nt-fw.bin all fip
1300
1301 # AArch32
1302 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1303
Dan Handley610e7e12018-03-01 18:44:00 +00001304#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001305
1306 For AArch64:
1307
1308 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1309 as a build parameter.
1310
1311 ::
1312
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001313 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001314
1315 For AArch32:
1316
1317 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1318 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1319 separately for AArch32.
1320
1321 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1322 to the AArch32 Linaro cross compiler.
1323
1324 ::
1325
1326 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1327
1328 - Build BL32 in AArch32.
1329
1330 ::
1331
1332 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1333 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1334
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001335 - Save ``bl32.bin`` to a temporary location and clean the build products.
1336
1337 ::
1338
1339 cp <path-to-build>/bl32.bin <path-to-temporary>
1340 make realclean
1341
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001342 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1343 must point to the AArch64 Linaro cross compiler.
1344
1345 ::
1346
1347 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1348
1349 - The following parameters should be used to build BL1 and BL2 in AArch64
1350 and point to the BL32 file.
1351
1352 ::
1353
Soby Mathew97b1bff2018-09-27 16:46:41 +01001354 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001355 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1356 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001357
1358The resulting BL1 and FIP images may be found in:
1359
1360::
1361
1362 # Juno
1363 ./build/juno/release/bl1.bin
1364 ./build/juno/release/fip.bin
1365
1366 # FVP
1367 ./build/fvp/release/bl1.bin
1368 ./build/fvp/release/fip.bin
1369
Roberto Vargas096f3a02017-10-17 10:19:00 +01001370
1371Booting Firmware Update images
1372-------------------------------------
1373
1374When Firmware Update (FWU) is enabled there are at least 2 new images
1375that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1376FWU FIP.
1377
1378Juno
1379~~~~
1380
1381The new images must be programmed in flash memory by adding
1382an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1383on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1384Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1385programming" for more information. User should ensure these do not
1386overlap with any other entries in the file.
1387
1388::
1389
1390 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1391 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1392 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1393 NOR10LOAD: 00000000 ;Image Load Address
1394 NOR10ENTRY: 00000000 ;Image Entry Point
1395
1396 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1397 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1398 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1399 NOR11LOAD: 00000000 ;Image Load Address
1400
1401The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1402In the same way, the address ns_bl2u_base_address is the value of
1403NS_BL2U_BASE - 0x8000000.
1404
1405FVP
1406~~~
1407
1408The additional fip images must be loaded with:
1409
1410::
1411
1412 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1413 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1414
1415The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1416In the same way, the address ns_bl2u_base_address is the value of
1417NS_BL2U_BASE.
1418
1419
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001420EL3 payloads alternative boot flow
1421----------------------------------
1422
1423On a pre-production system, the ability to execute arbitrary, bare-metal code at
1424the highest exception level is required. It allows full, direct access to the
1425hardware, for example to run silicon soak tests.
1426
1427Although it is possible to implement some baremetal secure firmware from
1428scratch, this is a complex task on some platforms, depending on the level of
1429configuration required to put the system in the expected state.
1430
1431Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001432``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1433boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1434other BL images and passing control to BL31. It reduces the complexity of
1435developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001436
1437- putting the system into a known architectural state;
1438- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001439- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001440
Dan Handley610e7e12018-03-01 18:44:00 +00001441When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001442TrustZone controller is simplified such that only region 0 is enabled and is
1443configured to permit secure access only. This gives full access to the whole
1444DRAM to the EL3 payload.
1445
1446The system is left in the same state as when entering BL31 in the default boot
1447flow. In particular:
1448
1449- Running in EL3;
1450- Current state is AArch64;
1451- Little-endian data access;
1452- All exceptions disabled;
1453- MMU disabled;
1454- Caches disabled.
1455
1456Booting an EL3 payload
1457~~~~~~~~~~~~~~~~~~~~~~
1458
1459The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001460not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001461
1462- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1463 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001464 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001465
1466- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1467 run-time.
1468
1469To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1470used. The infinite loop that it introduces in BL1 stops execution at the right
1471moment for a debugger to take control of the target and load the payload (for
1472example, over JTAG).
1473
1474It is expected that this loading method will work in most cases, as a debugger
1475connection is usually available in a pre-production system. The user is free to
1476use any other platform-specific mechanism to load the EL3 payload, though.
1477
1478Booting an EL3 payload on FVP
1479^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1480
1481The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1482the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1483is undefined on the FVP platform and the FVP platform code doesn't clear it.
1484Therefore, one must modify the way the model is normally invoked in order to
1485clear the mailbox at start-up.
1486
1487One way to do that is to create an 8-byte file containing all zero bytes using
1488the following command:
1489
1490::
1491
1492 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1493
1494and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1495using the following model parameters:
1496
1497::
1498
1499 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1500 --data=mailbox.dat@0x04000000 [Foundation FVP]
1501
1502To provide the model with the EL3 payload image, the following methods may be
1503used:
1504
1505#. If the EL3 payload is able to execute in place, it may be programmed into
1506 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1507 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1508 used for the FIP):
1509
1510 ::
1511
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001512 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001513
1514 On Foundation FVP, there is no flash loader component and the EL3 payload
1515 may be programmed anywhere in flash using method 3 below.
1516
1517#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1518 command may be used to load the EL3 payload ELF image over JTAG:
1519
1520 ::
1521
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001522 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001523
1524#. The EL3 payload may be pre-loaded in volatile memory using the following
1525 model parameters:
1526
1527 ::
1528
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001529 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1530 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001531
1532 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001533 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001534
1535Booting an EL3 payload on Juno
1536^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1537
1538If the EL3 payload is able to execute in place, it may be programmed in flash
1539memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1540on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1541Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1542programming" for more information.
1543
1544Alternatively, the same DS-5 command mentioned in the FVP section above can
1545be used to load the EL3 payload's ELF file over JTAG on Juno.
1546
1547Preloaded BL33 alternative boot flow
1548------------------------------------
1549
1550Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001551on TF-A to load it. This may simplify packaging of the normal world code and
1552improve performance in a development environment. When secure world cold boot
1553is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001554
1555For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001556used when compiling TF-A. For example, the following command will create a FIP
1557without a BL33 and prepare to jump to a BL33 image loaded at address
15580x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001559
1560::
1561
1562 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1563
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001564Boot of a preloaded kernel image on Base FVP
1565~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001566
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001567The following example uses a simplified boot flow by directly jumping from the
1568TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1569useful if both the kernel and the device tree blob (DTB) are already present in
1570memory (like in FVP).
1571
1572For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1573address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001574
1575::
1576
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001577 CROSS_COMPILE=aarch64-linux-gnu- \
1578 make PLAT=fvp DEBUG=1 \
1579 RESET_TO_BL31=1 \
1580 ARM_LINUX_KERNEL_AS_BL33=1 \
1581 PRELOADED_BL33_BASE=0x80080000 \
1582 ARM_PRELOADED_DTB_BASE=0x82000000 \
1583 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001584
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001585Now, it is needed to modify the DTB so that the kernel knows the address of the
1586ramdisk. The following script generates a patched DTB from the provided one,
1587assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1588script assumes that the user is using a ramdisk image prepared for U-Boot, like
1589the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1590offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001591
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001592.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001593
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001594 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001595
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001596 # Path to the input DTB
1597 KERNEL_DTB=<path-to>/<fdt>
1598 # Path to the output DTB
1599 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1600 # Base address of the ramdisk
1601 INITRD_BASE=0x84000000
1602 # Path to the ramdisk
1603 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001604
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001605 # Skip uboot header (64 bytes)
1606 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1607 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1608 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1609
1610 CHOSEN_NODE=$(echo \
1611 "/ { \
1612 chosen { \
1613 linux,initrd-start = <${INITRD_START}>; \
1614 linux,initrd-end = <${INITRD_END}>; \
1615 }; \
1616 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001617
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001618 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1619 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001620
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001621And the FVP binary can be run with the following command:
1622
1623::
1624
1625 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1626 -C pctl.startup=0.0.0.0 \
1627 -C bp.secure_memory=1 \
1628 -C cluster0.NUM_CORES=4 \
1629 -C cluster1.NUM_CORES=4 \
1630 -C cache_state_modelled=1 \
1631 -C cluster0.cpu0.RVBAR=0x04020000 \
1632 -C cluster0.cpu1.RVBAR=0x04020000 \
1633 -C cluster0.cpu2.RVBAR=0x04020000 \
1634 -C cluster0.cpu3.RVBAR=0x04020000 \
1635 -C cluster1.cpu0.RVBAR=0x04020000 \
1636 -C cluster1.cpu1.RVBAR=0x04020000 \
1637 -C cluster1.cpu2.RVBAR=0x04020000 \
1638 -C cluster1.cpu3.RVBAR=0x04020000 \
1639 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1640 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1641 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1642 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1643
1644Boot of a preloaded kernel image on Juno
1645~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001646
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001647The Trusted Firmware must be compiled in a similar way as for FVP explained
1648above. The process to load binaries to memory is the one explained in
1649`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001650
1651Running the software on FVP
1652---------------------------
1653
David Cunado7c032642018-03-12 18:47:05 +00001654The latest version of the AArch64 build of TF-A has been tested on the following
1655Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1656(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001657
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001658The FVP models used are Version 11.5 Build 33, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001659
David Cunado05845bf2017-12-19 16:33:25 +00001660- ``FVP_Base_AEMv8A-AEMv8A``
1661- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001662- ``FVP_Base_RevC-2xAEMv8A``
1663- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001664- ``FVP_Base_Cortex-A35x4``
1665- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001666- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1667- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001668- ``FVP_Base_Cortex-A57x1-A53x1``
1669- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001670- ``FVP_Base_Cortex-A57x4-A53x4``
1671- ``FVP_Base_Cortex-A57x4``
1672- ``FVP_Base_Cortex-A72x4-A53x4``
1673- ``FVP_Base_Cortex-A72x4``
1674- ``FVP_Base_Cortex-A73x4-A53x4``
1675- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001676- ``FVP_Base_Cortex-A75x4``
1677- ``FVP_Base_Cortex-A76x4``
Alexei Fedorov48009432019-04-04 16:26:34 +01001678- ``FVP_Base_Cortex-A76AEx4`` (Tested with internal model)
1679- ``FVP_Base_Cortex-A76AEx8`` (Tested with internal model)
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001680- ``FVP_Base_Neoverse-N1x4`` (Tested with internal model)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001681- ``FVP_Base_Deimos``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001682- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001683- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1684- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
1685- ``FVP_RD_N1Edge`` (Version 11.3 build 42)
David Cunado05845bf2017-12-19 16:33:25 +00001686- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001687
1688The latest version of the AArch32 build of TF-A has been tested on the following
1689Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1690(64-bit host machine only).
1691
1692- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001693- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001694
David Cunado7c032642018-03-12 18:47:05 +00001695NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1696is not compatible with legacy GIC configurations. Therefore this FVP does not
1697support these legacy GIC configurations.
1698
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001699NOTE: The build numbers quoted above are those reported by launching the FVP
1700with the ``--version`` parameter.
1701
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001702NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1703file systems that can be downloaded separately. To run an FVP with a virtio
1704file system image an additional FVP configuration option
1705``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1706used.
1707
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001708NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1709The commands below would report an ``unhandled argument`` error in this case.
1710
1711NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001712CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001713execution.
1714
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001715NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001716the internal synchronisation timings changed compared to older versions of the
1717models. The models can be launched with ``-Q 100`` option if they are required
1718to match the run time characteristics of the older versions.
1719
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001720The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001721downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001722
David Cunado124415e2017-06-27 17:31:12 +01001723The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001724`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001725
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001726Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001727parameter options. A brief description of the important ones that affect TF-A
1728and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001729
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001730Obtaining the Flattened Device Trees
1731~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1732
1733Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001734FDT files are required. FDT source files for the Foundation and Base FVPs can
1735be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1736a subset of the Base FVP components. For example, the Foundation FVP lacks
1737CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738
1739Note: It is not recommended to use the FDTs built along the kernel because not
1740all FDTs are available from there.
1741
Soby Mathewecd94ad2018-05-09 13:59:29 +01001742The dynamic configuration capability is enabled in the firmware for FVPs.
1743This means that the firmware can authenticate and load the FDT if present in
1744FIP. A default FDT is packaged into FIP during the build based on
1745the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1746or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1747`Arm FVP platform specific build options`_ section for detail on the options).
1748
1749- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001750
David Cunado7c032642018-03-12 18:47:05 +00001751 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1752 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001753
Soby Mathewecd94ad2018-05-09 13:59:29 +01001754- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001755
David Cunado7c032642018-03-12 18:47:05 +00001756 For use with models such as the Cortex-A32 Base FVPs without shifted
1757 affinities and running Linux in AArch32 state with Base memory map
1758 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001759
Soby Mathewecd94ad2018-05-09 13:59:29 +01001760- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001761
David Cunado7c032642018-03-12 18:47:05 +00001762 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1763 affinities and with Base memory map configuration and Linux GICv3 support.
1764
Soby Mathewecd94ad2018-05-09 13:59:29 +01001765- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001766
1767 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1768 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1769
Soby Mathewecd94ad2018-05-09 13:59:29 +01001770- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001771
1772 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1773 single cluster, single threaded CPUs, Base memory map configuration and Linux
1774 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001775
Soby Mathewecd94ad2018-05-09 13:59:29 +01001776- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001777
David Cunado7c032642018-03-12 18:47:05 +00001778 For use with models such as the Cortex-A32 Base FVPs without shifted
1779 affinities and running Linux in AArch32 state with Base memory map
1780 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001781
Soby Mathewecd94ad2018-05-09 13:59:29 +01001782- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001783
1784 For use with Foundation FVP with Base memory map configuration.
1785
Soby Mathewecd94ad2018-05-09 13:59:29 +01001786- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001787
1788 (Default) For use with Foundation FVP with Base memory map configuration
1789 and Linux GICv3 support.
1790
1791Running on the Foundation FVP with reset to BL1 entrypoint
1792~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1793
1794The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000017954 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001796
1797::
1798
1799 <path-to>/Foundation_Platform \
1800 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001801 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001802 --secure-memory \
1803 --visualization \
1804 --gicv3 \
1805 --data="<path-to>/<bl1-binary>"@0x0 \
1806 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001807 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001808 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001809
1810Notes:
1811
1812- BL1 is loaded at the start of the Trusted ROM.
1813- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001814- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1815 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001816- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1817 and enable the GICv3 device in the model. Note that without this option,
1818 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001819 is not supported by TF-A.
1820- In order for TF-A to run correctly on the Foundation FVP, the architecture
1821 versions must match. The Foundation FVP defaults to the highest v8.x
1822 version it supports but the default build for TF-A is for v8.0. To avoid
1823 issues either start the Foundation FVP to use v8.0 architecture using the
1824 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1825 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001826
1827Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1828~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1829
David Cunado7c032642018-03-12 18:47:05 +00001830The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001831with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001832
1833::
1834
David Cunado7c032642018-03-12 18:47:05 +00001835 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001836 -C pctl.startup=0.0.0.0 \
1837 -C bp.secure_memory=1 \
1838 -C bp.tzc_400.diagnostics=1 \
1839 -C cluster0.NUM_CORES=4 \
1840 -C cluster1.NUM_CORES=4 \
1841 -C cache_state_modelled=1 \
1842 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1843 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001844 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001845 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001846
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001847Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1848specific DTS for all the CPUs to be loaded.
1849
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001850Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1851~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1852
1853The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001854with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001855
1856::
1857
1858 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1859 -C pctl.startup=0.0.0.0 \
1860 -C bp.secure_memory=1 \
1861 -C bp.tzc_400.diagnostics=1 \
1862 -C cluster0.NUM_CORES=4 \
1863 -C cluster1.NUM_CORES=4 \
1864 -C cache_state_modelled=1 \
1865 -C cluster0.cpu0.CONFIG64=0 \
1866 -C cluster0.cpu1.CONFIG64=0 \
1867 -C cluster0.cpu2.CONFIG64=0 \
1868 -C cluster0.cpu3.CONFIG64=0 \
1869 -C cluster1.cpu0.CONFIG64=0 \
1870 -C cluster1.cpu1.CONFIG64=0 \
1871 -C cluster1.cpu2.CONFIG64=0 \
1872 -C cluster1.cpu3.CONFIG64=0 \
1873 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1874 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001875 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001876 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001877
1878Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1879~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1880
1881The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001882boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001883
1884::
1885
1886 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1887 -C pctl.startup=0.0.0.0 \
1888 -C bp.secure_memory=1 \
1889 -C bp.tzc_400.diagnostics=1 \
1890 -C cache_state_modelled=1 \
1891 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1892 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001893 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001894 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001895
1896Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1897~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1898
1899The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001900boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001901
1902::
1903
1904 <path-to>/FVP_Base_Cortex-A32x4 \
1905 -C pctl.startup=0.0.0.0 \
1906 -C bp.secure_memory=1 \
1907 -C bp.tzc_400.diagnostics=1 \
1908 -C cache_state_modelled=1 \
1909 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1910 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001911 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001912 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001913
1914Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1915~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1916
David Cunado7c032642018-03-12 18:47:05 +00001917The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001918with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001919
1920::
1921
David Cunado7c032642018-03-12 18:47:05 +00001922 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001923 -C pctl.startup=0.0.0.0 \
1924 -C bp.secure_memory=1 \
1925 -C bp.tzc_400.diagnostics=1 \
1926 -C cluster0.NUM_CORES=4 \
1927 -C cluster1.NUM_CORES=4 \
1928 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001929 -C cluster0.cpu0.RVBAR=0x04010000 \
1930 -C cluster0.cpu1.RVBAR=0x04010000 \
1931 -C cluster0.cpu2.RVBAR=0x04010000 \
1932 -C cluster0.cpu3.RVBAR=0x04010000 \
1933 -C cluster1.cpu0.RVBAR=0x04010000 \
1934 -C cluster1.cpu1.RVBAR=0x04010000 \
1935 -C cluster1.cpu2.RVBAR=0x04010000 \
1936 -C cluster1.cpu3.RVBAR=0x04010000 \
1937 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1938 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001939 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001940 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001941 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001942 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001943
1944Notes:
1945
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001946- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001947 in this config, it can be loaded at any valid address for execution.
1948
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001949- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1950 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1951 parameter is needed to load the individual bootloader images in memory.
1952 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001953 Payload. For the same reason, the FDT needs to be compiled from the DT source
1954 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1955 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001956
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001957- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1958 specific DTS for all the CPUs to be loaded.
1959
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001960- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1961 X and Y are the cluster and CPU numbers respectively, is used to set the
1962 reset vector for each core.
1963
1964- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1965 changing the value of
1966 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1967 ``BL32_BASE``.
1968
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001969Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1970~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001971
1972The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001973with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001974
1975::
1976
1977 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1978 -C pctl.startup=0.0.0.0 \
1979 -C bp.secure_memory=1 \
1980 -C bp.tzc_400.diagnostics=1 \
1981 -C cluster0.NUM_CORES=4 \
1982 -C cluster1.NUM_CORES=4 \
1983 -C cache_state_modelled=1 \
1984 -C cluster0.cpu0.CONFIG64=0 \
1985 -C cluster0.cpu1.CONFIG64=0 \
1986 -C cluster0.cpu2.CONFIG64=0 \
1987 -C cluster0.cpu3.CONFIG64=0 \
1988 -C cluster1.cpu0.CONFIG64=0 \
1989 -C cluster1.cpu1.CONFIG64=0 \
1990 -C cluster1.cpu2.CONFIG64=0 \
1991 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00001992 -C cluster0.cpu0.RVBAR=0x04002000 \
1993 -C cluster0.cpu1.RVBAR=0x04002000 \
1994 -C cluster0.cpu2.RVBAR=0x04002000 \
1995 -C cluster0.cpu3.RVBAR=0x04002000 \
1996 -C cluster1.cpu0.RVBAR=0x04002000 \
1997 -C cluster1.cpu1.RVBAR=0x04002000 \
1998 -C cluster1.cpu2.RVBAR=0x04002000 \
1999 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002000 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002001 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002002 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002003 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002004 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002005
2006Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2007It should match the address programmed into the RVBAR register as well.
2008
2009Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2010~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2011
2012The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002013boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002014
2015::
2016
2017 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2018 -C pctl.startup=0.0.0.0 \
2019 -C bp.secure_memory=1 \
2020 -C bp.tzc_400.diagnostics=1 \
2021 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002022 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2023 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2024 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2025 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2026 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2027 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2028 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2029 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2030 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2031 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002032 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002033 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002034 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002035 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002036
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002037Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2038~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002039
2040The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002041boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002042
2043::
2044
2045 <path-to>/FVP_Base_Cortex-A32x4 \
2046 -C pctl.startup=0.0.0.0 \
2047 -C bp.secure_memory=1 \
2048 -C bp.tzc_400.diagnostics=1 \
2049 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002050 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2051 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2052 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2053 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002054 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002055 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002056 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002057 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002058 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002059
2060Running the software on Juno
2061----------------------------
2062
Dan Handley610e7e12018-03-01 18:44:00 +00002063This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002064
2065To execute the software stack on Juno, the version of the Juno board recovery
2066image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2067earlier version installed or are unsure which version is installed, please
2068re-install the recovery image by following the
2069`Instructions for using Linaro's deliverables on Juno`_.
2070
Dan Handley610e7e12018-03-01 18:44:00 +00002071Preparing TF-A images
2072~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002073
Dan Handley610e7e12018-03-01 18:44:00 +00002074After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2075``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002076
2077Other Juno software information
2078~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2079
Dan Handley610e7e12018-03-01 18:44:00 +00002080Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002081software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002082get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002083configure it.
2084
2085Testing SYSTEM SUSPEND on Juno
2086~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2087
2088The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2089to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2090on Juno, at the linux shell prompt, issue the following command:
2091
2092::
2093
2094 echo +10 > /sys/class/rtc/rtc0/wakealarm
2095 echo -n mem > /sys/power/state
2096
2097The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2098wakeup interrupt from RTC.
2099
2100--------------
2101
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002102*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002103
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002104.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002105.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002106.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002107.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2108.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002109.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002110.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002111.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002112.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002113.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002114.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002115.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002116.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002117.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002118.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002119.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002120.. _Firmware Update: firmware-update.rst
2121.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002122.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2123.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002124.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002125.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002126.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002127.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002128.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002129.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002130.. _`Library at ROM`: romlib-design.rst