blob: b447f149386b11cbc44257f52dab9f97aaedba0e [file] [log] [blame]
Paul Beesleyfc9ee362019-03-07 15:47:15 +00001User Guide
2==========
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
Dan Handley610e7e12018-03-01 18:44:00 +00004This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01005tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +00006Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01007possible to use other software components, configurations and platforms but that
8is outside the scope of this document.
9
10This document assumes that the reader has previous experience running a fully
11bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010012filesystems provided by `Linaro`_. Further information may be found in the
13`Linaro instructions`_. It also assumes that the user understands the role of
14the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010015
16- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
17- Normal world bootloader (e.g. UEFI or U-Boot)
18- Device tree
19- Linux kernel image
20- Root filesystem
21
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010022This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010023the different command line options available to launch the model.
24
25This document should be used in conjunction with the `Firmware Design`_.
26
27Host machine requirements
28-------------------------
29
30The minimum recommended machine specification for building the software and
31running the FVP models is a dual-core processor running at 2GHz with 12GB of
32RAM. For best performance, use a machine with a quad-core processor running at
332.6GHz with 16GB of RAM.
34
Joel Huttonfe027712018-03-19 11:59:57 +000035The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010036building the software were installed from that distribution unless otherwise
37specified.
38
39The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010040Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010041
42Tools
43-----
44
Dan Handley610e7e12018-03-01 18:44:00 +000045Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010046
Paul Beesley493e3492019-03-13 15:11:04 +000047.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +010048
Sathees Balya2d0aeb02018-07-10 14:46:51 +010049 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010050
David Cunado05845bf2017-12-19 16:33:25 +000051TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010052
Louis Mayencourt7cf418c2019-07-15 10:23:58 +010053Download and install the AArch32 (arm-eabi) or AArch64 little-endian
54(aarch64-linux-gnu) GCC cross compiler. If you would like to use the latest
55features available, download GCC 8.3-2019.03 compiler from
56`arm Developer page`_. Otherwise, the `Linaro Release Notes`_ documents which
57version of the compiler to use for a given Linaro Release. Also, these
58`Linaro instructions`_ provide further guidance and a script, which can be used
59to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010060
Roberto Vargas0489bc02018-04-16 15:43:26 +010061Optionally, TF-A can be built using clang version 4.0 or newer or Arm
62Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010063
64In addition, the following optional packages and tools may be needed:
65
Sathees Balya017a67e2018-08-17 10:22:01 +010066- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
67 Tree (FDT) source files (``.dts`` files) provided with this software. The
68 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010069
Dan Handley610e7e12018-03-01 18:44:00 +000070- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010071
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010072- To create and modify the diagram files included in the documentation, `Dia`_.
73 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010074 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010075
Dan Handley610e7e12018-03-01 18:44:00 +000076Getting the TF-A source code
77----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010078
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000079Clone the repository from the Gerrit server. The project details may be found
80on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
81commit-msg hook`" clone method, which will setup the git commit hook that
82automatically generates and inserts appropriate `Change-Id:` lines in your
83commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000085Checking source code style
86~~~~~~~~~~~~~~~~~~~~~~~~~~
87
88Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
89source, for submission to the project, the source must be in compliance with
90this style guide.
91
92Additional, project-specific guidelines are defined in the `Trusted Firmware-A
93Coding Guidelines`_ document.
94
95To assist with coding style compliance, the project Makefile contains two
96targets which both utilise the `checkpatch.pl` script that ships with the Linux
97source tree. The project also defines certain *checkpatch* options in the
98``.checkpatch.conf`` file in the top-level directory.
99
Paul Beesleyba3ed402019-03-13 16:20:44 +0000100.. note::
101 Checkpatch errors will gate upstream merging of pull requests.
102 Checkpatch warnings will not gate merging but should be reviewed and fixed if
103 possible.
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000104
105To check the entire source tree, you must first download copies of
106``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
107in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
108environment variable to point to ``checkpatch.pl`` (with the other 2 files in
109the same directory) and build the `checkcodebase` target:
110
Paul Beesley493e3492019-03-13 15:11:04 +0000111.. code:: shell
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000112
113 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
114
115To just check the style on the files that differ between your local branch and
116the remote master, use:
117
Paul Beesley493e3492019-03-13 15:11:04 +0000118.. code:: shell
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000119
120 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
121
122If you wish to check your patch against something other than the remote master,
123set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
124is set to ``origin/master``.
125
Dan Handley610e7e12018-03-01 18:44:00 +0000126Building TF-A
127-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100128
Dan Handley610e7e12018-03-01 18:44:00 +0000129- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
130 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
132 For AArch64:
133
Paul Beesley493e3492019-03-13 15:11:04 +0000134 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
137
138 For AArch32:
139
Paul Beesley493e3492019-03-13 15:11:04 +0000140 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100141
Louis Mayencourt7cf418c2019-07-15 10:23:58 +0100142 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-eabi-
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100143
Roberto Vargas07b1e242018-04-23 08:38:12 +0100144 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
145 ``CC`` needs to point to the clang or armclang binary, which will
146 also select the clang or armclang assembler. Be aware that the
147 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000148 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100149 known to work with TF-A.
150
151 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100152
Dan Handley610e7e12018-03-01 18:44:00 +0000153 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100154 to ``CC`` matches the string 'armclang'.
155
Dan Handley610e7e12018-03-01 18:44:00 +0000156 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100157
Paul Beesley493e3492019-03-13 15:11:04 +0000158 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100159
160 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
161 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
162
163 Clang will be selected when the base name of the path assigned to ``CC``
164 contains the string 'clang'. This is to allow both clang and clang-X.Y
165 to work.
166
167 For AArch64 using clang:
168
Paul Beesley493e3492019-03-13 15:11:04 +0000169 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100170
171 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
172 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
173
Dan Handley610e7e12018-03-01 18:44:00 +0000174- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100175
176 For AArch64:
177
Paul Beesley493e3492019-03-13 15:11:04 +0000178 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100179
180 make PLAT=<platform> all
181
182 For AArch32:
183
Paul Beesley493e3492019-03-13 15:11:04 +0000184 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100185
186 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
187
188 Notes:
189
190 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
191 `Summary of build options`_ for more information on available build
192 options.
193
194 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
195
196 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100197 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000198 provided by TF-A to demonstrate how PSCI Library can be integrated with
199 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
200 include other runtime services, for example Trusted OS services. A guide
201 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
202 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100203
204 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
205 image, is not compiled in by default. Refer to the
206 `Building the Test Secure Payload`_ section below.
207
208 - By default this produces a release version of the build. To produce a
209 debug version instead, refer to the "Debugging options" section below.
210
211 - The build process creates products in a ``build`` directory tree, building
212 the objects and binaries for each boot loader stage in separate
213 sub-directories. The following boot loader binary files are created
214 from the corresponding ELF files:
215
216 - ``build/<platform>/<build-type>/bl1.bin``
217 - ``build/<platform>/<build-type>/bl2.bin``
218 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
219 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
220
221 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
222 is either ``debug`` or ``release``. The actual number of images might differ
223 depending on the platform.
224
225- Build products for a specific build variant can be removed using:
226
Paul Beesley493e3492019-03-13 15:11:04 +0000227 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100228
229 make DEBUG=<D> PLAT=<platform> clean
230
231 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
232
233 The build tree can be removed completely using:
234
Paul Beesley493e3492019-03-13 15:11:04 +0000235 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100236
237 make realclean
238
239Summary of build options
240~~~~~~~~~~~~~~~~~~~~~~~~
241
Dan Handley610e7e12018-03-01 18:44:00 +0000242The TF-A build system supports the following build options. Unless mentioned
243otherwise, these options are expected to be specified at the build command
244line and are not to be modified in any component makefiles. Note that the
245build system doesn't track dependency for build options. Therefore, if any of
246the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100247performed.
248
249Common build options
250^^^^^^^^^^^^^^^^^^^^
251
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100252- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
253 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
254 code having a smaller resulting size.
255
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100256- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
257 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
258 directory containing the SP source, relative to the ``bl32/``; the directory
259 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
260
Dan Handley610e7e12018-03-01 18:44:00 +0000261- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
262 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
263 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
266 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
267 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
268 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100269
Dan Handley610e7e12018-03-01 18:44:00 +0000270- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
271 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
272 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100274- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000275 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
276 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
278- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000279 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100280
John Tsichritzisee10e792018-06-06 09:38:10 +0100281- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000282 BL2 at EL3 execution level.
283
John Tsichritzisee10e792018-06-06 09:38:10 +0100284- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000285 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
286 the RW sections in RAM, while leaving the RO sections in place. This option
287 enable this use-case. For now, this option is only supported when BL2_AT_EL3
288 is set to '1'.
289
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100290- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000291 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
292 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100293
294- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
295 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
296 this file name will be used to save the key.
297
298- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000299 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
300 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100301
John Tsichritzisee10e792018-06-06 09:38:10 +0100302- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100303 Trusted OS Extra1 image for the ``fip`` target.
304
John Tsichritzisee10e792018-06-06 09:38:10 +0100305- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100306 Trusted OS Extra2 image for the ``fip`` target.
307
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100308- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
309 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
310 this file name will be used to save the key.
311
312- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000313 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100314
315- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
316 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
317 this file name will be used to save the key.
318
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100319- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
320 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
321 If enabled, it is needed to use a compiler that supports the option
322 ``-mbranch-protection``. Selects the branch protection features to use:
323- 0: Default value turns off all types of branch protection
324- 1: Enables all types of branch protection features
325- 2: Return address signing to its standard level
326- 3: Extend the signing to include leaf functions
327
328 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
329 and resulting PAuth/BTI features.
330
331 +-------+--------------+-------+-----+
332 | Value | GCC option | PAuth | BTI |
333 +=======+==============+=======+=====+
334 | 0 | none | N | N |
335 +-------+--------------+-------+-----+
336 | 1 | standard | Y | Y |
337 +-------+--------------+-------+-----+
338 | 2 | pac-ret | Y | N |
339 +-------+--------------+-------+-----+
340 | 3 | pac-ret+leaf | Y | N |
341 +-------+--------------+-------+-----+
342
343 This option defaults to 0 and this is an experimental feature.
344 Note that Pointer Authentication is enabled for Non-secure world
345 irrespective of the value of this option if the CPU supports it.
346
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100347- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
348 compilation of each build. It must be set to a C string (including quotes
349 where applicable). Defaults to a string that contains the time and date of
350 the compilation.
351
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100352- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000353 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100354
355- ``CFLAGS``: Extra user options appended on the compiler's command line in
356 addition to the options set by the build system.
357
358- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
359 release several CPUs out of reset. It can take either 0 (several CPUs may be
360 brought up) or 1 (only one CPU will ever be brought up during cold reset).
361 Default is 0. If the platform always brings up a single CPU, there is no
362 need to distinguish between primary and secondary CPUs and the boot path can
363 be optimised. The ``plat_is_my_cpu_primary()`` and
364 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
365 to be implemented in this case.
366
367- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
368 register state when an unexpected exception occurs during execution of
369 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
370 this is only enabled for a debug build of the firmware.
371
372- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
373 certificate generation tool to create new keys in case no valid keys are
374 present or specified. Allowed options are '0' or '1'. Default is '1'.
375
376- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
377 the AArch32 system registers to be included when saving and restoring the
378 CPU context. The option must be set to 0 for AArch64-only platforms (that
379 is on hardware that does not implement AArch32, or at least not at EL1 and
380 higher ELs). Default value is 1.
381
382- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
383 registers to be included when saving and restoring the CPU context. Default
384 is 0.
385
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100386- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
387 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
388 registers to be included when saving and restoring the CPU context as
389 part of world switch. Default value is 0 and this is an experimental feature.
390 Note that Pointer Authentication is enabled for Non-secure world irrespective
391 of the value of this flag if the CPU supports it.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000392
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100393- ``DEBUG``: Chooses between a debug and release build. It can take either 0
394 (release) or 1 (debug) as values. 0 is the default.
395
Christoph Müllner4f088e42019-04-24 09:45:30 +0200396- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
397 of the binary image. If set to 1, then only the ELF image is built.
398 0 is the default.
399
John Tsichritzisee10e792018-06-06 09:38:10 +0100400- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
401 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100402 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
403 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100404
Ambroise Vincentba0442d2019-06-06 10:26:41 +0100405- ``E``: Boolean option to make warnings into errors. Default is 1.
406
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100407- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
408 the normal boot flow. It must specify the entry point address of the EL3
409 payload. Please refer to the "Booting an EL3 payload" section for more
410 details.
411
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100412- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100413 This is an optional architectural feature available on v8.4 onwards. Some
414 v8.2 implementations also implement an AMU and this option can be used to
415 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100416
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100417- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
418 are compiled out. For debug builds, this option defaults to 1, and calls to
419 ``assert()`` are left in place. For release builds, this option defaults to 0
420 and calls to ``assert()`` function are compiled out. This option can be set
421 independently of ``DEBUG``. It can also be used to hide any auxiliary code
422 that is only required for the assertion and does not fit in the assertion
423 itself.
424
Douglas Raillard77414632018-08-21 12:54:45 +0100425- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
426 dumps or not. It is supported in both AArch64 and AArch32. However, in
427 AArch32 the format of the frame records are not defined in the AAPCS and they
428 are defined by the implementation. This implementation of backtrace only
429 supports the format used by GCC when T32 interworking is disabled. For this
430 reason enabling this option in AArch32 will force the compiler to only
431 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000432 builds, but this behaviour can be overridden in each platform's Makefile or
433 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100434
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100435- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
436 feature. MPAM is an optional Armv8.4 extension that enables various memory
437 system components and resources to define partitions; software running at
438 various ELs can assign themselves to desired partition to control their
439 performance aspects.
440
441 When this option is set to ``1``, EL3 allows lower ELs to access their own
442 MPAM registers without trapping into EL3. This option doesn't make use of
443 partitioning in EL3, however. Platform initialisation code should configure
444 and use partitions in EL3 as required. This option defaults to ``0``.
445
Soby Mathew078f1a42018-08-28 11:13:55 +0100446- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
447 support within generic code in TF-A. This option is currently only supported
448 in BL31. Default is 0.
449
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100450- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
451 Measurement Framework(PMF). Default is 0.
452
453- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
454 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
455 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
456 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
457 software.
458
459- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000460 instrumentation which injects timestamp collection points into TF-A to
461 allow runtime performance to be measured. Currently, only PSCI is
462 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
463 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100464
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100465- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100466 extensions. This is an optional architectural feature for AArch64.
467 The default is 1 but is automatically disabled when the target architecture
468 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100469
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200470- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
471 Refer to the `Secure Partition Manager Design guide`_ for more details about
472 this feature. Default is 0.
473
David Cunadoce88eee2017-10-20 11:30:57 +0100474- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
475 (SVE) for the Non-secure world only. SVE is an optional architectural feature
476 for AArch64. Note that when SVE is enabled for the Non-secure world, access
477 to SIMD and floating-point functionality from the Secure world is disabled.
478 This is to avoid corruption of the Non-secure world data in the Z-registers
479 which are aliased by the SIMD and FP registers. The build option is not
480 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
481 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
482 1. The default is 1 but is automatically disabled when the target
483 architecture is AArch32.
484
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100485- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000486 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
487 default value is set to "none". "strong" is the recommended stack protection
488 level if this feature is desired. "none" disables the stack protection. For
489 all values other than "none", the ``plat_get_stack_protector_canary()``
490 platform hook needs to be implemented. The value is passed as the last
491 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492
493- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
494 deprecated platform APIs, helper functions or drivers within Trusted
495 Firmware as error. It can take the value 1 (flag the use of deprecated
496 APIs as error) or 0. The default is 0.
497
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100498- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
499 targeted at EL3. When set ``0`` (default), no exceptions are expected or
500 handled at EL3, and a panic will result. This is supported only for AArch64
501 builds.
502
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000503- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000504 injection from lower ELs, and this build option enables lower ELs to use
505 Error Records accessed via System Registers to inject faults. This is
506 applicable only to AArch64 builds.
507
508 This feature is intended for testing purposes only, and is advisable to keep
509 disabled for production images.
510
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100511- ``FIP_NAME``: This is an optional build option which specifies the FIP
512 filename for the ``fip`` target. Default is ``fip.bin``.
513
514- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
515 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
516
517- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
518 tool to create certificates as per the Chain of Trust described in
519 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100520 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100521
522 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
523 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
524 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100525 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100526
527 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
528 images will not include support for Trusted Board Boot. The FIP will still
529 include the corresponding certificates. This FIP can be used to verify the
530 Chain of Trust on the host machine through other mechanisms.
531
532 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100533 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100534 will not include the corresponding certificates, causing a boot failure.
535
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100536- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
537 inherent support for specific EL3 type interrupts. Setting this build option
538 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
539 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
540 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
541 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
542 the Secure Payload interrupts needs to be synchronously handed over to Secure
543 EL1 for handling. The default value of this option is ``0``, which means the
544 Group 0 interrupts are assumed to be handled by Secure EL1.
545
546 .. __: `platform-interrupt-controller-API.rst`
547 .. __: `interrupt-framework-design.rst`
548
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700549- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
550 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
551 ``0`` (default), these exceptions will be trapped in the current exception
552 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100553
Dan Handley610e7e12018-03-01 18:44:00 +0000554- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100555 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000556 However, newer systems exist where CPUs' entry to and exit from coherency
557 is managed in hardware. Such systems require software to only initiate these
558 operations, and the rest is managed in hardware, minimizing active software
559 management. In such systems, this boolean option enables TF-A to carry out
560 build and run-time optimizations during boot and power management operations.
561 This option defaults to 0 and if it is enabled, then it implies
562 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
563
564 If this flag is disabled while the platform which TF-A is compiled for
565 includes cores that manage coherency in hardware, then a compilation error is
566 generated. This is based on the fact that a system cannot have, at the same
567 time, cores that manage coherency in hardware and cores that don't. In other
568 words, a platform cannot have, at the same time, cores that require
569 ``HW_ASSISTED_COHERENCY=1`` and cores that require
570 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100571
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100572 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
573 translation library (xlat tables v2) must be used; version 1 of translation
574 library is not supported.
575
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100576- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
577 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
578 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
579 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
580 images.
581
Soby Mathew13b16052017-08-31 11:49:32 +0100582- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
583 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000584 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
585 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
586 compliant and is retained only for compatibility. The default value of this
587 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100588
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800589- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000590 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800591 The default value of this flag is ``sha256``.
592
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100593- ``LDFLAGS``: Extra user options appended to the linkers' command line in
594 addition to the one set by the build system.
595
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100596- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
597 output compiled into the build. This should be one of the following:
598
599 ::
600
601 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100602 10 (LOG_LEVEL_ERROR)
603 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100604 30 (LOG_LEVEL_WARNING)
605 40 (LOG_LEVEL_INFO)
606 50 (LOG_LEVEL_VERBOSE)
607
John Tsichritzis35006c42018-10-05 12:02:29 +0100608 All log output up to and including the selected log level is compiled into
609 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100610
611- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
612 specifies the file that contains the Non-Trusted World private key in PEM
613 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
614
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100615- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100616 optional. It is only needed if the platform makefile specifies that it
617 is required in order to build the ``fwu_fip`` target.
618
619- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
620 contents upon world switch. It can take either 0 (don't save and restore) or
621 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
622 wants the timer registers to be saved and restored.
623
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100624- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800625 for the BL image. It can be either 0 (include) or 1 (remove). The default
626 value is 0.
627
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100628- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
629 the underlying hardware is not a full PL011 UART but a minimally compliant
630 generic UART, which is a subset of the PL011. The driver will not access
631 any register that is not part of the SBSA generic UART specification.
632 Default value is 0 (a full PL011 compliant UART is present).
633
Dan Handley610e7e12018-03-01 18:44:00 +0000634- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
635 must be subdirectory of any depth under ``plat/``, and must contain a
636 platform makefile named ``platform.mk``. For example, to build TF-A for the
637 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100638
639- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
640 instead of the normal boot flow. When defined, it must specify the entry
641 point address for the preloaded BL33 image. This option is incompatible with
642 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
643 over ``PRELOADED_BL33_BASE``.
644
645- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
646 vector address can be programmed or is fixed on the platform. It can take
647 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
648 programmable reset address, it is expected that a CPU will start executing
649 code directly at the right address, both on a cold and warm reset. In this
650 case, there is no need to identify the entrypoint on boot and the boot path
651 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
652 does not need to be implemented in this case.
653
654- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000655 possible for the PSCI power-state parameter: original and extended State-ID
656 formats. This flag if set to 1, configures the generic PSCI layer to use the
657 extended format. The default value of this flag is 0, which means by default
658 the original power-state format is used by the PSCI implementation. This flag
659 should be specified by the platform makefile and it governs the return value
660 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
661 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
662 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100663
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100664- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
665 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
666 or later CPUs.
667
668 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
669 set to ``1``.
670
671 This option is disabled by default.
672
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100673- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
674 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
675 entrypoint) or 1 (CPU reset to BL31 entrypoint).
676 The default value is 0.
677
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100678- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
679 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000680 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100681 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100682
683- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
684 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
685 file name will be used to save the key.
686
687- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
688 certificate generation tool to save the keys used to establish the Chain of
689 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
690
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100691- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
692 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100693 target.
694
695- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100696 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100697 this file name will be used to save the key.
698
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100699- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100700 optional. It is only needed if the platform makefile specifies that it
701 is required in order to build the ``fwu_fip`` target.
702
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100703- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
704 Delegated Exception Interface to BL31 image. This defaults to ``0``.
705
706 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
707 set to ``1``.
708
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100709- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
710 isolated on separate memory pages. This is a trade-off between security and
711 memory usage. See "Isolating code and read-only data on separate memory
712 pages" section in `Firmware Design`_. This flag is disabled by default and
713 affects all BL images.
714
Dan Handley610e7e12018-03-01 18:44:00 +0000715- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
716 This build option is only valid if ``ARCH=aarch64``. The value should be
717 the path to the directory containing the SPD source, relative to
718 ``services/spd/``; the directory is expected to contain a makefile called
719 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100720
721- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
722 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
723 execution in BL1 just before handing over to BL31. At this point, all
724 firmware images have been loaded in memory, and the MMU and caches are
725 turned off. Refer to the "Debugging options" section for more details.
726
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100727- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200728 secure interrupts (caught through the FIQ line). Platforms can enable
729 this directive if they need to handle such interruption. When enabled,
730 the FIQ are handled in monitor mode and non secure world is not allowed
731 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
732 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
733
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100734- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
735 Boot feature. When set to '1', BL1 and BL2 images include support to load
736 and verify the certificates and images in a FIP, and BL1 includes support
737 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100738 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100739 ``GENERATE_COT`` option.
740
Paul Beesleyba3ed402019-03-13 16:20:44 +0000741 .. warning::
742 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
743 already exist in disk, they will be overwritten without further notice.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100744
745- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
746 specifies the file that contains the Trusted World private key in PEM
747 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
748
749- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
750 synchronous, (see "Initializing a BL32 Image" section in
751 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
752 synchronous method) or 1 (BL32 is initialized using asynchronous method).
753 Default is 0.
754
755- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
756 routing model which routes non-secure interrupts asynchronously from TSP
757 to EL3 causing immediate preemption of TSP. The EL3 is responsible
758 for saving and restoring the TSP context in this routing model. The
759 default routing model (when the value is 0) is to route non-secure
760 interrupts to TSP allowing it to save its context and hand over
761 synchronously to EL3 via an SMC.
762
Paul Beesleyba3ed402019-03-13 16:20:44 +0000763 .. note::
764 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
765 must also be set to ``1``.
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000766
Varun Wadekar4d034c52019-01-11 14:47:48 -0800767- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
768 linker. When the ``LINKER`` build variable points to the armlink linker,
769 this flag is enabled automatically. To enable support for armlink, platforms
770 will have to provide a scatter file for the BL image. Currently, Tegra
771 platforms use the armlink support to compile BL3-1 images.
772
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100773- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
774 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000775 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100776 (Coherent memory region is included) or 0 (Coherent memory region is
777 excluded). Default is 1.
778
John Tsichritzis2e42b622019-03-19 12:12:55 +0000779- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
780 This feature creates a library of functions to be placed in ROM and thus
781 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
782 is 0.
783
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100784- ``V``: Verbose build. If assigned anything other than 0, the build commands
785 are printed. Default is 0.
786
Dan Handley610e7e12018-03-01 18:44:00 +0000787- ``VERSION_STRING``: String used in the log output for each TF-A image.
788 Defaults to a string formed by concatenating the version number, build type
789 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100790
Ambroise Vincentba0442d2019-06-06 10:26:41 +0100791- ``W``: Warning level. Some compiler warning options of interest have been
792 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
793 each level enabling more warning options. Default is 0.
794
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100795- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
796 the CPU after warm boot. This is applicable for platforms which do not
797 require interconnect programming to enable cache coherency (eg: single
798 cluster platforms). If this option is enabled, then warm boot path
799 enables D-caches immediately after enabling MMU. This option defaults to 0.
800
Dan Handley610e7e12018-03-01 18:44:00 +0000801Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100802^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
803
804- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
805 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
806 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
807 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
808 flag.
809
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100810- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
811 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
812 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
813 match the frame used by the Non-Secure image (normally the Linux kernel).
814 Default is true (access to the frame is allowed).
815
816- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000817 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100818 an error is encountered during the boot process (for example, when an image
819 could not be loaded or authenticated). The watchdog is enabled in the early
820 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
821 Trusted Watchdog may be disabled at build time for testing or development
822 purposes.
823
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100824- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
825 have specific values at boot. This boolean option allows the Trusted Firmware
826 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000827 values before jumping to BL33. This option defaults to 0 (disabled). For
828 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
829 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
830 to the location of a device tree blob (DTB) already loaded in memory. The
831 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
832 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100833
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100834- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
835 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
836 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
837 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
838 this flag is 0. Note that this option is not used on FVP platforms.
839
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100840- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
841 for the construction of composite state-ID in the power-state parameter.
842 The existing PSCI clients currently do not support this encoding of
843 State-ID yet. Hence this flag is used to configure whether to use the
844 recommended State-ID encoding or not. The default value of this flag is 0,
845 in which case the platform is configured to expect NULL in the State-ID
846 field of power-state parameter.
847
848- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
849 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000850 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100851 must be specified using the ``ROT_KEY`` option when building the Trusted
852 Firmware. This private key will be used by the certificate generation tool
853 to sign the BL2 and Trusted Key certificates. Available options for
854 ``ARM_ROTPK_LOCATION`` are:
855
856 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
857 registers. The private key corresponding to this ROTPK hash is not
858 currently available.
859 - ``devel_rsa`` : return a development public key hash embedded in the BL1
860 and BL2 binaries. This hash has been obtained from the RSA public key
861 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
862 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
863 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800864 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
865 and BL2 binaries. This hash has been obtained from the ECDSA public key
866 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
867 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
868 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100869
870- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
871
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800872 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100873 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100874 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
875 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100876
Dan Handley610e7e12018-03-01 18:44:00 +0000877- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
878 of the translation tables library instead of version 2. It is set to 0 by
879 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100880
Dan Handley610e7e12018-03-01 18:44:00 +0000881- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
882 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
883 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100884 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
885
Dan Handley610e7e12018-03-01 18:44:00 +0000886For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100887map is explained in the `Firmware Design`_.
888
Dan Handley610e7e12018-03-01 18:44:00 +0000889Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100890^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
891
892- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
893 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
894 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000895 TF-A no longer supports earlier SCP versions. If this option is set to 1
896 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100897
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100898- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
899 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100900 during boot. Default is 1.
901
Soby Mathew1ced6b82017-06-12 12:37:10 +0100902- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
903 instead of SCPI/BOM driver for communicating with the SCP during power
904 management operations and for SCP RAM Firmware transfer. If this option
905 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100906
Dan Handley610e7e12018-03-01 18:44:00 +0000907Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100908^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
909
910- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000911 build the topology tree within TF-A. By default TF-A is configured for dual
912 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100913
914- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
915 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
916 explained in the options below:
917
918 - ``FVP_CCI`` : The CCI driver is selected. This is the default
919 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
920 - ``FVP_CCN`` : The CCN driver is selected. This is the default
921 if ``FVP_CLUSTER_COUNT`` > 2.
922
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000923- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
924 a single cluster. This option defaults to 4.
925
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000926- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
927 in the system. This option defaults to 1. Note that the build option
928 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
929
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100930- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
931
932 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
933 - ``FVP_GICV2`` : The GICv2 only driver is selected
934 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100935
936- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
937 for functions that wait for an arbitrary time length (udelay and mdelay).
938 The default value is 0.
939
Soby Mathewb1bf0442018-02-16 14:52:52 +0000940- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
941 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
942 details on HW_CONFIG. By default, this is initialized to a sensible DTS
943 file in ``fdts/`` folder depending on other build options. But some cases,
944 like shifted affinity format for MPIDR, cannot be detected at build time
945 and this option is needed to specify the appropriate DTS file.
946
947- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
948 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
949 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
950 HW_CONFIG blob instead of the DTS file. This option is useful to override
951 the default HW_CONFIG selected by the build system.
952
Summer Qin13b95c22018-03-02 15:51:14 +0800953ARM JUNO platform specific build options
954^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
955
956- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
957 Media Protection (TZ-MP1). Default value of this flag is 0.
958
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100959Debugging options
960~~~~~~~~~~~~~~~~~
961
962To compile a debug version and make the build more verbose use
963
Paul Beesley493e3492019-03-13 15:11:04 +0000964.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100965
966 make PLAT=<platform> DEBUG=1 V=1 all
967
968AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
969example DS-5) might not support this and may need an older version of DWARF
970symbols to be emitted by GCC. This can be achieved by using the
971``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
972version to 2 is recommended for DS-5 versions older than 5.16.
973
974When debugging logic problems it might also be useful to disable all compiler
975optimizations by using ``-O0``.
976
Paul Beesleyba3ed402019-03-13 16:20:44 +0000977.. warning::
978 Using ``-O0`` could cause output images to be larger and base addresses
979 might need to be recalculated (see the **Memory layout on Arm development
980 platforms** section in the `Firmware Design`_).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100981
982Extra debug options can be passed to the build system by setting ``CFLAGS`` or
983``LDFLAGS``:
984
Paul Beesley493e3492019-03-13 15:11:04 +0000985.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100986
987 CFLAGS='-O0 -gdwarf-2' \
988 make PLAT=<platform> DEBUG=1 V=1 all
989
990Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
991ignored as the linker is called directly.
992
993It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000994post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
995``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100996section. In this case, the developer may take control of the target using a
997debugger when indicated by the console output. When using DS-5, the following
998commands can be used:
999
1000::
1001
1002 # Stop target execution
1003 interrupt
1004
1005 #
1006 # Prepare your debugging environment, e.g. set breakpoints
1007 #
1008
1009 # Jump over the debug loop
1010 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1011
1012 # Resume execution
1013 continue
1014
1015Building the Test Secure Payload
1016~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1017
1018The TSP is coupled with a companion runtime service in the BL31 firmware,
1019called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
1020must be recompiled as well. For more information on SPs and SPDs, see the
1021`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
1022
Dan Handley610e7e12018-03-01 18:44:00 +00001023First clean the TF-A build directory to get rid of any previous BL31 binary.
1024Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001025
Paul Beesley493e3492019-03-13 15:11:04 +00001026.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001027
1028 make PLAT=<platform> SPD=tspd all
1029
1030An additional boot loader binary file is created in the ``build`` directory:
1031
1032::
1033
1034 build/<platform>/<build-type>/bl32.bin
1035
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001036
1037Building and using the FIP tool
1038~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1039
Dan Handley610e7e12018-03-01 18:44:00 +00001040Firmware Image Package (FIP) is a packaging format used by TF-A to package
1041firmware images in a single binary. The number and type of images that should
1042be packed in a FIP is platform specific and may include TF-A images and other
1043firmware images required by the platform. For example, most platforms require
1044a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1045U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001046
Dan Handley610e7e12018-03-01 18:44:00 +00001047The TF-A build system provides the make target ``fip`` to create a FIP file
1048for the specified platform using the FIP creation tool included in the TF-A
1049project. Examples below show how to build a FIP file for FVP, packaging TF-A
1050and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001051
1052For AArch64:
1053
Paul Beesley493e3492019-03-13 15:11:04 +00001054.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001055
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001056 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001057
1058For AArch32:
1059
Paul Beesley493e3492019-03-13 15:11:04 +00001060.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001061
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001062 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001063
1064The resulting FIP may be found in:
1065
1066::
1067
1068 build/fvp/<build-type>/fip.bin
1069
1070For advanced operations on FIP files, it is also possible to independently build
1071the tool and create or modify FIPs using this tool. To do this, follow these
1072steps:
1073
1074It is recommended to remove old artifacts before building the tool:
1075
Paul Beesley493e3492019-03-13 15:11:04 +00001076.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001077
1078 make -C tools/fiptool clean
1079
1080Build the tool:
1081
Paul Beesley493e3492019-03-13 15:11:04 +00001082.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001083
1084 make [DEBUG=1] [V=1] fiptool
1085
1086The tool binary can be located in:
1087
1088::
1089
1090 ./tools/fiptool/fiptool
1091
Alexei Fedorov2831d582019-03-13 11:05:07 +00001092Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001093options.
1094
1095Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1096
Paul Beesley493e3492019-03-13 15:11:04 +00001097.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001098
1099 ./tools/fiptool/fiptool create \
1100 --tb-fw build/<platform>/<build-type>/bl2.bin \
1101 --soc-fw build/<platform>/<build-type>/bl31.bin \
1102 fip.bin
1103
1104Example 2: view the contents of an existing Firmware package:
1105
Paul Beesley493e3492019-03-13 15:11:04 +00001106.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001107
1108 ./tools/fiptool/fiptool info <path-to>/fip.bin
1109
1110Example 3: update the entries of an existing Firmware package:
1111
Paul Beesley493e3492019-03-13 15:11:04 +00001112.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001113
1114 # Change the BL2 from Debug to Release version
1115 ./tools/fiptool/fiptool update \
1116 --tb-fw build/<platform>/release/bl2.bin \
1117 build/<platform>/debug/fip.bin
1118
1119Example 4: unpack all entries from an existing Firmware package:
1120
Paul Beesley493e3492019-03-13 15:11:04 +00001121.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001122
1123 # Images will be unpacked to the working directory
1124 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1125
1126Example 5: remove an entry from an existing Firmware package:
1127
Paul Beesley493e3492019-03-13 15:11:04 +00001128.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001129
1130 ./tools/fiptool/fiptool remove \
1131 --tb-fw build/<platform>/debug/fip.bin
1132
1133Note that if the destination FIP file exists, the create, update and
1134remove operations will automatically overwrite it.
1135
1136The unpack operation will fail if the images already exist at the
1137destination. In that case, use -f or --force to continue.
1138
1139More information about FIP can be found in the `Firmware Design`_ document.
1140
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001141Building FIP images with support for Trusted Board Boot
1142~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1143
1144Trusted Board Boot primarily consists of the following two features:
1145
1146- Image Authentication, described in `Trusted Board Boot`_, and
1147- Firmware Update, described in `Firmware Update`_
1148
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001149The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001150images with support for these features:
1151
1152#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1153 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001154 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001155 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001156 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001157 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001158
1159 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1160 source files the modules depend upon.
1161 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1162 options required to build the mbed TLS sources.
1163
1164 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001165 license. Using mbed TLS source code will affect the licensing of TF-A
1166 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001167
1168#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001169 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001170
1171 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1172 - ``TRUSTED_BOARD_BOOT=1``
1173 - ``GENERATE_COT=1``
1174
Dan Handley610e7e12018-03-01 18:44:00 +00001175 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001176 specified at build time. Two locations are currently supported (see
1177 ``ARM_ROTPK_LOCATION`` build option):
1178
1179 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1180 root-key storage registers present in the platform. On Juno, this
1181 registers are read-only. On FVP Base and Cortex models, the registers
1182 are read-only, but the value can be specified using the command line
1183 option ``bp.trusted_key_storage.public_key`` when launching the model.
1184 On both Juno and FVP models, the default value corresponds to an
1185 ECDSA-SECP256R1 public key hash, whose private part is not currently
1186 available.
1187
1188 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001189 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001190 found in ``plat/arm/board/common/rotpk``.
1191
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001192 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001193 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001194 found in ``plat/arm/board/common/rotpk``.
1195
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001196 Example of command line using RSA development keys:
1197
Paul Beesley493e3492019-03-13 15:11:04 +00001198 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001199
1200 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1201 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1202 ARM_ROTPK_LOCATION=devel_rsa \
1203 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1204 BL33=<path-to>/<bl33_image> \
1205 all fip
1206
1207 The result of this build will be the bl1.bin and the fip.bin binaries. This
1208 FIP will include the certificates corresponding to the Chain of Trust
1209 described in the TBBR-client document. These certificates can also be found
1210 in the output build directory.
1211
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001212#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001213 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001214 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001215 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001216
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001217 - NS_BL2U. The AP non-secure Firmware Updater image.
1218 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001219
1220 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1221 targets using RSA development:
1222
1223 ::
1224
1225 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1226 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1227 ARM_ROTPK_LOCATION=devel_rsa \
1228 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1229 BL33=<path-to>/<bl33_image> \
1230 SCP_BL2=<path-to>/<scp_bl2_image> \
1231 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1232 NS_BL2U=<path-to>/<ns_bl2u_image> \
1233 all fip fwu_fip
1234
Paul Beesleyba3ed402019-03-13 16:20:44 +00001235 .. note::
1236 The BL2U image will be built by default and added to the FWU_FIP.
1237 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1238 to the command line above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001239
Paul Beesleyba3ed402019-03-13 16:20:44 +00001240 .. note::
1241 Building and installing the non-secure and SCP FWU images (NS_BL1U,
1242 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001243
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001244 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1245 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001246 Chain of Trust described in the TBBR-client document. These certificates
1247 can also be found in the output build directory.
1248
1249Building the Certificate Generation Tool
1250~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1251
Dan Handley610e7e12018-03-01 18:44:00 +00001252The ``cert_create`` tool is built as part of the TF-A build process when the
1253``fip`` make target is specified and TBB is enabled (as described in the
1254previous section), but it can also be built separately with the following
1255command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001256
Paul Beesley493e3492019-03-13 15:11:04 +00001257.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001258
1259 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1260
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001261For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001262'cert_create' tool can be built with the following command. Note that the target
1263platform must define its IDs within a ``platform_oid.h`` header file for the
1264build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001265
Paul Beesley493e3492019-03-13 15:11:04 +00001266.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001267
Paul Beesley62761cd2019-04-11 13:35:26 +01001268 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001269
1270``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1271verbose. The following command should be used to obtain help about the tool:
1272
Paul Beesley493e3492019-03-13 15:11:04 +00001273.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001274
1275 ./tools/cert_create/cert_create -h
1276
1277Building a FIP for Juno and FVP
1278-------------------------------
1279
1280This section provides Juno and FVP specific instructions to build Trusted
1281Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001282a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001283
Paul Beesleyba3ed402019-03-13 16:20:44 +00001284.. note::
1285 Pre-built binaries for AArch32 are available from Linaro Release 16.12
1286 onwards. Before that release, pre-built binaries are only available for
1287 AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001288
Paul Beesleyba3ed402019-03-13 16:20:44 +00001289.. warning::
1290 Follow the full instructions for one platform before switching to a
1291 different one. Mixing instructions for different platforms may result in
1292 corrupted binaries.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001293
Paul Beesleyba3ed402019-03-13 16:20:44 +00001294.. warning::
1295 The uboot image downloaded by the Linaro workspace script does not always
1296 match the uboot image packaged as BL33 in the corresponding fip file. It is
1297 recommended to use the version that is packaged in the fip file using the
1298 instructions below.
Joel Huttonfe027712018-03-19 11:59:57 +00001299
Paul Beesleyba3ed402019-03-13 16:20:44 +00001300.. note::
1301 For the FVP, the kernel FDT is packaged in FIP during build and loaded
1302 by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1303 section for more info on selecting the right FDT to use.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001304
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001305#. Clean the working directory
1306
Paul Beesley493e3492019-03-13 15:11:04 +00001307 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001308
1309 make realclean
1310
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001311#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001312
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001313 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001314 package included in the Linaro release:
1315
Paul Beesley493e3492019-03-13 15:11:04 +00001316 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001317
1318 # Build the fiptool
1319 make [DEBUG=1] [V=1] fiptool
1320
1321 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001322 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001323
1324 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001325 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001326 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001327
Paul Beesleyba3ed402019-03-13 16:20:44 +00001328 .. note::
1329 The fiptool will complain if the images to be unpacked already
1330 exist in the current directory. If that is the case, either delete those
1331 files or use the ``--force`` option to overwrite.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001332
Paul Beesleyba3ed402019-03-13 16:20:44 +00001333 .. note::
1334 For AArch32, the instructions below assume that nt-fw.bin is a
1335 normal world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001336
Dan Handley610e7e12018-03-01 18:44:00 +00001337#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001338
Paul Beesley493e3492019-03-13 15:11:04 +00001339 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001340
1341 # AArch64
1342 make PLAT=fvp BL33=nt-fw.bin all fip
1343
1344 # AArch32
1345 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1346
Dan Handley610e7e12018-03-01 18:44:00 +00001347#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001348
1349 For AArch64:
1350
1351 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1352 as a build parameter.
1353
Paul Beesley493e3492019-03-13 15:11:04 +00001354 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001355
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001356 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001357
1358 For AArch32:
1359
1360 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1361 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1362 separately for AArch32.
1363
1364 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1365 to the AArch32 Linaro cross compiler.
1366
Paul Beesley493e3492019-03-13 15:11:04 +00001367 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001368
1369 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1370
1371 - Build BL32 in AArch32.
1372
Paul Beesley493e3492019-03-13 15:11:04 +00001373 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001374
1375 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1376 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1377
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001378 - Save ``bl32.bin`` to a temporary location and clean the build products.
1379
1380 ::
1381
1382 cp <path-to-build>/bl32.bin <path-to-temporary>
1383 make realclean
1384
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001385 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1386 must point to the AArch64 Linaro cross compiler.
1387
Paul Beesley493e3492019-03-13 15:11:04 +00001388 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001389
1390 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1391
1392 - The following parameters should be used to build BL1 and BL2 in AArch64
1393 and point to the BL32 file.
1394
Paul Beesley493e3492019-03-13 15:11:04 +00001395 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001396
Soby Mathew97b1bff2018-09-27 16:46:41 +01001397 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001398 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1399 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001400
1401The resulting BL1 and FIP images may be found in:
1402
1403::
1404
1405 # Juno
1406 ./build/juno/release/bl1.bin
1407 ./build/juno/release/fip.bin
1408
1409 # FVP
1410 ./build/fvp/release/bl1.bin
1411 ./build/fvp/release/fip.bin
1412
Roberto Vargas096f3a02017-10-17 10:19:00 +01001413
1414Booting Firmware Update images
1415-------------------------------------
1416
1417When Firmware Update (FWU) is enabled there are at least 2 new images
1418that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1419FWU FIP.
1420
1421Juno
1422~~~~
1423
1424The new images must be programmed in flash memory by adding
1425an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1426on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1427Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1428programming" for more information. User should ensure these do not
1429overlap with any other entries in the file.
1430
1431::
1432
1433 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1434 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1435 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1436 NOR10LOAD: 00000000 ;Image Load Address
1437 NOR10ENTRY: 00000000 ;Image Entry Point
1438
1439 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1440 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1441 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1442 NOR11LOAD: 00000000 ;Image Load Address
1443
1444The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1445In the same way, the address ns_bl2u_base_address is the value of
1446NS_BL2U_BASE - 0x8000000.
1447
1448FVP
1449~~~
1450
1451The additional fip images must be loaded with:
1452
1453::
1454
1455 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1456 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1457
1458The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1459In the same way, the address ns_bl2u_base_address is the value of
1460NS_BL2U_BASE.
1461
1462
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001463EL3 payloads alternative boot flow
1464----------------------------------
1465
1466On a pre-production system, the ability to execute arbitrary, bare-metal code at
1467the highest exception level is required. It allows full, direct access to the
1468hardware, for example to run silicon soak tests.
1469
1470Although it is possible to implement some baremetal secure firmware from
1471scratch, this is a complex task on some platforms, depending on the level of
1472configuration required to put the system in the expected state.
1473
1474Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001475``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1476boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1477other BL images and passing control to BL31. It reduces the complexity of
1478developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001479
1480- putting the system into a known architectural state;
1481- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001482- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001483
Dan Handley610e7e12018-03-01 18:44:00 +00001484When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001485TrustZone controller is simplified such that only region 0 is enabled and is
1486configured to permit secure access only. This gives full access to the whole
1487DRAM to the EL3 payload.
1488
1489The system is left in the same state as when entering BL31 in the default boot
1490flow. In particular:
1491
1492- Running in EL3;
1493- Current state is AArch64;
1494- Little-endian data access;
1495- All exceptions disabled;
1496- MMU disabled;
1497- Caches disabled.
1498
1499Booting an EL3 payload
1500~~~~~~~~~~~~~~~~~~~~~~
1501
1502The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001503not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001504
1505- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1506 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001507 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001508
1509- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1510 run-time.
1511
1512To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1513used. The infinite loop that it introduces in BL1 stops execution at the right
1514moment for a debugger to take control of the target and load the payload (for
1515example, over JTAG).
1516
1517It is expected that this loading method will work in most cases, as a debugger
1518connection is usually available in a pre-production system. The user is free to
1519use any other platform-specific mechanism to load the EL3 payload, though.
1520
1521Booting an EL3 payload on FVP
1522^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1523
1524The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1525the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1526is undefined on the FVP platform and the FVP platform code doesn't clear it.
1527Therefore, one must modify the way the model is normally invoked in order to
1528clear the mailbox at start-up.
1529
1530One way to do that is to create an 8-byte file containing all zero bytes using
1531the following command:
1532
Paul Beesley493e3492019-03-13 15:11:04 +00001533.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001534
1535 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1536
1537and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1538using the following model parameters:
1539
1540::
1541
1542 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1543 --data=mailbox.dat@0x04000000 [Foundation FVP]
1544
1545To provide the model with the EL3 payload image, the following methods may be
1546used:
1547
1548#. If the EL3 payload is able to execute in place, it may be programmed into
1549 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1550 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1551 used for the FIP):
1552
1553 ::
1554
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001555 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001556
1557 On Foundation FVP, there is no flash loader component and the EL3 payload
1558 may be programmed anywhere in flash using method 3 below.
1559
1560#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1561 command may be used to load the EL3 payload ELF image over JTAG:
1562
1563 ::
1564
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001565 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001566
1567#. The EL3 payload may be pre-loaded in volatile memory using the following
1568 model parameters:
1569
1570 ::
1571
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001572 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1573 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001574
1575 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001576 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001577
1578Booting an EL3 payload on Juno
1579^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1580
1581If the EL3 payload is able to execute in place, it may be programmed in flash
1582memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1583on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1584Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1585programming" for more information.
1586
1587Alternatively, the same DS-5 command mentioned in the FVP section above can
1588be used to load the EL3 payload's ELF file over JTAG on Juno.
1589
1590Preloaded BL33 alternative boot flow
1591------------------------------------
1592
1593Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001594on TF-A to load it. This may simplify packaging of the normal world code and
1595improve performance in a development environment. When secure world cold boot
1596is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001597
1598For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001599used when compiling TF-A. For example, the following command will create a FIP
1600without a BL33 and prepare to jump to a BL33 image loaded at address
16010x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001602
Paul Beesley493e3492019-03-13 15:11:04 +00001603.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001604
1605 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1606
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001607Boot of a preloaded kernel image on Base FVP
1608~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001609
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001610The following example uses a simplified boot flow by directly jumping from the
1611TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1612useful if both the kernel and the device tree blob (DTB) are already present in
1613memory (like in FVP).
1614
1615For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1616address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001617
Paul Beesley493e3492019-03-13 15:11:04 +00001618.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001619
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001620 CROSS_COMPILE=aarch64-linux-gnu- \
1621 make PLAT=fvp DEBUG=1 \
1622 RESET_TO_BL31=1 \
1623 ARM_LINUX_KERNEL_AS_BL33=1 \
1624 PRELOADED_BL33_BASE=0x80080000 \
1625 ARM_PRELOADED_DTB_BASE=0x82000000 \
1626 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001627
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001628Now, it is needed to modify the DTB so that the kernel knows the address of the
1629ramdisk. The following script generates a patched DTB from the provided one,
1630assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1631script assumes that the user is using a ramdisk image prepared for U-Boot, like
1632the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1633offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001634
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001635.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001636
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001637 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001638
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001639 # Path to the input DTB
1640 KERNEL_DTB=<path-to>/<fdt>
1641 # Path to the output DTB
1642 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1643 # Base address of the ramdisk
1644 INITRD_BASE=0x84000000
1645 # Path to the ramdisk
1646 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001647
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001648 # Skip uboot header (64 bytes)
1649 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1650 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1651 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1652
1653 CHOSEN_NODE=$(echo \
1654 "/ { \
1655 chosen { \
1656 linux,initrd-start = <${INITRD_START}>; \
1657 linux,initrd-end = <${INITRD_END}>; \
1658 }; \
1659 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001660
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001661 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1662 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001663
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001664And the FVP binary can be run with the following command:
1665
Paul Beesley493e3492019-03-13 15:11:04 +00001666.. code:: shell
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001667
1668 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1669 -C pctl.startup=0.0.0.0 \
1670 -C bp.secure_memory=1 \
1671 -C cluster0.NUM_CORES=4 \
1672 -C cluster1.NUM_CORES=4 \
1673 -C cache_state_modelled=1 \
1674 -C cluster0.cpu0.RVBAR=0x04020000 \
1675 -C cluster0.cpu1.RVBAR=0x04020000 \
1676 -C cluster0.cpu2.RVBAR=0x04020000 \
1677 -C cluster0.cpu3.RVBAR=0x04020000 \
1678 -C cluster1.cpu0.RVBAR=0x04020000 \
1679 -C cluster1.cpu1.RVBAR=0x04020000 \
1680 -C cluster1.cpu2.RVBAR=0x04020000 \
1681 -C cluster1.cpu3.RVBAR=0x04020000 \
1682 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1683 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1684 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1685 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1686
1687Boot of a preloaded kernel image on Juno
1688~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001689
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001690The Trusted Firmware must be compiled in a similar way as for FVP explained
1691above. The process to load binaries to memory is the one explained in
1692`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001693
1694Running the software on FVP
1695---------------------------
1696
David Cunado7c032642018-03-12 18:47:05 +00001697The latest version of the AArch64 build of TF-A has been tested on the following
1698Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1699(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001700
Paul Beesleyba3ed402019-03-13 16:20:44 +00001701.. note::
1702 The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001703
David Cunado05845bf2017-12-19 16:33:25 +00001704- ``FVP_Base_AEMv8A-AEMv8A``
1705- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001706- ``FVP_Base_RevC-2xAEMv8A``
1707- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001708- ``FVP_Base_Cortex-A35x4``
1709- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001710- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1711- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001712- ``FVP_Base_Cortex-A57x1-A53x1``
1713- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001714- ``FVP_Base_Cortex-A57x4-A53x4``
1715- ``FVP_Base_Cortex-A57x4``
1716- ``FVP_Base_Cortex-A72x4-A53x4``
1717- ``FVP_Base_Cortex-A72x4``
1718- ``FVP_Base_Cortex-A73x4-A53x4``
1719- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001720- ``FVP_Base_Cortex-A75x4``
1721- ``FVP_Base_Cortex-A76x4``
John Tsichritzisd1894252019-05-20 13:09:34 +01001722- ``FVP_Base_Cortex-A76AEx4``
1723- ``FVP_Base_Cortex-A76AEx8``
Balint Dobszaycc942642019-07-03 13:02:56 +02001724- ``FVP_Base_Cortex-A77x4`` (Version 11.7 build 36)
John Tsichritzisd1894252019-05-20 13:09:34 +01001725- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001726- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001727- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1728- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzisd1894252019-05-20 13:09:34 +01001729- ``FVP_RD_N1Edge``
David Cunado05845bf2017-12-19 16:33:25 +00001730- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001731
1732The latest version of the AArch32 build of TF-A has been tested on the following
1733Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1734(64-bit host machine only).
1735
1736- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001737- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738
Paul Beesleyba3ed402019-03-13 16:20:44 +00001739.. note::
1740 The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1741 is not compatible with legacy GIC configurations. Therefore this FVP does not
1742 support these legacy GIC configurations.
David Cunado7c032642018-03-12 18:47:05 +00001743
Paul Beesleyba3ed402019-03-13 16:20:44 +00001744.. note::
1745 The build numbers quoted above are those reported by launching the FVP
1746 with the ``--version`` parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001747
Paul Beesleyba3ed402019-03-13 16:20:44 +00001748.. note::
1749 Linaro provides a ramdisk image in prebuilt FVP configurations and full
1750 file systems that can be downloaded separately. To run an FVP with a virtio
1751 file system image an additional FVP configuration option
1752 ``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1753 used.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001754
Paul Beesleyba3ed402019-03-13 16:20:44 +00001755.. note::
1756 The software will not work on Version 1.0 of the Foundation FVP.
1757 The commands below would report an ``unhandled argument`` error in this case.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001758
Paul Beesleyba3ed402019-03-13 16:20:44 +00001759.. note::
1760 FVPs can be launched with ``--cadi-server`` option such that a
1761 CADI-compliant debugger (for example, Arm DS-5) can connect to and control
1762 its execution.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001763
Paul Beesleyba3ed402019-03-13 16:20:44 +00001764.. warning::
1765 Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
1766 the internal synchronisation timings changed compared to older versions of
1767 the models. The models can be launched with ``-Q 100`` option if they are
1768 required to match the run time characteristics of the older versions.
David Cunado97309462017-07-31 12:24:51 +01001769
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001770The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001771downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001772
David Cunado124415e2017-06-27 17:31:12 +01001773The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001774`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001775
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001776Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001777parameter options. A brief description of the important ones that affect TF-A
1778and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001779
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001780Obtaining the Flattened Device Trees
1781~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1782
1783Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001784FDT files are required. FDT source files for the Foundation and Base FVPs can
1785be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1786a subset of the Base FVP components. For example, the Foundation FVP lacks
1787CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001788
Paul Beesleyba3ed402019-03-13 16:20:44 +00001789.. note::
1790 It is not recommended to use the FDTs built along the kernel because not
1791 all FDTs are available from there.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001792
Soby Mathewecd94ad2018-05-09 13:59:29 +01001793The dynamic configuration capability is enabled in the firmware for FVPs.
1794This means that the firmware can authenticate and load the FDT if present in
1795FIP. A default FDT is packaged into FIP during the build based on
1796the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1797or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1798`Arm FVP platform specific build options`_ section for detail on the options).
1799
1800- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001801
David Cunado7c032642018-03-12 18:47:05 +00001802 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1803 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001804
Soby Mathewecd94ad2018-05-09 13:59:29 +01001805- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001806
David Cunado7c032642018-03-12 18:47:05 +00001807 For use with models such as the Cortex-A32 Base FVPs without shifted
1808 affinities and running Linux in AArch32 state with Base memory map
1809 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001810
Soby Mathewecd94ad2018-05-09 13:59:29 +01001811- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001812
David Cunado7c032642018-03-12 18:47:05 +00001813 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1814 affinities and with Base memory map configuration and Linux GICv3 support.
1815
Soby Mathewecd94ad2018-05-09 13:59:29 +01001816- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001817
1818 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1819 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1820
Soby Mathewecd94ad2018-05-09 13:59:29 +01001821- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001822
1823 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1824 single cluster, single threaded CPUs, Base memory map configuration and Linux
1825 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001826
Soby Mathewecd94ad2018-05-09 13:59:29 +01001827- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001828
David Cunado7c032642018-03-12 18:47:05 +00001829 For use with models such as the Cortex-A32 Base FVPs without shifted
1830 affinities and running Linux in AArch32 state with Base memory map
1831 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001832
Soby Mathewecd94ad2018-05-09 13:59:29 +01001833- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001834
1835 For use with Foundation FVP with Base memory map configuration.
1836
Soby Mathewecd94ad2018-05-09 13:59:29 +01001837- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001838
1839 (Default) For use with Foundation FVP with Base memory map configuration
1840 and Linux GICv3 support.
1841
1842Running on the Foundation FVP with reset to BL1 entrypoint
1843~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1844
1845The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018464 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001847
Paul Beesley493e3492019-03-13 15:11:04 +00001848.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001849
1850 <path-to>/Foundation_Platform \
1851 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001852 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001853 --secure-memory \
1854 --visualization \
1855 --gicv3 \
1856 --data="<path-to>/<bl1-binary>"@0x0 \
1857 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001858 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001859 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001860
1861Notes:
1862
1863- BL1 is loaded at the start of the Trusted ROM.
1864- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001865- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1866 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001867- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1868 and enable the GICv3 device in the model. Note that without this option,
1869 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001870 is not supported by TF-A.
1871- In order for TF-A to run correctly on the Foundation FVP, the architecture
1872 versions must match. The Foundation FVP defaults to the highest v8.x
1873 version it supports but the default build for TF-A is for v8.0. To avoid
1874 issues either start the Foundation FVP to use v8.0 architecture using the
1875 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1876 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001877
1878Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1879~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1880
David Cunado7c032642018-03-12 18:47:05 +00001881The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001882with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001883
Paul Beesley493e3492019-03-13 15:11:04 +00001884.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001885
David Cunado7c032642018-03-12 18:47:05 +00001886 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001887 -C pctl.startup=0.0.0.0 \
1888 -C bp.secure_memory=1 \
1889 -C bp.tzc_400.diagnostics=1 \
1890 -C cluster0.NUM_CORES=4 \
1891 -C cluster1.NUM_CORES=4 \
1892 -C cache_state_modelled=1 \
1893 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1894 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001895 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001896 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001897
Paul Beesleyba3ed402019-03-13 16:20:44 +00001898.. note::
1899 The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires
1900 a specific DTS for all the CPUs to be loaded.
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001901
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001902Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1903~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1904
1905The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001906with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001907
Paul Beesley493e3492019-03-13 15:11:04 +00001908.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001909
1910 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1911 -C pctl.startup=0.0.0.0 \
1912 -C bp.secure_memory=1 \
1913 -C bp.tzc_400.diagnostics=1 \
1914 -C cluster0.NUM_CORES=4 \
1915 -C cluster1.NUM_CORES=4 \
1916 -C cache_state_modelled=1 \
1917 -C cluster0.cpu0.CONFIG64=0 \
1918 -C cluster0.cpu1.CONFIG64=0 \
1919 -C cluster0.cpu2.CONFIG64=0 \
1920 -C cluster0.cpu3.CONFIG64=0 \
1921 -C cluster1.cpu0.CONFIG64=0 \
1922 -C cluster1.cpu1.CONFIG64=0 \
1923 -C cluster1.cpu2.CONFIG64=0 \
1924 -C cluster1.cpu3.CONFIG64=0 \
1925 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1926 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001927 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001928 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001929
1930Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1931~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1932
1933The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001934boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001935
Paul Beesley493e3492019-03-13 15:11:04 +00001936.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001937
1938 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1939 -C pctl.startup=0.0.0.0 \
1940 -C bp.secure_memory=1 \
1941 -C bp.tzc_400.diagnostics=1 \
1942 -C cache_state_modelled=1 \
1943 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1944 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001945 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001946 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001947
1948Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1949~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1950
1951The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001952boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001953
Paul Beesley493e3492019-03-13 15:11:04 +00001954.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001955
1956 <path-to>/FVP_Base_Cortex-A32x4 \
1957 -C pctl.startup=0.0.0.0 \
1958 -C bp.secure_memory=1 \
1959 -C bp.tzc_400.diagnostics=1 \
1960 -C cache_state_modelled=1 \
1961 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1962 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001963 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001964 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001965
1966Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1967~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1968
David Cunado7c032642018-03-12 18:47:05 +00001969The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001970with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001971
Paul Beesley493e3492019-03-13 15:11:04 +00001972.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001973
David Cunado7c032642018-03-12 18:47:05 +00001974 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001975 -C pctl.startup=0.0.0.0 \
1976 -C bp.secure_memory=1 \
1977 -C bp.tzc_400.diagnostics=1 \
1978 -C cluster0.NUM_CORES=4 \
1979 -C cluster1.NUM_CORES=4 \
1980 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001981 -C cluster0.cpu0.RVBAR=0x04010000 \
1982 -C cluster0.cpu1.RVBAR=0x04010000 \
1983 -C cluster0.cpu2.RVBAR=0x04010000 \
1984 -C cluster0.cpu3.RVBAR=0x04010000 \
1985 -C cluster1.cpu0.RVBAR=0x04010000 \
1986 -C cluster1.cpu1.RVBAR=0x04010000 \
1987 -C cluster1.cpu2.RVBAR=0x04010000 \
1988 -C cluster1.cpu3.RVBAR=0x04010000 \
1989 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1990 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001991 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001992 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001993 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001994 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001995
1996Notes:
1997
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001998- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001999 in this config, it can be loaded at any valid address for execution.
2000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002001- Since a FIP is not loaded when using BL31 as reset entrypoint, the
2002 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
2003 parameter is needed to load the individual bootloader images in memory.
2004 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01002005 Payload. For the same reason, the FDT needs to be compiled from the DT source
2006 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
2007 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002008
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00002009- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
2010 specific DTS for all the CPUs to be loaded.
2011
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002012- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
2013 X and Y are the cluster and CPU numbers respectively, is used to set the
2014 reset vector for each core.
2015
2016- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
2017 changing the value of
2018 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
2019 ``BL32_BASE``.
2020
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002021Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
2022~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002023
2024The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00002025with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002026
Paul Beesley493e3492019-03-13 15:11:04 +00002027.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002028
2029 <path-to>/FVP_Base_AEMv8A-AEMv8A \
2030 -C pctl.startup=0.0.0.0 \
2031 -C bp.secure_memory=1 \
2032 -C bp.tzc_400.diagnostics=1 \
2033 -C cluster0.NUM_CORES=4 \
2034 -C cluster1.NUM_CORES=4 \
2035 -C cache_state_modelled=1 \
2036 -C cluster0.cpu0.CONFIG64=0 \
2037 -C cluster0.cpu1.CONFIG64=0 \
2038 -C cluster0.cpu2.CONFIG64=0 \
2039 -C cluster0.cpu3.CONFIG64=0 \
2040 -C cluster1.cpu0.CONFIG64=0 \
2041 -C cluster1.cpu1.CONFIG64=0 \
2042 -C cluster1.cpu2.CONFIG64=0 \
2043 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002044 -C cluster0.cpu0.RVBAR=0x04002000 \
2045 -C cluster0.cpu1.RVBAR=0x04002000 \
2046 -C cluster0.cpu2.RVBAR=0x04002000 \
2047 -C cluster0.cpu3.RVBAR=0x04002000 \
2048 -C cluster1.cpu0.RVBAR=0x04002000 \
2049 -C cluster1.cpu1.RVBAR=0x04002000 \
2050 -C cluster1.cpu2.RVBAR=0x04002000 \
2051 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002052 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002053 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002054 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002055 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002056 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002057
Paul Beesleyba3ed402019-03-13 16:20:44 +00002058.. note::
2059 The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2060 It should match the address programmed into the RVBAR register as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002061
2062Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2063~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2064
2065The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002066boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002067
Paul Beesley493e3492019-03-13 15:11:04 +00002068.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002069
2070 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2071 -C pctl.startup=0.0.0.0 \
2072 -C bp.secure_memory=1 \
2073 -C bp.tzc_400.diagnostics=1 \
2074 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002075 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2076 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2077 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2078 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2079 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2080 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2081 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2082 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2083 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2084 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002085 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002086 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002087 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002088 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002089
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002090Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2091~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002092
2093The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002094boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002095
Paul Beesley493e3492019-03-13 15:11:04 +00002096.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002097
2098 <path-to>/FVP_Base_Cortex-A32x4 \
2099 -C pctl.startup=0.0.0.0 \
2100 -C bp.secure_memory=1 \
2101 -C bp.tzc_400.diagnostics=1 \
2102 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002103 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2104 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2105 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2106 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002107 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002108 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002109 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002110 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002111 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002112
2113Running the software on Juno
2114----------------------------
2115
Dan Handley610e7e12018-03-01 18:44:00 +00002116This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002117
2118To execute the software stack on Juno, the version of the Juno board recovery
2119image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2120earlier version installed or are unsure which version is installed, please
2121re-install the recovery image by following the
2122`Instructions for using Linaro's deliverables on Juno`_.
2123
Dan Handley610e7e12018-03-01 18:44:00 +00002124Preparing TF-A images
2125~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002126
Dan Handley610e7e12018-03-01 18:44:00 +00002127After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2128``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002129
2130Other Juno software information
2131~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2132
Dan Handley610e7e12018-03-01 18:44:00 +00002133Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002134software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002135get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002136configure it.
2137
2138Testing SYSTEM SUSPEND on Juno
2139~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2140
2141The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2142to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2143on Juno, at the linux shell prompt, issue the following command:
2144
Paul Beesley493e3492019-03-13 15:11:04 +00002145.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002146
2147 echo +10 > /sys/class/rtc/rtc0/wakealarm
2148 echo -n mem > /sys/power/state
2149
2150The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2151wakeup interrupt from RTC.
2152
2153--------------
2154
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002155*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002156
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002157.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002158.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002159.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002160.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2161.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002162.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002163.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002164.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002165.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002166.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002167.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002168.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002169.. _here: psci-lib-integration-guide.rst
John Tsichritzis2fd3d922019-05-28 13:13:39 +01002170.. _Trusted Board Boot: ../design/trusted-board-boot.rst
2171.. _TB_FW_CONFIG for FVP: ../../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
2172.. _Secure-EL1 Payloads and Dispatchers: ../design/firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
2173.. _Firmware Update: ../components/firmware-update.rst
2174.. _Firmware Design: ../design/firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002175.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2176.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002177.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002178.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002179.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002180.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
John Tsichritzis2fd3d922019-05-28 13:13:39 +01002181.. _Secure Partition Manager Design guide: ../components/secure-partition-manager-design.rst
2182.. _`Trusted Firmware-A Coding Guidelines`: ../process/coding-guidelines.rst
2183.. _Library at ROM: ../components/romlib-design.rst