blob: f963ed19c285571e32039dbdff02f8bb89e46485 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060031#include <lib/extensions/fpmr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000033#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050034#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/extensions/spe.h>
36#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010037#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010038#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010039#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010040#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010041#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000042#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010044#if ENABLE_FEAT_TWED
45/* Make sure delay value fits within the range(0-15) */
46CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000048
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010049per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50static bool has_secure_perworld_init;
51
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010052static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000053static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010054static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010055static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050056
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010057#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050058static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
59{
60 u_register_t sctlr_elx, actlr_elx;
61
62 /*
63 * Initialise SCTLR_EL1 to the reset value corresponding to the target
64 * execution state setting all fields rather than relying on the hw.
65 * Some fields have architecturally UNKNOWN reset values and these are
66 * set to zero.
67 *
68 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
69 *
70 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
71 * required by PSCI specification)
72 */
73 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
74 if (GET_RW(ep->spsr) == MODE_RW_64) {
75 sctlr_elx |= SCTLR_EL1_RES1;
76 } else {
77 /*
78 * If the target execution state is AArch32 then the following
79 * fields need to be set.
80 *
81 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
82 * instructions are not trapped to EL1.
83 *
84 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
85 * instructions are not trapped to EL1.
86 *
87 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
88 * CP15DMB, CP15DSB, and CP15ISB instructions.
89 */
90 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
91 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
92 }
93
Zelalem Aweke20126002022-04-08 16:48:05 -050094 /*
95 * If workaround of errata 764081 for Cortex-A75 is used then set
96 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
97 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050098 if (errata_a75_764081_applies()) {
99 sctlr_elx |= SCTLR_IESB_BIT;
100 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100101
Zelalem Aweke20126002022-04-08 16:48:05 -0500102 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100103 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500104
105 /*
106 * Base the context ACTLR_EL1 on the current value, as it is
107 * implementation defined. The context restore process will write
108 * the value from the context to the actual register and can cause
109 * problems for processor cores that don't expect certain bits to
110 * be zero.
111 */
112 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100113 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500114}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100115#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500116
Zelalem Aweke42401112022-01-05 17:12:24 -0600117/******************************************************************************
118 * This function performs initializations that are specific to SECURE state
119 * and updates the cpu context specified by 'ctx'.
120 *****************************************************************************/
121static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000122{
Zelalem Aweke42401112022-01-05 17:12:24 -0600123 u_register_t scr_el3;
124 el3_state_t *state;
125
126 state = get_el3state_ctx(ctx);
127 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
128
129#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000130 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600131 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
132 * indicated by the interrupt routing model for BL31.
133 */
134 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
135#endif
136
Govindraj Raja73e1d802024-02-28 14:37:09 -0600137 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
138 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600139 scr_el3 |= SCR_ATA_BIT;
140 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600141
Zelalem Aweke42401112022-01-05 17:12:24 -0600142 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
143
Zelalem Aweke20126002022-04-08 16:48:05 -0500144 /*
145 * Initialize EL1 context registers unless SPMC is running
146 * at S-EL2.
147 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100148#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500149 setup_el1_context(ctx, ep);
150#endif
151
Zelalem Aweke42401112022-01-05 17:12:24 -0600152 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100153
154 /**
155 * manage_extensions_secure_per_world api has to be executed once,
156 * as the registers getting initialised, maintain constant value across
157 * all the cpus for the secure world.
158 * Henceforth, this check ensures that the registers are initialised once
159 * and avoids re-initialization from multiple cores.
160 */
161 if (!has_secure_perworld_init) {
162 manage_extensions_secure_per_world();
163 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000164}
165
Zelalem Aweke42401112022-01-05 17:12:24 -0600166#if ENABLE_RME
167/******************************************************************************
168 * This function performs initializations that are specific to REALM state
169 * and updates the cpu context specified by 'ctx'.
170 *****************************************************************************/
171static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
172{
173 u_register_t scr_el3;
174 el3_state_t *state;
175
176 state = get_el3state_ctx(ctx);
177 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
178
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000179 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
180
Sona Mathew3b84c962023-10-25 16:48:19 -0500181 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000182 if (is_feat_csv2_2_supported()) {
183 /* Enable access to the SCXTNUM_ELx registers. */
184 scr_el3 |= SCR_EnSCXT_BIT;
185 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600186
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000187 if (is_feat_sctlr2_supported()) {
188 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
189 * SCTLR2_ELx registers.
190 */
191 scr_el3 |= SCR_SCTLR2En_BIT;
192 }
193
Zelalem Aweke42401112022-01-05 17:12:24 -0600194 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
195}
196#endif /* ENABLE_RME */
197
198/******************************************************************************
199 * This function performs initializations that are specific to NON-SECURE state
200 * and updates the cpu context specified by 'ctx'.
201 *****************************************************************************/
202static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
203{
204 u_register_t scr_el3;
205 el3_state_t *state;
206
207 state = get_el3state_ctx(ctx);
208 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
209
210 /* SCR_NS: Set the NS bit */
211 scr_el3 |= SCR_NS_BIT;
212
Govindraj Raja73e1d802024-02-28 14:37:09 -0600213 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
214 if (is_feat_mte2_supported()) {
215 scr_el3 |= SCR_ATA_BIT;
216 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100217
Zelalem Aweke42401112022-01-05 17:12:24 -0600218#if !CTX_INCLUDE_PAUTH_REGS
219 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100220 * Pointer Authentication feature, if present, is always enabled by default
221 * for Non secure lower exception levels. We do not have an explicit
222 * flag to set it.
223 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
224 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600225 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100226 * To prevent the leakage between the worlds during world switch,
227 * we enable it only for the non-secure world.
228 *
229 * If the Secure/realm world wants to use pointer authentication,
230 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
231 * it will be enabled globally for all the contexts.
232 *
233 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
234 * other than EL3
235 *
236 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
237 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600238 */
239 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600240
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100241#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600242
Manish Pandey0e3379d2022-10-10 11:43:08 +0100243#if HANDLE_EA_EL3_FIRST_NS
244 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
245 scr_el3 |= SCR_EA_BIT;
246#endif
247
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100248#if RAS_TRAP_NS_ERR_REC_ACCESS
249 /*
250 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
251 * and RAS ERX registers from EL1 and EL2(from any security state)
252 * are trapped to EL3.
253 * Set here to trap only for NS EL1/EL2
254 *
255 */
256 scr_el3 |= SCR_TERR_BIT;
257#endif
258
Sona Mathew3b84c962023-10-25 16:48:19 -0500259 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000260 if (is_feat_csv2_2_supported()) {
261 /* Enable access to the SCXTNUM_ELx registers. */
262 scr_el3 |= SCR_EnSCXT_BIT;
263 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000264
Zelalem Aweke42401112022-01-05 17:12:24 -0600265#ifdef IMAGE_BL31
266 /*
267 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
268 * indicated by the interrupt routing model for BL31.
269 */
270 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
271#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100272
273 if (is_feat_the_supported()) {
274 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
275 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
276 */
277 scr_el3 |= SCR_RCWMASKEn_BIT;
278 }
279
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100280 if (is_feat_sctlr2_supported()) {
281 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
282 * SCTLR2_ELx registers.
283 */
284 scr_el3 |= SCR_SCTLR2En_BIT;
285 }
286
Govindraj Rajae63794e2024-09-06 15:43:43 +0100287 if (is_feat_d128_supported()) {
288 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
289 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
290 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
291 */
292 scr_el3 |= SCR_D128En_BIT;
293 }
294
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600295 if (is_feat_fpmr_supported()) {
296 /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
297 * register.
298 */
299 scr_el3 |= SCR_EnFPM_BIT;
300 }
301
Zelalem Aweke42401112022-01-05 17:12:24 -0600302 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600303
304 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100305#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600306
307 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000308 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600309 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000310 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600311
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600312 if (is_feat_hcx_supported()) {
313 /*
314 * Initialize register HCRX_EL2 with its init value.
315 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
316 * chance that this can lead to unexpected behavior in lower
317 * ELs that have not been updated since the introduction of
318 * this feature if not properly initialized, especially when
319 * it comes to those bits that enable/disable traps.
320 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000321 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600322 HCRX_EL2_INIT_VAL);
323 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500324
325 if (is_feat_fgt_supported()) {
326 /*
327 * Initialize HFG*_EL2 registers with a default value so legacy
328 * systems unaware of FEAT_FGT do not get trapped due to their lack
329 * of initialization for this feature.
330 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000331 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500332 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000333 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500334 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000335 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500336 HFGWTR_EL2_INIT_VAL);
337 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100338#else
339 /* Initialize EL1 context registers */
340 setup_el1_context(ctx, ep);
341#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000342
343 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600344}
345
Achin Gupta7aea9082014-02-01 07:51:28 +0000346/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600347 * The following function performs initialization of the cpu_context 'ctx'
348 * for first use that is common to all security states, and sets the
349 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100350 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000351 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100352 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100353 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600354static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100355{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000356 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100357 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100358 el3_state_t *state;
359 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100360
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100361 state = get_el3state_ctx(ctx);
362
Andrew Thoelke4e126072014-06-04 21:10:52 +0100363 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000364 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100365
366 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100367 * The lower-EL context is zeroed so that no stale values leak to a world.
368 * It is assumed that an all-zero lower-EL context is good enough for it
369 * to boot correctly. However, there are very few registers where this
370 * is not true and some values need to be recreated.
371 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100372#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100373 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
374
375 /*
376 * These bits are set in the gicv3 driver. Losing them (especially the
377 * SRE bit) is problematic for all worlds. Henceforth recreate them.
378 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000379 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100380 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000381 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100382
383 /*
384 * The actlr_el2 register can be initialized in platform's reset handler
385 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
386 */
387 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100388#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100389
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100390 /* Start with a clean SCR_EL3 copy as all relevant values are set */
391 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500392
David Cunadofee86532017-04-13 22:38:29 +0100393 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100394 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
395 * EL2, EL1 and EL0 are not trapped to EL3.
396 *
397 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
398 * EL2, EL1 and EL0 are not trapped to EL3.
399 *
400 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
401 * both Security states and both Execution states.
402 *
403 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
404 * Non-secure memory.
405 */
406 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
407
408 scr_el3 |= SCR_SIF_BIT;
409
410 /*
David Cunadofee86532017-04-13 22:38:29 +0100411 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
412 * Exception level as specified by SPSR.
413 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500414 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100415 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500416 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600417
David Cunadofee86532017-04-13 22:38:29 +0100418 /*
419 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500420 * Secure timer registers to EL3, from AArch64 state only, if specified
421 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
422 * bit always behaves as 1 (i.e. secure physical timer register access
423 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100424 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500425 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100426 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500427 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100428
johpow01f91e59f2021-08-04 19:38:18 -0500429 /*
430 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
431 * SCR_EL3.HXEn.
432 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000433 if (is_feat_hcx_supported()) {
434 scr_el3 |= SCR_HXEn_BIT;
435 }
johpow01f91e59f2021-08-04 19:38:18 -0500436
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400437 /*
Andre Przywara8fc8e182024-08-09 17:04:22 +0100438 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
439 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
440 * SCR_EL3.EnAS0.
441 */
442 if (is_feat_ls64_accdata_supported()) {
443 scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
444 }
445
446 /*
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400447 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
448 * registers are trapped to EL3.
449 */
450#if ENABLE_FEAT_RNG_TRAP
451 scr_el3 |= SCR_TRNDR_BIT;
452#endif
453
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000454#if FAULT_INJECTION_SUPPORT
455 /* Enable fault injection from lower ELs */
456 scr_el3 |= SCR_FIEN_BIT;
457#endif
458
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100459#if CTX_INCLUDE_PAUTH_REGS
460 /*
461 * Enable Pointer Authentication globally for all the worlds.
462 *
463 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
464 * other than EL3
465 *
466 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
467 * than EL3
468 */
469 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
470#endif /* CTX_INCLUDE_PAUTH_REGS */
471
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000472 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000473 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
474 */
475 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
476 scr_el3 |= SCR_TCR2EN_BIT;
477 }
478
479 /*
Mark Brown293a6612023-03-14 20:48:43 +0000480 * SCR_EL3.PIEN: Enable permission indirection and overlay
481 * registers for AArch64 if present.
482 */
483 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
484 scr_el3 |= SCR_PIEN_BIT;
485 }
486
487 /*
Mark Brown326f2952023-03-14 21:33:04 +0000488 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
489 */
490 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
491 scr_el3 |= SCR_GCSEn_BIT;
492 }
493
494 /*
David Cunadofee86532017-04-13 22:38:29 +0100495 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
496 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
497 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500498 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
499 * same conditions as HVC instructions and when the processor supports
500 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500501 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
502 * CNTPOFF_EL2 register under the same conditions as HVC instructions
503 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100504 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000505 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
506 || ((GET_RW(ep->spsr) != MODE_RW_64)
507 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100508 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500509
Andre Przywarae8920f62022-11-10 14:28:01 +0000510 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500511 scr_el3 |= SCR_FGTEN_BIT;
512 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500513
Andre Przywarac3464182022-11-17 17:30:43 +0000514 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500515 scr_el3 |= SCR_ECVEN_BIT;
516 }
David Cunadofee86532017-04-13 22:38:29 +0100517 }
518
johpow013e24c162020-04-22 14:05:13 -0500519 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000520 if (is_feat_twed_supported()) {
521 /* Set delay in SCR_EL3 */
522 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
523 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
524 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500525
Andre Przywara0cf77402023-01-27 12:25:49 +0000526 /* Enable WFE delay */
527 scr_el3 |= SCR_TWEDEn_BIT;
528 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100529
530#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
531 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
532 if (is_feat_sel2_supported()) {
533 scr_el3 |= SCR_EEL2_BIT;
534 }
535#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500536
David Cunadofee86532017-04-13 22:38:29 +0100537 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100538 * Populate EL3 state so that we've the right context
539 * before doing ERET
540 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100541 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
542 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
543 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
544
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100545 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
546 mdcr_el3 = MDCR_EL3_RESET_VAL;
547
548 /* ---------------------------------------------------------------------
549 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
550 * Some fields are architecturally UNKNOWN on reset.
551 *
552 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
553 * Debug exceptions, other than Breakpoint Instruction exceptions, are
554 * disabled from all ELs in Secure state.
555 *
556 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
557 * privileged debug from S-EL1.
558 *
559 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
560 * access to the powerdown debug registers do not trap to EL3.
561 *
562 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
563 * debug registers, other than those registers that are controlled by
564 * MDCR_EL3.TDOSA.
565 */
566 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
567 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
568 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
569
570 /*
571 * Configure MDCR_EL3 register as applicable for each world
572 * (NS/Secure/Realm) context.
573 */
574 manage_extensions_common(ctx);
575
Andrew Thoelke4e126072014-06-04 21:10:52 +0100576 /*
577 * Store the X0-X7 value from the entrypoint into the context
578 * Use memcpy as we are in control of the layout of the structures
579 */
580 gp_regs = get_gpregs_ctx(ctx);
581 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
582}
583
584/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600585 * Context management library initialization routine. This library is used by
586 * runtime services to share pointers to 'cpu_context' structures for secure
587 * non-secure and realm states. Management of the structures and their associated
588 * memory is not done by the context management library e.g. the PSCI service
589 * manages the cpu context used for entry from and exit to the non-secure state.
590 * The Secure payload dispatcher service manages the context(s) corresponding to
591 * the secure state. It also uses this library to get access to the non-secure
592 * state cpu context pointers.
593 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
594 * which will be used for programming an entry into a lower EL. The same context
595 * will be used to save state upon exception entry from that EL.
596 ******************************************************************************/
597void __init cm_init(void)
598{
599 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100600 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600601 * that will be done when the BSS is zeroed out.
602 */
603}
604
605/*******************************************************************************
606 * This is the high-level function used to initialize the cpu_context 'ctx' for
607 * first use. It performs initializations that are common to all security states
608 * and initializations specific to the security state specified in 'ep'
609 ******************************************************************************/
610void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
611{
612 unsigned int security_state;
613
614 assert(ctx != NULL);
615
616 /*
617 * Perform initializations that are common
618 * to all security states
619 */
620 setup_context_common(ctx, ep);
621
622 security_state = GET_SECURITY_STATE(ep->h.attr);
623
624 /* Perform security state specific initializations */
625 switch (security_state) {
626 case SECURE:
627 setup_secure_context(ctx, ep);
628 break;
629#if ENABLE_RME
630 case REALM:
631 setup_realm_context(ctx, ep);
632 break;
633#endif
634 case NON_SECURE:
635 setup_ns_context(ctx, ep);
636 break;
637 default:
638 ERROR("Invalid security state\n");
639 panic();
640 break;
641 }
642}
643
644/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000645 * Enable architecture extensions for EL3 execution. This function only updates
646 * registers in-place which are expected to either never change or be
647 * overwritten by el3_exit.
648 ******************************************************************************/
649#if IMAGE_BL31
650void cm_manage_extensions_el3(void)
651{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100652 if (is_feat_amu_supported()) {
653 amu_init_el3();
654 }
655
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000656 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000657 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000658 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100659
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000660 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000661}
662#endif /* IMAGE_BL31 */
663
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000664/******************************************************************************
665 * Function to initialise the registers with the RESET values in the context
666 * memory, which are maintained per world.
667 ******************************************************************************/
668#if IMAGE_BL31
669void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
670{
671 /*
672 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
673 *
674 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
675 * by Advanced SIMD, floating-point or SVE instructions (if
676 * implemented) do not trap to EL3.
677 *
678 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
679 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
680 */
681 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600682
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000683 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600684
685 /*
686 * Initialize MPAM3_EL3 to its default reset value
687 *
688 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
689 * all lower ELn MPAM3_EL3 register access to, trap to EL3
690 */
691
692 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000693}
694#endif /* IMAGE_BL31 */
695
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000696/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100697 * Initialise per_world_context for Non-Secure world.
698 * This function enables the architecture extensions, which have same value
699 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000700 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000701#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100702void manage_extensions_nonsecure_per_world(void)
703{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000704 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
705
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100706 if (is_feat_sme_supported()) {
707 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100708 }
709
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000710 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100711 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
712 }
713
714 if (is_feat_amu_supported()) {
715 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
716 }
717
718 if (is_feat_sys_reg_trace_supported()) {
719 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000720 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600721
722 if (is_feat_mpam_supported()) {
723 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
724 }
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600725
726 if (is_feat_fpmr_supported()) {
727 fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
728 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100729}
730#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000731
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100732/*******************************************************************************
733 * Initialise per_world_context for Secure world.
734 * This function enables the architecture extensions, which have same value
735 * across the cores for the secure world.
736 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100737static void manage_extensions_secure_per_world(void)
738{
739#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000740 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
741
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000742 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100743
744 if (ENABLE_SME_FOR_SWD) {
745 /*
746 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
747 * SME, SVE, and FPU/SIMD context properly managed.
748 */
749 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
750 } else {
751 /*
752 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
753 * world can safely use the associated registers.
754 */
755 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
756 }
757 }
758 if (is_feat_sve_supported()) {
759 if (ENABLE_SVE_FOR_SWD) {
760 /*
761 * Enable SVE and FPU in secure context, SPM must ensure
762 * that the SVE and FPU register contexts are properly managed.
763 */
764 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
765 } else {
766 /*
767 * Disable SVE and FPU in secure context so non-secure world
768 * can safely use them.
769 */
770 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
771 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000772 }
773
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100774 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000775 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100776 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000777 }
778
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100779 has_secure_perworld_init = true;
780#endif /* IMAGE_BL31 */
781}
782
783/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100784 * Enable architecture extensions on first entry to Non-secure world only
785 * and disable for secure world.
786 *
787 * NOTE: Arch features which have been provided with the capability of getting
788 * enabled only for non-secure world and being disabled for secure world are
789 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
790 ******************************************************************************/
791static void manage_extensions_common(cpu_context_t *ctx)
792{
793#if IMAGE_BL31
794 if (is_feat_spe_supported()) {
795 /*
796 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
797 */
798 spe_enable(ctx);
799 }
800
801 if (is_feat_trbe_supported()) {
802 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100803 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100804 * Realm state.
805 */
806 trbe_enable(ctx);
807 }
808
809 if (is_feat_trf_supported()) {
810 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100811 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100812 */
813 trf_enable(ctx);
814 }
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100815#endif /* IMAGE_BL31 */
816}
817
818/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100819 * Enable architecture extensions on first entry to Non-secure world.
820 ******************************************************************************/
821static void manage_extensions_nonsecure(cpu_context_t *ctx)
822{
823#if IMAGE_BL31
824 if (is_feat_amu_supported()) {
825 amu_enable(ctx);
826 }
827
828 if (is_feat_sme_supported()) {
829 sme_enable(ctx);
830 }
831
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500832 if (is_feat_fgt2_supported()) {
833 fgt2_enable(ctx);
834 }
835
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500836 if (is_feat_debugv8p9_supported()) {
837 debugv8p9_extended_bp_wp_enable(ctx);
838 }
839
Boyan Karatotev066978e2024-10-18 11:02:54 +0100840 if (is_feat_brbe_supported()) {
841 brbe_enable(ctx);
842 }
843
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000844 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000845#endif /* IMAGE_BL31 */
846}
847
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000848/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
849static __unused void enable_pauth_el2(void)
850{
851 u_register_t hcr_el2 = read_hcr_el2();
852 /*
853 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
854 * accessing key registers or using pointer authentication instructions
855 * from lower ELs.
856 */
857 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
858
859 write_hcr_el2(hcr_el2);
860}
861
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500862#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000863/*******************************************************************************
864 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
865 * world when EL2 is empty and unused.
866 ******************************************************************************/
867static void manage_extensions_nonsecure_el2_unused(void)
868{
869#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000870 if (is_feat_spe_supported()) {
871 spe_init_el2_unused();
872 }
873
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100874 if (is_feat_amu_supported()) {
875 amu_init_el2_unused();
876 }
877
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000878 if (is_feat_mpam_supported()) {
879 mpam_init_el2_unused();
880 }
881
882 if (is_feat_trbe_supported()) {
883 trbe_init_el2_unused();
884 }
885
886 if (is_feat_sys_reg_trace_supported()) {
887 sys_reg_trace_init_el2_unused();
888 }
889
890 if (is_feat_trf_supported()) {
891 trf_init_el2_unused();
892 }
893
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000894 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000895
896 if (is_feat_sve_supported()) {
897 sve_init_el2_unused();
898 }
899
900 if (is_feat_sme_supported()) {
901 sme_init_el2_unused();
902 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000903
904#if ENABLE_PAUTH
905 enable_pauth_el2();
906#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000907#endif /* IMAGE_BL31 */
908}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500909#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000910
911/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100912 * Enable architecture extensions on first entry to Secure world.
913 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500914static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100915{
916#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000917 if (is_feat_sme_supported()) {
918 if (ENABLE_SME_FOR_SWD) {
919 /*
920 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
921 * must ensure SME, SVE, and FPU/SIMD context properly managed.
922 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000923 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000924 sme_enable(ctx);
925 } else {
926 /*
927 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
928 * world can safely use the associated registers.
929 */
930 sme_disable(ctx);
931 }
932 }
johpow019baade32021-07-08 14:14:00 -0500933#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100934}
935
Chris Kay564c2862024-02-06 15:43:40 +0000936#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100937/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100938 * The following function initializes the cpu_context for a CPU specified by
939 * its `cpu_idx` for first use, and sets the initial entrypoint state as
940 * specified by the entry_point_info structure.
941 ******************************************************************************/
942void cm_init_context_by_index(unsigned int cpu_idx,
943 const entry_point_info_t *ep)
944{
945 cpu_context_t *ctx;
946 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100947 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100948}
Chris Kay564c2862024-02-06 15:43:40 +0000949#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100950
951/*******************************************************************************
952 * The following function initializes the cpu_context for the current CPU
953 * for first use, and sets the initial entrypoint state as specified by the
954 * entry_point_info structure.
955 ******************************************************************************/
956void cm_init_my_context(const entry_point_info_t *ep)
957{
958 cpu_context_t *ctx;
959 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100960 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100961}
962
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000963/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500964static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000965{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500966#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000967 u_register_t hcr_el2 = HCR_RESET_VAL;
968 u_register_t mdcr_el2;
969 u_register_t scr_el3;
970
971 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
972
973 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
974 if ((scr_el3 & SCR_RW_BIT) != 0U) {
975 hcr_el2 |= HCR_RW_BIT;
976 }
977
978 write_hcr_el2(hcr_el2);
979
980 /*
981 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
982 * All fields have architecturally UNKNOWN reset values.
983 */
984 write_cptr_el2(CPTR_EL2_RESET_VAL);
985
986 /*
987 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
988 * reset and are set to zero except for field(s) listed below.
989 *
990 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
991 * Non-secure EL0 and EL1 accesses to the physical timer registers.
992 *
993 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
994 * Non-secure EL0 and EL1 accesses to the physical counter registers.
995 */
996 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
997
998 /*
999 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1000 * UNKNOWN value.
1001 */
1002 write_cntvoff_el2(0);
1003
1004 /*
1005 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1006 * respectively.
1007 */
1008 write_vpidr_el2(read_midr_el1());
1009 write_vmpidr_el2(read_mpidr_el1());
1010
1011 /*
1012 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1013 *
1014 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1015 * translation is disabled, cache maintenance operations depend on the
1016 * VMID.
1017 *
1018 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1019 * disabled.
1020 */
1021 write_vttbr_el2(VTTBR_RESET_VAL &
1022 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1023 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1024
1025 /*
1026 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1027 * Some fields are architecturally UNKNOWN on reset.
1028 *
1029 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1030 * register accesses to the Debug ROM registers are not trapped to EL2.
1031 *
1032 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1033 * accesses to the powerdown debug registers are not trapped to EL2.
1034 *
1035 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1036 * debug registers do not trap to EL2.
1037 *
1038 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1039 * EL2.
1040 */
1041 mdcr_el2 = MDCR_EL2_RESET_VAL &
1042 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1043 MDCR_EL2_TDE_BIT);
1044
1045 write_mdcr_el2(mdcr_el2);
1046
1047 /*
1048 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1049 *
1050 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1051 * EL1 accesses to System registers do not trap to EL2.
1052 */
1053 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1054
1055 /*
1056 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1057 * reset.
1058 *
1059 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1060 * and prevent timer interrupts.
1061 */
1062 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1063
1064 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001065#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001066}
1067
Soby Mathewb0082d22015-04-09 13:40:55 +01001068/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001069 * Prepare the CPU system registers for first entry into realm, secure, or
1070 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001071 *
1072 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1073 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1074 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1075 * For all entries, the EL1 registers are initialized from the cpu_context
1076 ******************************************************************************/
1077void cm_prepare_el3_exit(uint32_t security_state)
1078{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001079 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001080 cpu_context_t *ctx = cm_get_context(security_state);
1081
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001082 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001083
1084 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001085 uint64_t el2_implemented = el_implemented(2);
1086
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001087 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001088 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001089
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001090 if (el2_implemented != EL_IMPL_NONE) {
1091
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001092 /*
1093 * If context is not being used for EL2, initialize
1094 * HCRX_EL2 with its init value here.
1095 */
1096 if (is_feat_hcx_supported()) {
1097 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1098 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001099
1100 /*
1101 * Initialize Fine-grained trap registers introduced
1102 * by FEAT_FGT so all traps are initially disabled when
1103 * switching to EL2 or a lower EL, preventing undesired
1104 * behavior.
1105 */
1106 if (is_feat_fgt_supported()) {
1107 /*
1108 * Initialize HFG*_EL2 registers with a default
1109 * value so legacy systems unaware of FEAT_FGT
1110 * do not get trapped due to their lack of
1111 * initialization for this feature.
1112 */
1113 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1114 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1115 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1116 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001117
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001118 /* Condition to ensure EL2 is being used. */
1119 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001120 /* Initialize SCTLR_EL2 register with reset value. */
1121 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001122
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001123 /*
1124 * If workaround of errata 764081 for Cortex-A75
1125 * is used then set SCTLR_EL2.IESB to enable
1126 * Implicit Error Synchronization Barrier.
1127 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001128 if (errata_a75_764081_applies()) {
1129 sctlr_el2 |= SCTLR_IESB_BIT;
1130 }
1131
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001132 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001133 } else {
1134 /*
1135 * (scr_el3 & SCR_HCE_BIT==0)
1136 * EL2 implemented but unused.
1137 */
1138 init_nonsecure_el2_unused(ctx);
1139 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001140 }
1141 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001142#if (!CTX_INCLUDE_EL2_REGS)
1143 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001144 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001145#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001146 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001147}
1148
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001149#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001150
1151static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1152{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001153 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001154 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001155 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001156 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001157 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1158 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1159 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1160 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001161}
1162
1163static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1164{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001165 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001166 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001167 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001168 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001169 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1170 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1171 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1172 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001173}
1174
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001175static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1176{
1177 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1178 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1179 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1180 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1181 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1182}
1183
1184static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1185{
1186 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1187 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1188 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1189 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1190 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1191}
1192
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001193static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001194{
1195 u_register_t mpam_idr = read_mpamidr_el1();
1196
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001197 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001198
1199 /*
1200 * The context registers that we intend to save would be part of the
1201 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1202 */
1203 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1204 return;
1205 }
1206
1207 /*
1208 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1209 * MPAMIDR_HAS_HCR_BIT == 1.
1210 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001211 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1212 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1213 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001214
1215 /*
1216 * The number of MPAMVPM registers is implementation defined, their
1217 * number is stored in the MPAMIDR_EL1 register.
1218 */
1219 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1220 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001221 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001222 __fallthrough;
1223 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001224 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001225 __fallthrough;
1226 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001227 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001228 __fallthrough;
1229 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001230 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001231 __fallthrough;
1232 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001233 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001234 __fallthrough;
1235 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001236 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001237 __fallthrough;
1238 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001239 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001240 break;
1241 }
1242}
1243
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001244static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001245{
1246 u_register_t mpam_idr = read_mpamidr_el1();
1247
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001248 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001249
1250 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1251 return;
1252 }
1253
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001254 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1255 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1256 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001257
1258 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1259 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001260 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001261 __fallthrough;
1262 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001263 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001264 __fallthrough;
1265 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001266 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001267 __fallthrough;
1268 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001269 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001270 __fallthrough;
1271 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001272 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001273 __fallthrough;
1274 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001275 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001276 __fallthrough;
1277 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001278 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001279 break;
1280 }
1281}
1282
Manish Pandey238262f2024-02-05 21:40:21 +00001283/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001284 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001285 * ICH_AP0R<n>_EL2
1286 * ICH_AP1R<n>_EL2
1287 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001288 *
1289 * NOTE: For a system with S-EL2 present but not enabled, accessing
1290 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1291 * SCR_EL3.NS = 1 before accessing this register.
1292 * ---------------------------------------------------------------------------
1293 */
1294static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1295{
1296#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001297 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001298#else
1299 u_register_t scr_el3 = read_scr_el3();
1300 write_scr_el3(scr_el3 | SCR_NS_BIT);
1301 isb();
1302
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001303 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001304
1305 write_scr_el3(scr_el3);
1306 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001307#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001308 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1309 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001310}
1311
1312static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1313{
1314#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001315 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001316#else
1317 u_register_t scr_el3 = read_scr_el3();
1318 write_scr_el3(scr_el3 | SCR_NS_BIT);
1319 isb();
1320
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001321 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001322
1323 write_scr_el3(scr_el3);
1324 isb();
1325#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001326 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1327 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001328}
1329
1330/* -----------------------------------------------------
1331 * The following registers are not added:
1332 * AMEVCNTVOFF0<n>_EL2
1333 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001334 * -----------------------------------------------------
1335 */
1336static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1337{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001338 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1339 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1340 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1341 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1342 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1343 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1344 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001345 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001346 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001347 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001348 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1349 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1350 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1351 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1352 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1353 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1354 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1355 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1356 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1357 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1358 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1359 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1360 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1361 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001362 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1363 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1364 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1365 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001366
1367 write_el2_ctx_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1368 write_el2_ctx_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001369}
1370
1371static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1372{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001373 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1374 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1375 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1376 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1377 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1378 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1379 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001380 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001381 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001382 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001383 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1384 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1385 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1386 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1387 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1388 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1389 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1390 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1391 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1392 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1393 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1394 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1395 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1396 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1397 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1398 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1399 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1400 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1401 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1402 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001403}
1404
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001405/*******************************************************************************
1406 * Save EL2 sysreg context
1407 ******************************************************************************/
1408void cm_el2_sysregs_context_save(uint32_t security_state)
1409{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001410 cpu_context_t *ctx;
1411 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001412
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001413 ctx = cm_get_context(security_state);
1414 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001415
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001416 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001417
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001418 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001419 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001420
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001421 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001422 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001423 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001424
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001425 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001426 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001427 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001428
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001429 if (is_feat_fgt_supported()) {
1430 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1431 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001432
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001433 if (is_feat_fgt2_supported()) {
1434 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1435 }
1436
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001437 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001438 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001439 }
Andre Przywarac3464182022-11-17 17:30:43 +00001440
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001441 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001442 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1443 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001444 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001445 }
Andre Przywara870627e2023-01-27 12:25:49 +00001446
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001447 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001448 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1449 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001450 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001451
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001452 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001453 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001454 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001455
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001456 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001457 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001458 }
Andre Przywara902c9022022-11-17 17:30:43 +00001459
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001460 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001461 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1462 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001463 }
Andre Przywara902c9022022-11-17 17:30:43 +00001464
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001465 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001466 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001468
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001469 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001470 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001471 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001472
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001473 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001474 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1475 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001476 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001477
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001478 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001479 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001480 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001481
1482 if (is_feat_s2pie_supported()) {
1483 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1484 }
1485
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001486 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001487 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1488 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001489 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001490
1491 if (is_feat_sctlr2_supported()) {
1492 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1493 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001494}
1495
1496/*******************************************************************************
1497 * Restore EL2 sysreg context
1498 ******************************************************************************/
1499void cm_el2_sysregs_context_restore(uint32_t security_state)
1500{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 cpu_context_t *ctx;
1502 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001503
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001504 ctx = cm_get_context(security_state);
1505 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001508
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001510 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001511
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001512 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001513 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001514 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001515
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001516 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001517 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001519
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 if (is_feat_fgt_supported()) {
1521 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1522 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001523
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001524 if (is_feat_fgt2_supported()) {
1525 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1526 }
1527
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001528 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001529 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001530 }
Andre Przywarac3464182022-11-17 17:30:43 +00001531
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001532 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001533 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1534 contextidr_el2));
1535 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001536 }
Andre Przywara870627e2023-01-27 12:25:49 +00001537
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001538 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001539 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1540 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001541 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001542
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001543 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001544 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001545 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001546
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001547 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001548 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001549 }
Andre Przywara902c9022022-11-17 17:30:43 +00001550
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001551 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001552 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1553 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001554 }
Andre Przywara902c9022022-11-17 17:30:43 +00001555
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001556 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001557 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001558 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001559
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001560 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001561 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001562 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001563
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001564 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001565 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1566 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001567 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001568
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001569 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001570 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001571 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001572
1573 if (is_feat_s2pie_supported()) {
1574 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1575 }
1576
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001577 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001578 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1579 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001580 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001581
1582 if (is_feat_sctlr2_supported()) {
1583 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1584 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001585}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001586#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001587
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001588#if IMAGE_BL31
1589/*********************************************************************************
1590* This function allows Architecture features asymmetry among cores.
1591* TF-A assumes that all the cores in the platform has architecture feature parity
1592* and hence the context is setup on different core (e.g. primary sets up the
1593* context for secondary cores).This assumption may not be true for systems where
1594* cores are not conforming to same Arch version or there is CPU Erratum which
1595* requires certain feature to be be disabled only on a given core.
1596*
1597* This function is called on secondary cores to override any disparity in context
1598* setup by primary, this would be called during warmboot path.
1599*********************************************************************************/
1600void cm_handle_asymmetric_features(void)
1601{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001602 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001603
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001604 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001605
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001606#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001607 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001608 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001609 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001610 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001611 }
1612#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001613
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001614#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001615 if (check_if_affected_core() == ERRATA_APPLIES) {
1616 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001617 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001618 }
1619 }
1620#endif
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001621
1622#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1623 el3_state_t *el3_state = get_el3state_ctx(ctx);
1624 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1625
1626 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1627 tcr2_enable(ctx);
1628 } else {
1629 tcr2_disable(ctx);
1630 }
1631#endif
1632
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001633}
1634#endif
1635
Andrew Thoelke4e126072014-06-04 21:10:52 +01001636/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001637 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1638 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1639 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1640 * cm_prepare_el3_exit function.
1641 ******************************************************************************/
1642void cm_prepare_el3_exit_ns(void)
1643{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001644#if IMAGE_BL31
1645 /*
1646 * Check and handle Architecture feature asymmetry among cores.
1647 *
1648 * In warmboot path secondary cores context is initialized on core which
1649 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1650 * it in this function call.
1651 * For Symmetric cores this is an empty function.
1652 */
1653 cm_handle_asymmetric_features();
1654#endif
1655
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001656#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001657#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001658 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1659 assert(ctx != NULL);
1660
Zelalem Aweke20126002022-04-08 16:48:05 -05001661 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001662 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001663 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1664 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001665#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001666
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001667 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001668 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001669 cm_set_next_eret_context(NON_SECURE);
1670#else
1671 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001672#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001673}
1674
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001675#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1676/*******************************************************************************
1677 * The next set of six functions are used by runtime services to save and restore
1678 * EL1 context on the 'cpu_context' structure for the specified security state.
1679 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001680static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1681{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001682 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1683 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001684
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001685#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001686 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1687 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001688#endif /* (!ERRATA_SPECULATIVE_AT) */
1689
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001690 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1691 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1692 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1693 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1694 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1695 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1696 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1697 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1698 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1699 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1700 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1701 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1702 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1703 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1704 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1705 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1706 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1707 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1708 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1709 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001710
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001711 if (CTX_INCLUDE_AARCH32_REGS) {
1712 /* Save Aarch32 registers */
1713 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1714 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1715 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1716 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1717 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1718 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1719 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001720
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001721 if (NS_TIMER_SWITCH) {
1722 /* Save NS Timer registers */
1723 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1724 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1725 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1726 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1727 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1728 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001729
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001730 if (is_feat_mte2_supported()) {
1731 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1732 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1733 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1734 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1735 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001736
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001737 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001738 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001739 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001740
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001741 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001742 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1743 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001744 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001745
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001746 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001747 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001748 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001749
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001750 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001751 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001752 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001753
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001754 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001755 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001756 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001757
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001758 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001759 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001760 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001761
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001762 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001763 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1764 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001765 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001766
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001767 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001768 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1769 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1770 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1771 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001772 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001773
1774 if (is_feat_the_supported()) {
1775 write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
1776 write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
1777 }
1778
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001779 if (is_feat_sctlr2_supported()) {
1780 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1781 }
1782
Andre Przywara8fc8e182024-08-09 17:04:22 +01001783 if (is_feat_ls64_accdata_supported()) {
1784 write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1785 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001786}
1787
1788static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1789{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001790 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1791 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001792
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001793#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001794 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1795 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001796#endif /* (!ERRATA_SPECULATIVE_AT) */
1797
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001798 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1799 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1800 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1801 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1802 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1803 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1804 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1805 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1806 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1807 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1808 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1809 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1810 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1811 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1812 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1813 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1814 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1815 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1816 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1817 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001818
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001819 if (CTX_INCLUDE_AARCH32_REGS) {
1820 /* Restore Aarch32 registers */
1821 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1822 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1823 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1824 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1825 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1826 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1827 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001828
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001829 if (NS_TIMER_SWITCH) {
1830 /* Restore NS Timer registers */
1831 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1832 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1833 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1834 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1835 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1836 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001837
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001838 if (is_feat_mte2_supported()) {
1839 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1840 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1841 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1842 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1843 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001844
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001845 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001846 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001847 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001848
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001849 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001850 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1851 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001852 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001853
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001854 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001855 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001856 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001857
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001858 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001859 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001860 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001861
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001862 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001863 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001864 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001865
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001866 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001867 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001868 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001869
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001870 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001871 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1872 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001873 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001874
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001875 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001876 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1877 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1878 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1879 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001880 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001881
1882 if (is_feat_the_supported()) {
1883 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1884 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1885 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001886
1887 if (is_feat_sctlr2_supported()) {
1888 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1889 }
1890
Andre Przywara8fc8e182024-08-09 17:04:22 +01001891 if (is_feat_ls64_accdata_supported()) {
1892 write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1893 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001894}
1895
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001896/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001897 * The next couple of functions are used by runtime services to save and restore
1898 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001899 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001900void cm_el1_sysregs_context_save(uint32_t security_state)
1901{
Dan Handleye2712bc2014-04-10 15:37:22 +01001902 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001903
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001904 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001905 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001906
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001907 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001908
1909#if IMAGE_BL31
1910 if (security_state == SECURE)
1911 PUBLISH_EVENT(cm_exited_secure_world);
1912 else
1913 PUBLISH_EVENT(cm_exited_normal_world);
1914#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001915}
1916
1917void cm_el1_sysregs_context_restore(uint32_t security_state)
1918{
Dan Handleye2712bc2014-04-10 15:37:22 +01001919 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001920
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001921 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001922 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001923
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001924 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001925
1926#if IMAGE_BL31
1927 if (security_state == SECURE)
1928 PUBLISH_EVENT(cm_entering_secure_world);
1929 else
1930 PUBLISH_EVENT(cm_entering_normal_world);
1931#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001932}
1933
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001934#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1935
Achin Gupta7aea9082014-02-01 07:51:28 +00001936/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001937 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1938 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001939 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001940void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001941{
Dan Handleye2712bc2014-04-10 15:37:22 +01001942 cpu_context_t *ctx;
1943 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001944
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001945 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001946 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001947
Andrew Thoelke4e126072014-06-04 21:10:52 +01001948 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001949 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001950 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001951}
1952
1953/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001954 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1955 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001956 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001957void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001958 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001959{
Dan Handleye2712bc2014-04-10 15:37:22 +01001960 cpu_context_t *ctx;
1961 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001962
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001963 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001964 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001965
1966 /* Populate EL3 state so that ERET jumps to the correct entry */
1967 state = get_el3state_ctx(ctx);
1968 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001969 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001970}
1971
1972/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001973 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1974 * pertaining to the given security state using the value and bit position
1975 * specified in the parameters. It preserves all other bits.
1976 ******************************************************************************/
1977void cm_write_scr_el3_bit(uint32_t security_state,
1978 uint32_t bit_pos,
1979 uint32_t value)
1980{
1981 cpu_context_t *ctx;
1982 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001983 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001984
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001985 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001986 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001987
1988 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001989 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001990
1991 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001992 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001993
1994 /*
1995 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1996 * and set it to its new value.
1997 */
1998 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001999 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05002000 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002001 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01002002 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2003}
2004
2005/*******************************************************************************
2006 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2007 * given security state.
2008 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002009u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01002010{
2011 cpu_context_t *ctx;
2012 el3_state_t *state;
2013
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002014 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002015 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01002016
2017 /* Populate EL3 state so that ERET jumps to the correct entry */
2018 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002019 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01002020}
2021
2022/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002023 * This function is used to program the context that's used for exception
2024 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2025 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00002026 ******************************************************************************/
2027void cm_set_next_eret_context(uint32_t security_state)
2028{
Dan Handleye2712bc2014-04-10 15:37:22 +01002029 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002030
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002031 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002032 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002033
Andrew Thoelke4e126072014-06-04 21:10:52 +01002034 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002035}