blob: 370a34dc98e11483f94f7fec8e20172188d42f52 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010023#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/pubsub_events.h>
25#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060026#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050027#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050028#include <lib/extensions/fgt2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000029#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000030#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050031#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/spe.h>
33#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010034#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010035#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010036#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000037#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000038
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010039#if ENABLE_FEAT_TWED
40/* Make sure delay value fits within the range(0-15) */
41CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
42#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010044per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
45static bool has_secure_perworld_init;
46
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010047static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000048static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010049static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010050static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050051
52static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
53{
54 u_register_t sctlr_elx, actlr_elx;
55
56 /*
57 * Initialise SCTLR_EL1 to the reset value corresponding to the target
58 * execution state setting all fields rather than relying on the hw.
59 * Some fields have architecturally UNKNOWN reset values and these are
60 * set to zero.
61 *
62 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
63 *
64 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
65 * required by PSCI specification)
66 */
67 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
68 if (GET_RW(ep->spsr) == MODE_RW_64) {
69 sctlr_elx |= SCTLR_EL1_RES1;
70 } else {
71 /*
72 * If the target execution state is AArch32 then the following
73 * fields need to be set.
74 *
75 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
76 * instructions are not trapped to EL1.
77 *
78 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
79 * instructions are not trapped to EL1.
80 *
81 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
82 * CP15DMB, CP15DSB, and CP15ISB instructions.
83 */
84 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
85 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
86 }
87
88#if ERRATA_A75_764081
89 /*
90 * If workaround of errata 764081 for Cortex-A75 is used then set
91 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
92 */
93 sctlr_elx |= SCTLR_IESB_BIT;
94#endif
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +010095
Zelalem Aweke20126002022-04-08 16:48:05 -050096 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +010097#if (ERRATA_SPECULATIVE_AT)
98 write_ctx_reg(get_errata_speculative_at_ctx(ctx), CTX_ERRATA_SPEC_AT_SCTLR_EL1, sctlr_elx);
99#else
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100100 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), sctlr_el1, sctlr_elx);
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100101#endif /* ERRATA_SPECULATIVE_AT */
Zelalem Aweke20126002022-04-08 16:48:05 -0500102
103 /*
104 * Base the context ACTLR_EL1 on the current value, as it is
105 * implementation defined. The context restore process will write
106 * the value from the context to the actual register and can cause
107 * problems for processor cores that don't expect certain bits to
108 * be zero.
109 */
110 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100111 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500112}
113
Zelalem Aweke42401112022-01-05 17:12:24 -0600114/******************************************************************************
115 * This function performs initializations that are specific to SECURE state
116 * and updates the cpu context specified by 'ctx'.
117 *****************************************************************************/
118static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000119{
Zelalem Aweke42401112022-01-05 17:12:24 -0600120 u_register_t scr_el3;
121 el3_state_t *state;
122
123 state = get_el3state_ctx(ctx);
124 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
125
126#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000127 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600128 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
129 * indicated by the interrupt routing model for BL31.
130 */
131 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
132#endif
133
Govindraj Raja73e1d802024-02-28 14:37:09 -0600134 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
135 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600136 scr_el3 |= SCR_ATA_BIT;
137 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600138
Zelalem Aweke42401112022-01-05 17:12:24 -0600139 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
140
Zelalem Aweke20126002022-04-08 16:48:05 -0500141 /*
142 * Initialize EL1 context registers unless SPMC is running
143 * at S-EL2.
144 */
145#if !SPMD_SPM_AT_SEL2
146 setup_el1_context(ctx, ep);
147#endif
148
Zelalem Aweke42401112022-01-05 17:12:24 -0600149 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100150
151 /**
152 * manage_extensions_secure_per_world api has to be executed once,
153 * as the registers getting initialised, maintain constant value across
154 * all the cpus for the secure world.
155 * Henceforth, this check ensures that the registers are initialised once
156 * and avoids re-initialization from multiple cores.
157 */
158 if (!has_secure_perworld_init) {
159 manage_extensions_secure_per_world();
160 }
161
Achin Gupta7aea9082014-02-01 07:51:28 +0000162}
163
Zelalem Aweke42401112022-01-05 17:12:24 -0600164#if ENABLE_RME
165/******************************************************************************
166 * This function performs initializations that are specific to REALM state
167 * and updates the cpu context specified by 'ctx'.
168 *****************************************************************************/
169static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
170{
171 u_register_t scr_el3;
172 el3_state_t *state;
173
174 state = get_el3state_ctx(ctx);
175 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
176
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000177 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
178
Sona Mathew3b84c962023-10-25 16:48:19 -0500179 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000180 if (is_feat_csv2_2_supported()) {
181 /* Enable access to the SCXTNUM_ELx registers. */
182 scr_el3 |= SCR_EnSCXT_BIT;
183 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600184
185 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
186}
187#endif /* ENABLE_RME */
188
189/******************************************************************************
190 * This function performs initializations that are specific to NON-SECURE state
191 * and updates the cpu context specified by 'ctx'.
192 *****************************************************************************/
193static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
194{
195 u_register_t scr_el3;
196 el3_state_t *state;
197
198 state = get_el3state_ctx(ctx);
199 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
200
201 /* SCR_NS: Set the NS bit */
202 scr_el3 |= SCR_NS_BIT;
203
Govindraj Raja73e1d802024-02-28 14:37:09 -0600204 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
205 if (is_feat_mte2_supported()) {
206 scr_el3 |= SCR_ATA_BIT;
207 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100208
Zelalem Aweke42401112022-01-05 17:12:24 -0600209#if !CTX_INCLUDE_PAUTH_REGS
210 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100211 * Pointer Authentication feature, if present, is always enabled by default
212 * for Non secure lower exception levels. We do not have an explicit
213 * flag to set it.
214 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
215 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600216 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100217 * To prevent the leakage between the worlds during world switch,
218 * we enable it only for the non-secure world.
219 *
220 * If the Secure/realm world wants to use pointer authentication,
221 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
222 * it will be enabled globally for all the contexts.
223 *
224 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
225 * other than EL3
226 *
227 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
228 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600229 */
230 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600231
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100232#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600233
Manish Pandey0e3379d2022-10-10 11:43:08 +0100234#if HANDLE_EA_EL3_FIRST_NS
235 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
236 scr_el3 |= SCR_EA_BIT;
237#endif
238
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100239#if RAS_TRAP_NS_ERR_REC_ACCESS
240 /*
241 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
242 * and RAS ERX registers from EL1 and EL2(from any security state)
243 * are trapped to EL3.
244 * Set here to trap only for NS EL1/EL2
245 *
246 */
247 scr_el3 |= SCR_TERR_BIT;
248#endif
249
Sona Mathew3b84c962023-10-25 16:48:19 -0500250 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000251 if (is_feat_csv2_2_supported()) {
252 /* Enable access to the SCXTNUM_ELx registers. */
253 scr_el3 |= SCR_EnSCXT_BIT;
254 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000255
Zelalem Aweke42401112022-01-05 17:12:24 -0600256#ifdef IMAGE_BL31
257 /*
258 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
259 * indicated by the interrupt routing model for BL31.
260 */
261 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
262#endif
263 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600264
Zelalem Aweke20126002022-04-08 16:48:05 -0500265 /* Initialize EL1 context registers */
266 setup_el1_context(ctx, ep);
267
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600268 /* Initialize EL2 context registers */
269#if CTX_INCLUDE_EL2_REGS
270
271 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000272 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600273 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000274 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600275
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600276 if (is_feat_hcx_supported()) {
277 /*
278 * Initialize register HCRX_EL2 with its init value.
279 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
280 * chance that this can lead to unexpected behavior in lower
281 * ELs that have not been updated since the introduction of
282 * this feature if not properly initialized, especially when
283 * it comes to those bits that enable/disable traps.
284 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000285 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600286 HCRX_EL2_INIT_VAL);
287 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500288
289 if (is_feat_fgt_supported()) {
290 /*
291 * Initialize HFG*_EL2 registers with a default value so legacy
292 * systems unaware of FEAT_FGT do not get trapped due to their lack
293 * of initialization for this feature.
294 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000295 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500296 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000297 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500298 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000299 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500300 HFGWTR_EL2_INIT_VAL);
301 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000302
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600303#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000304
305 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600306}
307
Achin Gupta7aea9082014-02-01 07:51:28 +0000308/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600309 * The following function performs initialization of the cpu_context 'ctx'
310 * for first use that is common to all security states, and sets the
311 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100312 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000313 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100314 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600316static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100317{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000318 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100319 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100320 el3_state_t *state;
321 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100322
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100323 state = get_el3state_ctx(ctx);
324
Andrew Thoelke4e126072014-06-04 21:10:52 +0100325 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000326 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100327
328 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100329 * The lower-EL context is zeroed so that no stale values leak to a world.
330 * It is assumed that an all-zero lower-EL context is good enough for it
331 * to boot correctly. However, there are very few registers where this
332 * is not true and some values need to be recreated.
333 */
334#if CTX_INCLUDE_EL2_REGS
335 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
336
337 /*
338 * These bits are set in the gicv3 driver. Losing them (especially the
339 * SRE bit) is problematic for all worlds. Henceforth recreate them.
340 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000341 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100342 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000343 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100344
345 /*
346 * The actlr_el2 register can be initialized in platform's reset handler
347 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
348 */
349 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Boyan Karatotevef25db32023-05-23 12:04:00 +0100350#endif /* CTX_INCLUDE_EL2_REGS */
351
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100352 /* Start with a clean SCR_EL3 copy as all relevant values are set */
353 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500354
David Cunadofee86532017-04-13 22:38:29 +0100355 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100356 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
357 * EL2, EL1 and EL0 are not trapped to EL3.
358 *
359 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
360 * EL2, EL1 and EL0 are not trapped to EL3.
361 *
362 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
363 * both Security states and both Execution states.
364 *
365 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
366 * Non-secure memory.
367 */
368 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
369
370 scr_el3 |= SCR_SIF_BIT;
371
372 /*
David Cunadofee86532017-04-13 22:38:29 +0100373 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
374 * Exception level as specified by SPSR.
375 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500376 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500378 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600379
David Cunadofee86532017-04-13 22:38:29 +0100380 /*
381 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500382 * Secure timer registers to EL3, from AArch64 state only, if specified
383 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
384 * bit always behaves as 1 (i.e. secure physical timer register access
385 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100386 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500387 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100388 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500389 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100390
johpow01f91e59f2021-08-04 19:38:18 -0500391 /*
392 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
393 * SCR_EL3.HXEn.
394 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000395 if (is_feat_hcx_supported()) {
396 scr_el3 |= SCR_HXEn_BIT;
397 }
johpow01f91e59f2021-08-04 19:38:18 -0500398
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400399 /*
400 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
401 * registers are trapped to EL3.
402 */
403#if ENABLE_FEAT_RNG_TRAP
404 scr_el3 |= SCR_TRNDR_BIT;
405#endif
406
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000407#if FAULT_INJECTION_SUPPORT
408 /* Enable fault injection from lower ELs */
409 scr_el3 |= SCR_FIEN_BIT;
410#endif
411
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100412#if CTX_INCLUDE_PAUTH_REGS
413 /*
414 * Enable Pointer Authentication globally for all the worlds.
415 *
416 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
417 * other than EL3
418 *
419 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
420 * than EL3
421 */
422 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
423#endif /* CTX_INCLUDE_PAUTH_REGS */
424
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000425 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000426 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
427 */
428 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
429 scr_el3 |= SCR_TCR2EN_BIT;
430 }
431
432 /*
Mark Brown293a6612023-03-14 20:48:43 +0000433 * SCR_EL3.PIEN: Enable permission indirection and overlay
434 * registers for AArch64 if present.
435 */
436 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
437 scr_el3 |= SCR_PIEN_BIT;
438 }
439
440 /*
Mark Brown326f2952023-03-14 21:33:04 +0000441 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
442 */
443 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
444 scr_el3 |= SCR_GCSEn_BIT;
445 }
446
447 /*
David Cunadofee86532017-04-13 22:38:29 +0100448 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
449 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
450 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500451 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
452 * same conditions as HVC instructions and when the processor supports
453 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500454 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
455 * CNTPOFF_EL2 register under the same conditions as HVC instructions
456 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100457 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000458 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
459 || ((GET_RW(ep->spsr) != MODE_RW_64)
460 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100461 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500462
Andre Przywarae8920f62022-11-10 14:28:01 +0000463 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500464 scr_el3 |= SCR_FGTEN_BIT;
465 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500466
Andre Przywarac3464182022-11-17 17:30:43 +0000467 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500468 scr_el3 |= SCR_ECVEN_BIT;
469 }
David Cunadofee86532017-04-13 22:38:29 +0100470 }
471
johpow013e24c162020-04-22 14:05:13 -0500472 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000473 if (is_feat_twed_supported()) {
474 /* Set delay in SCR_EL3 */
475 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
476 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
477 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500478
Andre Przywara0cf77402023-01-27 12:25:49 +0000479 /* Enable WFE delay */
480 scr_el3 |= SCR_TWEDEn_BIT;
481 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100482
483#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
484 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
485 if (is_feat_sel2_supported()) {
486 scr_el3 |= SCR_EEL2_BIT;
487 }
488#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500489
David Cunadofee86532017-04-13 22:38:29 +0100490 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100491 * Populate EL3 state so that we've the right context
492 * before doing ERET
493 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100494 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
495 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
496 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
497
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100498 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
499 mdcr_el3 = MDCR_EL3_RESET_VAL;
500
501 /* ---------------------------------------------------------------------
502 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
503 * Some fields are architecturally UNKNOWN on reset.
504 *
505 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
506 * Debug exceptions, other than Breakpoint Instruction exceptions, are
507 * disabled from all ELs in Secure state.
508 *
509 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
510 * privileged debug from S-EL1.
511 *
512 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
513 * access to the powerdown debug registers do not trap to EL3.
514 *
515 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
516 * debug registers, other than those registers that are controlled by
517 * MDCR_EL3.TDOSA.
518 */
519 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
520 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
521 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
522
523 /*
524 * Configure MDCR_EL3 register as applicable for each world
525 * (NS/Secure/Realm) context.
526 */
527 manage_extensions_common(ctx);
528
Andrew Thoelke4e126072014-06-04 21:10:52 +0100529 /*
530 * Store the X0-X7 value from the entrypoint into the context
531 * Use memcpy as we are in control of the layout of the structures
532 */
533 gp_regs = get_gpregs_ctx(ctx);
534 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
535}
536
537/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600538 * Context management library initialization routine. This library is used by
539 * runtime services to share pointers to 'cpu_context' structures for secure
540 * non-secure and realm states. Management of the structures and their associated
541 * memory is not done by the context management library e.g. the PSCI service
542 * manages the cpu context used for entry from and exit to the non-secure state.
543 * The Secure payload dispatcher service manages the context(s) corresponding to
544 * the secure state. It also uses this library to get access to the non-secure
545 * state cpu context pointers.
546 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
547 * which will be used for programming an entry into a lower EL. The same context
548 * will be used to save state upon exception entry from that EL.
549 ******************************************************************************/
550void __init cm_init(void)
551{
552 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100553 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600554 * that will be done when the BSS is zeroed out.
555 */
556}
557
558/*******************************************************************************
559 * This is the high-level function used to initialize the cpu_context 'ctx' for
560 * first use. It performs initializations that are common to all security states
561 * and initializations specific to the security state specified in 'ep'
562 ******************************************************************************/
563void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
564{
565 unsigned int security_state;
566
567 assert(ctx != NULL);
568
569 /*
570 * Perform initializations that are common
571 * to all security states
572 */
573 setup_context_common(ctx, ep);
574
575 security_state = GET_SECURITY_STATE(ep->h.attr);
576
577 /* Perform security state specific initializations */
578 switch (security_state) {
579 case SECURE:
580 setup_secure_context(ctx, ep);
581 break;
582#if ENABLE_RME
583 case REALM:
584 setup_realm_context(ctx, ep);
585 break;
586#endif
587 case NON_SECURE:
588 setup_ns_context(ctx, ep);
589 break;
590 default:
591 ERROR("Invalid security state\n");
592 panic();
593 break;
594 }
595}
596
597/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000598 * Enable architecture extensions for EL3 execution. This function only updates
599 * registers in-place which are expected to either never change or be
600 * overwritten by el3_exit.
601 ******************************************************************************/
602#if IMAGE_BL31
603void cm_manage_extensions_el3(void)
604{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100605 if (is_feat_amu_supported()) {
606 amu_init_el3();
607 }
608
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000609 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000610 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000611 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100612
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000613 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000614}
615#endif /* IMAGE_BL31 */
616
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000617/******************************************************************************
618 * Function to initialise the registers with the RESET values in the context
619 * memory, which are maintained per world.
620 ******************************************************************************/
621#if IMAGE_BL31
622void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
623{
624 /*
625 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
626 *
627 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
628 * by Advanced SIMD, floating-point or SVE instructions (if
629 * implemented) do not trap to EL3.
630 *
631 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
632 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
633 */
634 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600635
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000636 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600637
638 /*
639 * Initialize MPAM3_EL3 to its default reset value
640 *
641 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
642 * all lower ELn MPAM3_EL3 register access to, trap to EL3
643 */
644
645 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000646}
647#endif /* IMAGE_BL31 */
648
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000649/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100650 * Initialise per_world_context for Non-Secure world.
651 * This function enables the architecture extensions, which have same value
652 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000653 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000654#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100655void manage_extensions_nonsecure_per_world(void)
656{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000657 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
658
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100659 if (is_feat_sme_supported()) {
660 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100661 }
662
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000663 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100664 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
665 }
666
667 if (is_feat_amu_supported()) {
668 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
669 }
670
671 if (is_feat_sys_reg_trace_supported()) {
672 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000673 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600674
675 if (is_feat_mpam_supported()) {
676 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
677 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100678}
679#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000680
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100681/*******************************************************************************
682 * Initialise per_world_context for Secure world.
683 * This function enables the architecture extensions, which have same value
684 * across the cores for the secure world.
685 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100686static void manage_extensions_secure_per_world(void)
687{
688#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000689 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
690
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000691 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100692
693 if (ENABLE_SME_FOR_SWD) {
694 /*
695 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
696 * SME, SVE, and FPU/SIMD context properly managed.
697 */
698 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
699 } else {
700 /*
701 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
702 * world can safely use the associated registers.
703 */
704 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
705 }
706 }
707 if (is_feat_sve_supported()) {
708 if (ENABLE_SVE_FOR_SWD) {
709 /*
710 * Enable SVE and FPU in secure context, SPM must ensure
711 * that the SVE and FPU register contexts are properly managed.
712 */
713 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
714 } else {
715 /*
716 * Disable SVE and FPU in secure context so non-secure world
717 * can safely use them.
718 */
719 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
720 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000721 }
722
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100723 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000724 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100725 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000726 }
727
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100728 has_secure_perworld_init = true;
729#endif /* IMAGE_BL31 */
730}
731
732/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100733 * Enable architecture extensions on first entry to Non-secure world only
734 * and disable for secure world.
735 *
736 * NOTE: Arch features which have been provided with the capability of getting
737 * enabled only for non-secure world and being disabled for secure world are
738 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
739 ******************************************************************************/
740static void manage_extensions_common(cpu_context_t *ctx)
741{
742#if IMAGE_BL31
743 if (is_feat_spe_supported()) {
744 /*
745 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
746 */
747 spe_enable(ctx);
748 }
749
750 if (is_feat_trbe_supported()) {
751 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100752 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100753 * Realm state.
754 */
755 trbe_enable(ctx);
756 }
757
758 if (is_feat_trf_supported()) {
759 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100760 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100761 */
762 trf_enable(ctx);
763 }
764
765 if (is_feat_brbe_supported()) {
766 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100767 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100768 */
769 brbe_enable(ctx);
770 }
771#endif /* IMAGE_BL31 */
772}
773
774/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100775 * Enable architecture extensions on first entry to Non-secure world.
776 ******************************************************************************/
777static void manage_extensions_nonsecure(cpu_context_t *ctx)
778{
779#if IMAGE_BL31
780 if (is_feat_amu_supported()) {
781 amu_enable(ctx);
782 }
783
784 if (is_feat_sme_supported()) {
785 sme_enable(ctx);
786 }
787
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500788 if (is_feat_fgt2_supported()) {
789 fgt2_enable(ctx);
790 }
791
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500792 if (is_feat_debugv8p9_supported()) {
793 debugv8p9_extended_bp_wp_enable(ctx);
794 }
795
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000796 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000797#endif /* IMAGE_BL31 */
798}
799
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000800/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
801static __unused void enable_pauth_el2(void)
802{
803 u_register_t hcr_el2 = read_hcr_el2();
804 /*
805 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
806 * accessing key registers or using pointer authentication instructions
807 * from lower ELs.
808 */
809 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
810
811 write_hcr_el2(hcr_el2);
812}
813
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500814#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000815/*******************************************************************************
816 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
817 * world when EL2 is empty and unused.
818 ******************************************************************************/
819static void manage_extensions_nonsecure_el2_unused(void)
820{
821#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000822 if (is_feat_spe_supported()) {
823 spe_init_el2_unused();
824 }
825
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100826 if (is_feat_amu_supported()) {
827 amu_init_el2_unused();
828 }
829
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000830 if (is_feat_mpam_supported()) {
831 mpam_init_el2_unused();
832 }
833
834 if (is_feat_trbe_supported()) {
835 trbe_init_el2_unused();
836 }
837
838 if (is_feat_sys_reg_trace_supported()) {
839 sys_reg_trace_init_el2_unused();
840 }
841
842 if (is_feat_trf_supported()) {
843 trf_init_el2_unused();
844 }
845
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000846 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000847
848 if (is_feat_sve_supported()) {
849 sve_init_el2_unused();
850 }
851
852 if (is_feat_sme_supported()) {
853 sme_init_el2_unused();
854 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000855
856#if ENABLE_PAUTH
857 enable_pauth_el2();
858#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000859#endif /* IMAGE_BL31 */
860}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500861#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000862
863/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100864 * Enable architecture extensions on first entry to Secure world.
865 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500866static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100867{
868#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000869 if (is_feat_sme_supported()) {
870 if (ENABLE_SME_FOR_SWD) {
871 /*
872 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
873 * must ensure SME, SVE, and FPU/SIMD context properly managed.
874 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000875 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000876 sme_enable(ctx);
877 } else {
878 /*
879 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
880 * world can safely use the associated registers.
881 */
882 sme_disable(ctx);
883 }
884 }
johpow019baade32021-07-08 14:14:00 -0500885#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100886}
887
Chris Kay564c2862024-02-06 15:43:40 +0000888#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100889/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100890 * The following function initializes the cpu_context for a CPU specified by
891 * its `cpu_idx` for first use, and sets the initial entrypoint state as
892 * specified by the entry_point_info structure.
893 ******************************************************************************/
894void cm_init_context_by_index(unsigned int cpu_idx,
895 const entry_point_info_t *ep)
896{
897 cpu_context_t *ctx;
898 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100899 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100900}
Chris Kay564c2862024-02-06 15:43:40 +0000901#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100902
903/*******************************************************************************
904 * The following function initializes the cpu_context for the current CPU
905 * for first use, and sets the initial entrypoint state as specified by the
906 * entry_point_info structure.
907 ******************************************************************************/
908void cm_init_my_context(const entry_point_info_t *ep)
909{
910 cpu_context_t *ctx;
911 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100912 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100913}
914
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000915/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500916static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000917{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500918#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000919 u_register_t hcr_el2 = HCR_RESET_VAL;
920 u_register_t mdcr_el2;
921 u_register_t scr_el3;
922
923 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
924
925 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
926 if ((scr_el3 & SCR_RW_BIT) != 0U) {
927 hcr_el2 |= HCR_RW_BIT;
928 }
929
930 write_hcr_el2(hcr_el2);
931
932 /*
933 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
934 * All fields have architecturally UNKNOWN reset values.
935 */
936 write_cptr_el2(CPTR_EL2_RESET_VAL);
937
938 /*
939 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
940 * reset and are set to zero except for field(s) listed below.
941 *
942 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
943 * Non-secure EL0 and EL1 accesses to the physical timer registers.
944 *
945 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
946 * Non-secure EL0 and EL1 accesses to the physical counter registers.
947 */
948 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
949
950 /*
951 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
952 * UNKNOWN value.
953 */
954 write_cntvoff_el2(0);
955
956 /*
957 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
958 * respectively.
959 */
960 write_vpidr_el2(read_midr_el1());
961 write_vmpidr_el2(read_mpidr_el1());
962
963 /*
964 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
965 *
966 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
967 * translation is disabled, cache maintenance operations depend on the
968 * VMID.
969 *
970 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
971 * disabled.
972 */
973 write_vttbr_el2(VTTBR_RESET_VAL &
974 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
975 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
976
977 /*
978 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
979 * Some fields are architecturally UNKNOWN on reset.
980 *
981 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
982 * register accesses to the Debug ROM registers are not trapped to EL2.
983 *
984 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
985 * accesses to the powerdown debug registers are not trapped to EL2.
986 *
987 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
988 * debug registers do not trap to EL2.
989 *
990 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
991 * EL2.
992 */
993 mdcr_el2 = MDCR_EL2_RESET_VAL &
994 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
995 MDCR_EL2_TDE_BIT);
996
997 write_mdcr_el2(mdcr_el2);
998
999 /*
1000 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1001 *
1002 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1003 * EL1 accesses to System registers do not trap to EL2.
1004 */
1005 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1006
1007 /*
1008 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1009 * reset.
1010 *
1011 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1012 * and prevent timer interrupts.
1013 */
1014 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1015
1016 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001017#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001018}
1019
Soby Mathewb0082d22015-04-09 13:40:55 +01001020/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001021 * Prepare the CPU system registers for first entry into realm, secure, or
1022 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001023 *
1024 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1025 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1026 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1027 * For all entries, the EL1 registers are initialized from the cpu_context
1028 ******************************************************************************/
1029void cm_prepare_el3_exit(uint32_t security_state)
1030{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001031 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001032 cpu_context_t *ctx = cm_get_context(security_state);
1033
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001034 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001035
1036 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001037 uint64_t el2_implemented = el_implemented(2);
1038
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001039 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001040 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001041
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001042 if (el2_implemented != EL_IMPL_NONE) {
1043
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001044 /*
1045 * If context is not being used for EL2, initialize
1046 * HCRX_EL2 with its init value here.
1047 */
1048 if (is_feat_hcx_supported()) {
1049 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1050 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001051
1052 /*
1053 * Initialize Fine-grained trap registers introduced
1054 * by FEAT_FGT so all traps are initially disabled when
1055 * switching to EL2 or a lower EL, preventing undesired
1056 * behavior.
1057 */
1058 if (is_feat_fgt_supported()) {
1059 /*
1060 * Initialize HFG*_EL2 registers with a default
1061 * value so legacy systems unaware of FEAT_FGT
1062 * do not get trapped due to their lack of
1063 * initialization for this feature.
1064 */
1065 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1066 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1067 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1068 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001069
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001070 /* Condition to ensure EL2 is being used. */
1071 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001072 /* Initialize SCTLR_EL2 register with reset value. */
1073 sctlr_el2 = SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +00001074#if ERRATA_A75_764081
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001075 /*
1076 * If workaround of errata 764081 for Cortex-A75
1077 * is used then set SCTLR_EL2.IESB to enable
1078 * Implicit Error Synchronization Barrier.
1079 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001080 sctlr_el2 |= SCTLR_IESB_BIT;
1081#endif
1082 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001083 } else {
1084 /*
1085 * (scr_el3 & SCR_HCE_BIT==0)
1086 * EL2 implemented but unused.
1087 */
1088 init_nonsecure_el2_unused(ctx);
1089 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001090 }
1091 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001092 cm_el1_sysregs_context_restore(security_state);
1093 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001094}
1095
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001096#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001097
1098static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1099{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001100 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001101 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001102 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001103 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001104 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1105 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1106 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1107 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001108}
1109
1110static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1111{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001112 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001113 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001114 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001115 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001116 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1117 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1118 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1119 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001120}
1121
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001122static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1123{
1124 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1125 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1126 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1127 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1128 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1129}
1130
1131static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1132{
1133 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1134 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1135 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1136 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1137 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1138}
1139
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001140static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001141{
1142 u_register_t mpam_idr = read_mpamidr_el1();
1143
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001144 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001145
1146 /*
1147 * The context registers that we intend to save would be part of the
1148 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1149 */
1150 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1151 return;
1152 }
1153
1154 /*
1155 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1156 * MPAMIDR_HAS_HCR_BIT == 1.
1157 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001158 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1159 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1160 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001161
1162 /*
1163 * The number of MPAMVPM registers is implementation defined, their
1164 * number is stored in the MPAMIDR_EL1 register.
1165 */
1166 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1167 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001168 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001169 __fallthrough;
1170 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001171 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001172 __fallthrough;
1173 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001174 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001175 __fallthrough;
1176 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001177 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001178 __fallthrough;
1179 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001180 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001181 __fallthrough;
1182 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001183 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001184 __fallthrough;
1185 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001186 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001187 break;
1188 }
1189}
1190
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001191static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001192{
1193 u_register_t mpam_idr = read_mpamidr_el1();
1194
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001195 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001196
1197 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1198 return;
1199 }
1200
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001201 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1202 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1203 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001204
1205 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1206 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001207 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001208 __fallthrough;
1209 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001210 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001211 __fallthrough;
1212 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001213 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001214 __fallthrough;
1215 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001216 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001217 __fallthrough;
1218 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001219 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001220 __fallthrough;
1221 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001222 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001223 __fallthrough;
1224 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001225 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001226 break;
1227 }
1228}
1229
Manish Pandey238262f2024-02-05 21:40:21 +00001230/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001231 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001232 * ICH_AP0R<n>_EL2
1233 * ICH_AP1R<n>_EL2
1234 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001235 *
1236 * NOTE: For a system with S-EL2 present but not enabled, accessing
1237 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1238 * SCR_EL3.NS = 1 before accessing this register.
1239 * ---------------------------------------------------------------------------
1240 */
1241static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1242{
1243#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001244 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001245#else
1246 u_register_t scr_el3 = read_scr_el3();
1247 write_scr_el3(scr_el3 | SCR_NS_BIT);
1248 isb();
1249
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001250 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001251
1252 write_scr_el3(scr_el3);
1253 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001254#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001255 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1256 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001257}
1258
1259static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1260{
1261#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001262 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001263#else
1264 u_register_t scr_el3 = read_scr_el3();
1265 write_scr_el3(scr_el3 | SCR_NS_BIT);
1266 isb();
1267
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001268 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001269
1270 write_scr_el3(scr_el3);
1271 isb();
1272#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001273 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1274 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001275}
1276
1277/* -----------------------------------------------------
1278 * The following registers are not added:
1279 * AMEVCNTVOFF0<n>_EL2
1280 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001281 * -----------------------------------------------------
1282 */
1283static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1284{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001285 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1286 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1287 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1288 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1289 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1290 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1291 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001292 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001293 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001294 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001295 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1296 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1297 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1298 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1299 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1300 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1301 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1302 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1303 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1304 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1305 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1306 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1307 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1308 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1309 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1310 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1311 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1312 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1313 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1314 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001315}
1316
1317static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1318{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001319 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1320 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1321 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1322 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1323 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1324 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1325 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001326 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001327 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001328 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001329 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1330 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1331 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1332 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1333 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1334 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1335 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1336 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1337 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1338 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1339 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1340 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1341 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1342 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1343 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1344 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1345 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1346 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1347 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1348 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001349}
1350
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001351/*******************************************************************************
1352 * Save EL2 sysreg context
1353 ******************************************************************************/
1354void cm_el2_sysregs_context_save(uint32_t security_state)
1355{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001356 cpu_context_t *ctx;
1357 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001358
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001359 ctx = cm_get_context(security_state);
1360 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001361
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001362 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001363
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001364 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001365 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001366
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001367 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001368 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001369 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001370
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001371 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001372 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001373 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001374
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001375 if (is_feat_fgt_supported()) {
1376 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1377 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001378
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001379 if (is_feat_fgt2_supported()) {
1380 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1381 }
1382
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001383 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001384 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001385 }
Andre Przywarac3464182022-11-17 17:30:43 +00001386
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001387 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001388 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1389 read_contextidr_el2());
1390 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001391 }
Andre Przywara870627e2023-01-27 12:25:49 +00001392
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001393 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001394 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1395 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001396 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001397
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001398 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001399 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001400 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001401
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001402 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001403 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001404 }
Andre Przywara902c9022022-11-17 17:30:43 +00001405
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001406 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001407 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1408 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001409 }
Andre Przywara902c9022022-11-17 17:30:43 +00001410
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001411 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001412 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001413 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001414
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001415 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001416 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001417 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001418
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001419 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001420 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1421 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001422 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001423
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001424 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001425 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001426 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001427
1428 if (is_feat_s2pie_supported()) {
1429 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1430 }
1431
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001432 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001433 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1434 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001435 }
1436}
1437
1438/*******************************************************************************
1439 * Restore EL2 sysreg context
1440 ******************************************************************************/
1441void cm_el2_sysregs_context_restore(uint32_t security_state)
1442{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001443 cpu_context_t *ctx;
1444 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001445
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001446 ctx = cm_get_context(security_state);
1447 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001448
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001449 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001450
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001451 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001452 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001453
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001454 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001455 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001456 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001457
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001458 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001459 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001460 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001461
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001462 if (is_feat_fgt_supported()) {
1463 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1464 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001465
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001466 if (is_feat_fgt2_supported()) {
1467 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1468 }
1469
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001470 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001471 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001472 }
Andre Przywarac3464182022-11-17 17:30:43 +00001473
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001474 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001475 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1476 contextidr_el2));
1477 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001478 }
Andre Przywara870627e2023-01-27 12:25:49 +00001479
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001480 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001481 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1482 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001483 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001484
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001485 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001486 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001487 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001488
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001489 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001490 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001491 }
Andre Przywara902c9022022-11-17 17:30:43 +00001492
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001493 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001494 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1495 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001496 }
Andre Przywara902c9022022-11-17 17:30:43 +00001497
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001498 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001499 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001500 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001501
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001502 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001503 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001504 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001505
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001506 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001507 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1508 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001510
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001511 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001512 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001513 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001514
1515 if (is_feat_s2pie_supported()) {
1516 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1517 }
1518
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001519 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001520 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1521 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001522 }
1523}
1524#endif /* CTX_INCLUDE_EL2_REGS */
1525
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001526#if IMAGE_BL31
1527/*********************************************************************************
1528* This function allows Architecture features asymmetry among cores.
1529* TF-A assumes that all the cores in the platform has architecture feature parity
1530* and hence the context is setup on different core (e.g. primary sets up the
1531* context for secondary cores).This assumption may not be true for systems where
1532* cores are not conforming to same Arch version or there is CPU Erratum which
1533* requires certain feature to be be disabled only on a given core.
1534*
1535* This function is called on secondary cores to override any disparity in context
1536* setup by primary, this would be called during warmboot path.
1537*********************************************************************************/
1538void cm_handle_asymmetric_features(void)
1539{
Manish Pandey929e6962024-07-18 16:27:13 +01001540#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1541 cpu_context_t *spe_ctx = cm_get_context(NON_SECURE);
1542
1543 assert(spe_ctx != NULL);
1544
1545 if (is_feat_spe_supported()) {
1546 spe_enable(spe_ctx);
1547 } else {
1548 spe_disable(spe_ctx);
1549 }
1550#endif
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001551}
1552#endif
1553
Andrew Thoelke4e126072014-06-04 21:10:52 +01001554/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001555 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1556 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1557 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1558 * cm_prepare_el3_exit function.
1559 ******************************************************************************/
1560void cm_prepare_el3_exit_ns(void)
1561{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001562#if IMAGE_BL31
1563 /*
1564 * Check and handle Architecture feature asymmetry among cores.
1565 *
1566 * In warmboot path secondary cores context is initialized on core which
1567 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1568 * it in this function call.
1569 * For Symmetric cores this is an empty function.
1570 */
1571 cm_handle_asymmetric_features();
1572#endif
1573
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001574#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001575#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001576 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1577 assert(ctx != NULL);
1578
Zelalem Aweke20126002022-04-08 16:48:05 -05001579 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001580 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001581 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1582 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001583#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001584
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001585 /* Restore EL2 and EL1 sysreg contexts */
1586 cm_el2_sysregs_context_restore(NON_SECURE);
1587 cm_el1_sysregs_context_restore(NON_SECURE);
1588 cm_set_next_eret_context(NON_SECURE);
1589#else
1590 cm_prepare_el3_exit(NON_SECURE);
1591#endif /* CTX_INCLUDE_EL2_REGS */
1592}
1593
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001594static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1595{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001596 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1597 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001598
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001599#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001600 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1601 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001602#endif /* (!ERRATA_SPECULATIVE_AT) */
1603
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001604 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1605 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1606 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1607 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1608 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1609 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1610 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1611 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1612 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1613 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1614 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1615 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1616 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1617 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1618 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1619 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1620 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1621 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1622 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1623 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001624
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001625 if (CTX_INCLUDE_AARCH32_REGS) {
1626 /* Save Aarch32 registers */
1627 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1628 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1629 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1630 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1631 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1632 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1633 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001634
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001635 if (NS_TIMER_SWITCH) {
1636 /* Save NS Timer registers */
1637 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1638 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1639 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1640 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1641 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1642 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001643
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001644 if (is_feat_mte2_supported()) {
1645 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1646 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1647 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1648 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1649 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001650
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001651 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001652 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001653 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001654
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001655 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001656 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1657 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001658 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001659
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001660 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001661 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001662 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001663
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001664 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001665 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001666 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001667
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001668 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001669 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001670 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001671
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001672 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001673 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001674 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001675
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001676 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001677 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1678 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001679 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001680
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001681 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001682 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1683 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1684 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1685 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001686 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001687}
1688
1689static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1690{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001691 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1692 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001693
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001694#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001695 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1696 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001697#endif /* (!ERRATA_SPECULATIVE_AT) */
1698
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001699 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1700 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1701 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1702 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1703 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1704 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1705 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1706 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1707 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1708 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1709 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1710 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1711 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1712 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1713 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1714 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1715 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1716 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1717 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1718 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001719
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001720 if (CTX_INCLUDE_AARCH32_REGS) {
1721 /* Restore Aarch32 registers */
1722 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1723 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1724 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1725 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1726 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1727 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1728 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001729
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001730 if (NS_TIMER_SWITCH) {
1731 /* Restore NS Timer registers */
1732 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1733 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1734 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1735 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1736 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1737 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001738
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001739 if (is_feat_mte2_supported()) {
1740 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1741 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1742 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1743 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1744 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001745
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001746 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001747 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001748 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001749
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001750 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001751 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1752 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001753 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001754
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001755 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001756 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001757 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001758
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001759 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001760 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001761 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001762
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001763 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001764 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001765 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001766
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001767 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001768 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001769 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001770
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001771 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001772 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1773 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001774 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001775
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001776 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001777 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1778 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1779 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1780 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001781 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001782}
1783
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001784/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001785 * The next four functions are used by runtime services to save and restore
1786 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001787 * state.
1788 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001789void cm_el1_sysregs_context_save(uint32_t security_state)
1790{
Dan Handleye2712bc2014-04-10 15:37:22 +01001791 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001792
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001793 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001794 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001795
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001796 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001797
1798#if IMAGE_BL31
1799 if (security_state == SECURE)
1800 PUBLISH_EVENT(cm_exited_secure_world);
1801 else
1802 PUBLISH_EVENT(cm_exited_normal_world);
1803#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001804}
1805
1806void cm_el1_sysregs_context_restore(uint32_t security_state)
1807{
Dan Handleye2712bc2014-04-10 15:37:22 +01001808 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001809
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001810 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001811 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001812
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001813 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001814
1815#if IMAGE_BL31
1816 if (security_state == SECURE)
1817 PUBLISH_EVENT(cm_entering_secure_world);
1818 else
1819 PUBLISH_EVENT(cm_entering_normal_world);
1820#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001821}
1822
1823/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001824 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1825 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001826 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001827void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001828{
Dan Handleye2712bc2014-04-10 15:37:22 +01001829 cpu_context_t *ctx;
1830 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001831
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001832 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001833 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001834
Andrew Thoelke4e126072014-06-04 21:10:52 +01001835 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001836 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001837 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001838}
1839
1840/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001841 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1842 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001843 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001844void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001845 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001846{
Dan Handleye2712bc2014-04-10 15:37:22 +01001847 cpu_context_t *ctx;
1848 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001849
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001850 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001851 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001852
1853 /* Populate EL3 state so that ERET jumps to the correct entry */
1854 state = get_el3state_ctx(ctx);
1855 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001856 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001857}
1858
1859/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001860 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1861 * pertaining to the given security state using the value and bit position
1862 * specified in the parameters. It preserves all other bits.
1863 ******************************************************************************/
1864void cm_write_scr_el3_bit(uint32_t security_state,
1865 uint32_t bit_pos,
1866 uint32_t value)
1867{
1868 cpu_context_t *ctx;
1869 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001870 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001871
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001872 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001873 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001874
1875 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001876 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001877
1878 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001879 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001880
1881 /*
1882 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1883 * and set it to its new value.
1884 */
1885 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001886 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001887 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001888 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001889 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1890}
1891
1892/*******************************************************************************
1893 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1894 * given security state.
1895 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001896u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001897{
1898 cpu_context_t *ctx;
1899 el3_state_t *state;
1900
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001901 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001902 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001903
1904 /* Populate EL3 state so that ERET jumps to the correct entry */
1905 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001906 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001907}
1908
1909/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001910 * This function is used to program the context that's used for exception
1911 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1912 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001913 ******************************************************************************/
1914void cm_set_next_eret_context(uint32_t security_state)
1915{
Dan Handleye2712bc2014-04-10 15:37:22 +01001916 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001917
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001918 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001919 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001920
Andrew Thoelke4e126072014-06-04 21:10:52 +01001921 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001922}