blob: 8aa2ccc2f3a0f0036d7bc21255807d863d808428 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000031#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000032#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050033#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000034#include <lib/extensions/spe.h>
35#include <lib/extensions/sve.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010036#include <lib/extensions/sysreg128.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010037#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010038#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010039#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010040#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000041#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000042
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010043#if ENABLE_FEAT_TWED
44/* Make sure delay value fits within the range(0-15) */
45CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
46#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000047
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010048per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
49static bool has_secure_perworld_init;
50
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010051static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000052static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010053static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010054static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050055
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010056#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050057static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58{
59 u_register_t sctlr_elx, actlr_elx;
60
61 /*
62 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63 * execution state setting all fields rather than relying on the hw.
64 * Some fields have architecturally UNKNOWN reset values and these are
65 * set to zero.
66 *
67 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68 *
69 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70 * required by PSCI specification)
71 */
72 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73 if (GET_RW(ep->spsr) == MODE_RW_64) {
74 sctlr_elx |= SCTLR_EL1_RES1;
75 } else {
76 /*
77 * If the target execution state is AArch32 then the following
78 * fields need to be set.
79 *
80 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81 * instructions are not trapped to EL1.
82 *
83 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84 * instructions are not trapped to EL1.
85 *
86 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87 * CP15DMB, CP15DSB, and CP15ISB instructions.
88 */
89 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91 }
92
Zelalem Aweke20126002022-04-08 16:48:05 -050093 /*
94 * If workaround of errata 764081 for Cortex-A75 is used then set
95 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050097 if (errata_a75_764081_applies()) {
98 sctlr_elx |= SCTLR_IESB_BIT;
99 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100100
Zelalem Aweke20126002022-04-08 16:48:05 -0500101 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100102 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500103
104 /*
105 * Base the context ACTLR_EL1 on the current value, as it is
106 * implementation defined. The context restore process will write
107 * the value from the context to the actual register and can cause
108 * problems for processor cores that don't expect certain bits to
109 * be zero.
110 */
111 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100112 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500113}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100114#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500115
Zelalem Aweke42401112022-01-05 17:12:24 -0600116/******************************************************************************
117 * This function performs initializations that are specific to SECURE state
118 * and updates the cpu context specified by 'ctx'.
119 *****************************************************************************/
120static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000121{
Zelalem Aweke42401112022-01-05 17:12:24 -0600122 u_register_t scr_el3;
123 el3_state_t *state;
124
125 state = get_el3state_ctx(ctx);
126 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
127
128#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000129 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600130 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
131 * indicated by the interrupt routing model for BL31.
132 */
133 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
134#endif
135
Govindraj Raja73e1d802024-02-28 14:37:09 -0600136 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 scr_el3 |= SCR_ATA_BIT;
139 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600140
Zelalem Aweke42401112022-01-05 17:12:24 -0600141 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
142
Zelalem Aweke20126002022-04-08 16:48:05 -0500143 /*
144 * Initialize EL1 context registers unless SPMC is running
145 * at S-EL2.
146 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100147#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 setup_el1_context(ctx, ep);
149#endif
150
Zelalem Aweke42401112022-01-05 17:12:24 -0600151 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100152
153 /**
154 * manage_extensions_secure_per_world api has to be executed once,
155 * as the registers getting initialised, maintain constant value across
156 * all the cpus for the secure world.
157 * Henceforth, this check ensures that the registers are initialised once
158 * and avoids re-initialization from multiple cores.
159 */
160 if (!has_secure_perworld_init) {
161 manage_extensions_secure_per_world();
162 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000163}
164
Zelalem Aweke42401112022-01-05 17:12:24 -0600165#if ENABLE_RME
166/******************************************************************************
167 * This function performs initializations that are specific to REALM state
168 * and updates the cpu context specified by 'ctx'.
169 *****************************************************************************/
170static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
171{
172 u_register_t scr_el3;
173 el3_state_t *state;
174
175 state = get_el3state_ctx(ctx);
176 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
177
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000178 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
179
Sona Mathew3b84c962023-10-25 16:48:19 -0500180 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000181 if (is_feat_csv2_2_supported()) {
182 /* Enable access to the SCXTNUM_ELx registers. */
183 scr_el3 |= SCR_EnSCXT_BIT;
184 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600185
Javier Almansa Sobrino25c47c72024-10-28 19:27:49 +0000186 if (is_feat_sctlr2_supported()) {
187 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
188 * SCTLR2_ELx registers.
189 */
190 scr_el3 |= SCR_SCTLR2En_BIT;
191 }
192
Zelalem Aweke42401112022-01-05 17:12:24 -0600193 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
194}
195#endif /* ENABLE_RME */
196
197/******************************************************************************
198 * This function performs initializations that are specific to NON-SECURE state
199 * and updates the cpu context specified by 'ctx'.
200 *****************************************************************************/
201static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
202{
203 u_register_t scr_el3;
204 el3_state_t *state;
205
206 state = get_el3state_ctx(ctx);
207 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
208
209 /* SCR_NS: Set the NS bit */
210 scr_el3 |= SCR_NS_BIT;
211
Govindraj Raja73e1d802024-02-28 14:37:09 -0600212 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
213 if (is_feat_mte2_supported()) {
214 scr_el3 |= SCR_ATA_BIT;
215 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100216
Zelalem Aweke42401112022-01-05 17:12:24 -0600217#if !CTX_INCLUDE_PAUTH_REGS
218 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100219 * Pointer Authentication feature, if present, is always enabled by default
220 * for Non secure lower exception levels. We do not have an explicit
221 * flag to set it.
222 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
223 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600224 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100225 * To prevent the leakage between the worlds during world switch,
226 * we enable it only for the non-secure world.
227 *
228 * If the Secure/realm world wants to use pointer authentication,
229 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
230 * it will be enabled globally for all the contexts.
231 *
232 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
233 * other than EL3
234 *
235 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
236 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600237 */
238 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600239
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100240#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600241
Manish Pandey0e3379d2022-10-10 11:43:08 +0100242#if HANDLE_EA_EL3_FIRST_NS
243 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
244 scr_el3 |= SCR_EA_BIT;
245#endif
246
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100247#if RAS_TRAP_NS_ERR_REC_ACCESS
248 /*
249 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
250 * and RAS ERX registers from EL1 and EL2(from any security state)
251 * are trapped to EL3.
252 * Set here to trap only for NS EL1/EL2
253 *
254 */
255 scr_el3 |= SCR_TERR_BIT;
256#endif
257
Sona Mathew3b84c962023-10-25 16:48:19 -0500258 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000259 if (is_feat_csv2_2_supported()) {
260 /* Enable access to the SCXTNUM_ELx registers. */
261 scr_el3 |= SCR_EnSCXT_BIT;
262 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000263
Zelalem Aweke42401112022-01-05 17:12:24 -0600264#ifdef IMAGE_BL31
265 /*
266 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
267 * indicated by the interrupt routing model for BL31.
268 */
269 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
270#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100271
272 if (is_feat_the_supported()) {
273 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
274 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
275 */
276 scr_el3 |= SCR_RCWMASKEn_BIT;
277 }
278
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100279 if (is_feat_sctlr2_supported()) {
280 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
281 * SCTLR2_ELx registers.
282 */
283 scr_el3 |= SCR_SCTLR2En_BIT;
284 }
285
Govindraj Rajae63794e2024-09-06 15:43:43 +0100286 if (is_feat_d128_supported()) {
287 /* Set the D128En bit in SCR_EL3 to enable access to 128-bit
288 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
289 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
290 */
291 scr_el3 |= SCR_D128En_BIT;
292 }
293
Zelalem Aweke42401112022-01-05 17:12:24 -0600294 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600295
296 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100297#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600298
299 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000300 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600301 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000302 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600303
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600304 if (is_feat_hcx_supported()) {
305 /*
306 * Initialize register HCRX_EL2 with its init value.
307 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
308 * chance that this can lead to unexpected behavior in lower
309 * ELs that have not been updated since the introduction of
310 * this feature if not properly initialized, especially when
311 * it comes to those bits that enable/disable traps.
312 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000313 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600314 HCRX_EL2_INIT_VAL);
315 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500316
317 if (is_feat_fgt_supported()) {
318 /*
319 * Initialize HFG*_EL2 registers with a default value so legacy
320 * systems unaware of FEAT_FGT do not get trapped due to their lack
321 * of initialization for this feature.
322 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000323 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500324 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000325 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500326 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000327 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500328 HFGWTR_EL2_INIT_VAL);
329 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100330#else
331 /* Initialize EL1 context registers */
332 setup_el1_context(ctx, ep);
333#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000334
335 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600336}
337
Achin Gupta7aea9082014-02-01 07:51:28 +0000338/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600339 * The following function performs initialization of the cpu_context 'ctx'
340 * for first use that is common to all security states, and sets the
341 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100342 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000343 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100344 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100345 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600346static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100347{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000348 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100349 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100350 el3_state_t *state;
351 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100352
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100353 state = get_el3state_ctx(ctx);
354
Andrew Thoelke4e126072014-06-04 21:10:52 +0100355 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000356 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100357
358 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100359 * The lower-EL context is zeroed so that no stale values leak to a world.
360 * It is assumed that an all-zero lower-EL context is good enough for it
361 * to boot correctly. However, there are very few registers where this
362 * is not true and some values need to be recreated.
363 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100364#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100365 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
366
367 /*
368 * These bits are set in the gicv3 driver. Losing them (especially the
369 * SRE bit) is problematic for all worlds. Henceforth recreate them.
370 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000371 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100372 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000373 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100374
375 /*
376 * The actlr_el2 register can be initialized in platform's reset handler
377 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
378 */
379 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100380#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100381
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100382 /* Start with a clean SCR_EL3 copy as all relevant values are set */
383 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500384
David Cunadofee86532017-04-13 22:38:29 +0100385 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100386 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
387 * EL2, EL1 and EL0 are not trapped to EL3.
388 *
389 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
390 * EL2, EL1 and EL0 are not trapped to EL3.
391 *
392 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
393 * both Security states and both Execution states.
394 *
395 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
396 * Non-secure memory.
397 */
398 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
399
400 scr_el3 |= SCR_SIF_BIT;
401
402 /*
David Cunadofee86532017-04-13 22:38:29 +0100403 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
404 * Exception level as specified by SPSR.
405 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500406 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100407 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500408 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600409
David Cunadofee86532017-04-13 22:38:29 +0100410 /*
411 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500412 * Secure timer registers to EL3, from AArch64 state only, if specified
413 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
414 * bit always behaves as 1 (i.e. secure physical timer register access
415 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100416 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500417 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100418 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500419 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100420
johpow01f91e59f2021-08-04 19:38:18 -0500421 /*
422 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
423 * SCR_EL3.HXEn.
424 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000425 if (is_feat_hcx_supported()) {
426 scr_el3 |= SCR_HXEn_BIT;
427 }
johpow01f91e59f2021-08-04 19:38:18 -0500428
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400429 /*
430 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
431 * registers are trapped to EL3.
432 */
433#if ENABLE_FEAT_RNG_TRAP
434 scr_el3 |= SCR_TRNDR_BIT;
435#endif
436
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000437#if FAULT_INJECTION_SUPPORT
438 /* Enable fault injection from lower ELs */
439 scr_el3 |= SCR_FIEN_BIT;
440#endif
441
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100442#if CTX_INCLUDE_PAUTH_REGS
443 /*
444 * Enable Pointer Authentication globally for all the worlds.
445 *
446 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
447 * other than EL3
448 *
449 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
450 * than EL3
451 */
452 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
453#endif /* CTX_INCLUDE_PAUTH_REGS */
454
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000455 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000456 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
457 */
458 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
459 scr_el3 |= SCR_TCR2EN_BIT;
460 }
461
462 /*
Mark Brown293a6612023-03-14 20:48:43 +0000463 * SCR_EL3.PIEN: Enable permission indirection and overlay
464 * registers for AArch64 if present.
465 */
466 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
467 scr_el3 |= SCR_PIEN_BIT;
468 }
469
470 /*
Mark Brown326f2952023-03-14 21:33:04 +0000471 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
472 */
473 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
474 scr_el3 |= SCR_GCSEn_BIT;
475 }
476
477 /*
David Cunadofee86532017-04-13 22:38:29 +0100478 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
479 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
480 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500481 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
482 * same conditions as HVC instructions and when the processor supports
483 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500484 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
485 * CNTPOFF_EL2 register under the same conditions as HVC instructions
486 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100487 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000488 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
489 || ((GET_RW(ep->spsr) != MODE_RW_64)
490 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100491 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500492
Andre Przywarae8920f62022-11-10 14:28:01 +0000493 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500494 scr_el3 |= SCR_FGTEN_BIT;
495 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500496
Andre Przywarac3464182022-11-17 17:30:43 +0000497 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500498 scr_el3 |= SCR_ECVEN_BIT;
499 }
David Cunadofee86532017-04-13 22:38:29 +0100500 }
501
johpow013e24c162020-04-22 14:05:13 -0500502 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000503 if (is_feat_twed_supported()) {
504 /* Set delay in SCR_EL3 */
505 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
506 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
507 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500508
Andre Przywara0cf77402023-01-27 12:25:49 +0000509 /* Enable WFE delay */
510 scr_el3 |= SCR_TWEDEn_BIT;
511 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100512
513#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
514 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
515 if (is_feat_sel2_supported()) {
516 scr_el3 |= SCR_EEL2_BIT;
517 }
518#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500519
David Cunadofee86532017-04-13 22:38:29 +0100520 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100521 * Populate EL3 state so that we've the right context
522 * before doing ERET
523 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100524 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
525 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
526 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
527
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100528 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
529 mdcr_el3 = MDCR_EL3_RESET_VAL;
530
531 /* ---------------------------------------------------------------------
532 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
533 * Some fields are architecturally UNKNOWN on reset.
534 *
535 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
536 * Debug exceptions, other than Breakpoint Instruction exceptions, are
537 * disabled from all ELs in Secure state.
538 *
539 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
540 * privileged debug from S-EL1.
541 *
542 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
543 * access to the powerdown debug registers do not trap to EL3.
544 *
545 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
546 * debug registers, other than those registers that are controlled by
547 * MDCR_EL3.TDOSA.
548 */
549 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
550 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
551 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
552
553 /*
554 * Configure MDCR_EL3 register as applicable for each world
555 * (NS/Secure/Realm) context.
556 */
557 manage_extensions_common(ctx);
558
Andrew Thoelke4e126072014-06-04 21:10:52 +0100559 /*
560 * Store the X0-X7 value from the entrypoint into the context
561 * Use memcpy as we are in control of the layout of the structures
562 */
563 gp_regs = get_gpregs_ctx(ctx);
564 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
565}
566
567/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600568 * Context management library initialization routine. This library is used by
569 * runtime services to share pointers to 'cpu_context' structures for secure
570 * non-secure and realm states. Management of the structures and their associated
571 * memory is not done by the context management library e.g. the PSCI service
572 * manages the cpu context used for entry from and exit to the non-secure state.
573 * The Secure payload dispatcher service manages the context(s) corresponding to
574 * the secure state. It also uses this library to get access to the non-secure
575 * state cpu context pointers.
576 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
577 * which will be used for programming an entry into a lower EL. The same context
578 * will be used to save state upon exception entry from that EL.
579 ******************************************************************************/
580void __init cm_init(void)
581{
582 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100583 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600584 * that will be done when the BSS is zeroed out.
585 */
586}
587
588/*******************************************************************************
589 * This is the high-level function used to initialize the cpu_context 'ctx' for
590 * first use. It performs initializations that are common to all security states
591 * and initializations specific to the security state specified in 'ep'
592 ******************************************************************************/
593void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
594{
595 unsigned int security_state;
596
597 assert(ctx != NULL);
598
599 /*
600 * Perform initializations that are common
601 * to all security states
602 */
603 setup_context_common(ctx, ep);
604
605 security_state = GET_SECURITY_STATE(ep->h.attr);
606
607 /* Perform security state specific initializations */
608 switch (security_state) {
609 case SECURE:
610 setup_secure_context(ctx, ep);
611 break;
612#if ENABLE_RME
613 case REALM:
614 setup_realm_context(ctx, ep);
615 break;
616#endif
617 case NON_SECURE:
618 setup_ns_context(ctx, ep);
619 break;
620 default:
621 ERROR("Invalid security state\n");
622 panic();
623 break;
624 }
625}
626
627/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000628 * Enable architecture extensions for EL3 execution. This function only updates
629 * registers in-place which are expected to either never change or be
630 * overwritten by el3_exit.
631 ******************************************************************************/
632#if IMAGE_BL31
633void cm_manage_extensions_el3(void)
634{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100635 if (is_feat_amu_supported()) {
636 amu_init_el3();
637 }
638
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000639 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000640 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000641 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100642
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000643 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000644}
645#endif /* IMAGE_BL31 */
646
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000647/******************************************************************************
648 * Function to initialise the registers with the RESET values in the context
649 * memory, which are maintained per world.
650 ******************************************************************************/
651#if IMAGE_BL31
652void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
653{
654 /*
655 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
656 *
657 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
658 * by Advanced SIMD, floating-point or SVE instructions (if
659 * implemented) do not trap to EL3.
660 *
661 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
662 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
663 */
664 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600665
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000666 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600667
668 /*
669 * Initialize MPAM3_EL3 to its default reset value
670 *
671 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
672 * all lower ELn MPAM3_EL3 register access to, trap to EL3
673 */
674
675 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000676}
677#endif /* IMAGE_BL31 */
678
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000679/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100680 * Initialise per_world_context for Non-Secure world.
681 * This function enables the architecture extensions, which have same value
682 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000683 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000684#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100685void manage_extensions_nonsecure_per_world(void)
686{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000687 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
688
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100689 if (is_feat_sme_supported()) {
690 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100691 }
692
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000693 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100694 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
695 }
696
697 if (is_feat_amu_supported()) {
698 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
699 }
700
701 if (is_feat_sys_reg_trace_supported()) {
702 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000703 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600704
705 if (is_feat_mpam_supported()) {
706 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
707 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100708}
709#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000710
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100711/*******************************************************************************
712 * Initialise per_world_context for Secure world.
713 * This function enables the architecture extensions, which have same value
714 * across the cores for the secure world.
715 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100716static void manage_extensions_secure_per_world(void)
717{
718#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000719 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
720
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000721 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100722
723 if (ENABLE_SME_FOR_SWD) {
724 /*
725 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
726 * SME, SVE, and FPU/SIMD context properly managed.
727 */
728 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
729 } else {
730 /*
731 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
732 * world can safely use the associated registers.
733 */
734 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
735 }
736 }
737 if (is_feat_sve_supported()) {
738 if (ENABLE_SVE_FOR_SWD) {
739 /*
740 * Enable SVE and FPU in secure context, SPM must ensure
741 * that the SVE and FPU register contexts are properly managed.
742 */
743 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
744 } else {
745 /*
746 * Disable SVE and FPU in secure context so non-secure world
747 * can safely use them.
748 */
749 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
750 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000751 }
752
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100753 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000754 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100755 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000756 }
757
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100758 has_secure_perworld_init = true;
759#endif /* IMAGE_BL31 */
760}
761
762/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100763 * Enable architecture extensions on first entry to Non-secure world only
764 * and disable for secure world.
765 *
766 * NOTE: Arch features which have been provided with the capability of getting
767 * enabled only for non-secure world and being disabled for secure world are
768 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
769 ******************************************************************************/
770static void manage_extensions_common(cpu_context_t *ctx)
771{
772#if IMAGE_BL31
773 if (is_feat_spe_supported()) {
774 /*
775 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
776 */
777 spe_enable(ctx);
778 }
779
780 if (is_feat_trbe_supported()) {
781 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100782 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100783 * Realm state.
784 */
785 trbe_enable(ctx);
786 }
787
788 if (is_feat_trf_supported()) {
789 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100790 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100791 */
792 trf_enable(ctx);
793 }
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100794#endif /* IMAGE_BL31 */
795}
796
797/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100798 * Enable architecture extensions on first entry to Non-secure world.
799 ******************************************************************************/
800static void manage_extensions_nonsecure(cpu_context_t *ctx)
801{
802#if IMAGE_BL31
803 if (is_feat_amu_supported()) {
804 amu_enable(ctx);
805 }
806
807 if (is_feat_sme_supported()) {
808 sme_enable(ctx);
809 }
810
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500811 if (is_feat_fgt2_supported()) {
812 fgt2_enable(ctx);
813 }
814
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500815 if (is_feat_debugv8p9_supported()) {
816 debugv8p9_extended_bp_wp_enable(ctx);
817 }
818
Boyan Karatotev066978e2024-10-18 11:02:54 +0100819 if (is_feat_brbe_supported()) {
820 brbe_enable(ctx);
821 }
822
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000823 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000824#endif /* IMAGE_BL31 */
825}
826
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000827/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
828static __unused void enable_pauth_el2(void)
829{
830 u_register_t hcr_el2 = read_hcr_el2();
831 /*
832 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
833 * accessing key registers or using pointer authentication instructions
834 * from lower ELs.
835 */
836 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
837
838 write_hcr_el2(hcr_el2);
839}
840
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500841#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000842/*******************************************************************************
843 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
844 * world when EL2 is empty and unused.
845 ******************************************************************************/
846static void manage_extensions_nonsecure_el2_unused(void)
847{
848#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000849 if (is_feat_spe_supported()) {
850 spe_init_el2_unused();
851 }
852
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100853 if (is_feat_amu_supported()) {
854 amu_init_el2_unused();
855 }
856
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000857 if (is_feat_mpam_supported()) {
858 mpam_init_el2_unused();
859 }
860
861 if (is_feat_trbe_supported()) {
862 trbe_init_el2_unused();
863 }
864
865 if (is_feat_sys_reg_trace_supported()) {
866 sys_reg_trace_init_el2_unused();
867 }
868
869 if (is_feat_trf_supported()) {
870 trf_init_el2_unused();
871 }
872
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000873 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000874
875 if (is_feat_sve_supported()) {
876 sve_init_el2_unused();
877 }
878
879 if (is_feat_sme_supported()) {
880 sme_init_el2_unused();
881 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000882
883#if ENABLE_PAUTH
884 enable_pauth_el2();
885#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000886#endif /* IMAGE_BL31 */
887}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500888#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000889
890/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100891 * Enable architecture extensions on first entry to Secure world.
892 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500893static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100894{
895#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000896 if (is_feat_sme_supported()) {
897 if (ENABLE_SME_FOR_SWD) {
898 /*
899 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
900 * must ensure SME, SVE, and FPU/SIMD context properly managed.
901 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000902 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000903 sme_enable(ctx);
904 } else {
905 /*
906 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
907 * world can safely use the associated registers.
908 */
909 sme_disable(ctx);
910 }
911 }
johpow019baade32021-07-08 14:14:00 -0500912#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100913}
914
Chris Kay564c2862024-02-06 15:43:40 +0000915#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100916/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100917 * The following function initializes the cpu_context for a CPU specified by
918 * its `cpu_idx` for first use, and sets the initial entrypoint state as
919 * specified by the entry_point_info structure.
920 ******************************************************************************/
921void cm_init_context_by_index(unsigned int cpu_idx,
922 const entry_point_info_t *ep)
923{
924 cpu_context_t *ctx;
925 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100926 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100927}
Chris Kay564c2862024-02-06 15:43:40 +0000928#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100929
930/*******************************************************************************
931 * The following function initializes the cpu_context for the current CPU
932 * for first use, and sets the initial entrypoint state as specified by the
933 * entry_point_info structure.
934 ******************************************************************************/
935void cm_init_my_context(const entry_point_info_t *ep)
936{
937 cpu_context_t *ctx;
938 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100939 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100940}
941
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000942/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500943static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000944{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500945#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000946 u_register_t hcr_el2 = HCR_RESET_VAL;
947 u_register_t mdcr_el2;
948 u_register_t scr_el3;
949
950 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
951
952 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
953 if ((scr_el3 & SCR_RW_BIT) != 0U) {
954 hcr_el2 |= HCR_RW_BIT;
955 }
956
957 write_hcr_el2(hcr_el2);
958
959 /*
960 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
961 * All fields have architecturally UNKNOWN reset values.
962 */
963 write_cptr_el2(CPTR_EL2_RESET_VAL);
964
965 /*
966 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
967 * reset and are set to zero except for field(s) listed below.
968 *
969 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
970 * Non-secure EL0 and EL1 accesses to the physical timer registers.
971 *
972 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
973 * Non-secure EL0 and EL1 accesses to the physical counter registers.
974 */
975 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
976
977 /*
978 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
979 * UNKNOWN value.
980 */
981 write_cntvoff_el2(0);
982
983 /*
984 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
985 * respectively.
986 */
987 write_vpidr_el2(read_midr_el1());
988 write_vmpidr_el2(read_mpidr_el1());
989
990 /*
991 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
992 *
993 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
994 * translation is disabled, cache maintenance operations depend on the
995 * VMID.
996 *
997 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
998 * disabled.
999 */
1000 write_vttbr_el2(VTTBR_RESET_VAL &
1001 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1002 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1003
1004 /*
1005 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1006 * Some fields are architecturally UNKNOWN on reset.
1007 *
1008 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1009 * register accesses to the Debug ROM registers are not trapped to EL2.
1010 *
1011 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1012 * accesses to the powerdown debug registers are not trapped to EL2.
1013 *
1014 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1015 * debug registers do not trap to EL2.
1016 *
1017 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1018 * EL2.
1019 */
1020 mdcr_el2 = MDCR_EL2_RESET_VAL &
1021 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1022 MDCR_EL2_TDE_BIT);
1023
1024 write_mdcr_el2(mdcr_el2);
1025
1026 /*
1027 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1028 *
1029 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1030 * EL1 accesses to System registers do not trap to EL2.
1031 */
1032 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1033
1034 /*
1035 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1036 * reset.
1037 *
1038 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1039 * and prevent timer interrupts.
1040 */
1041 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1042
1043 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001044#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001045}
1046
Soby Mathewb0082d22015-04-09 13:40:55 +01001047/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001048 * Prepare the CPU system registers for first entry into realm, secure, or
1049 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001050 *
1051 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1052 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1053 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1054 * For all entries, the EL1 registers are initialized from the cpu_context
1055 ******************************************************************************/
1056void cm_prepare_el3_exit(uint32_t security_state)
1057{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001058 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001059 cpu_context_t *ctx = cm_get_context(security_state);
1060
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001061 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001062
1063 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001064 uint64_t el2_implemented = el_implemented(2);
1065
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001066 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001067 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001068
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001069 if (el2_implemented != EL_IMPL_NONE) {
1070
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001071 /*
1072 * If context is not being used for EL2, initialize
1073 * HCRX_EL2 with its init value here.
1074 */
1075 if (is_feat_hcx_supported()) {
1076 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1077 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001078
1079 /*
1080 * Initialize Fine-grained trap registers introduced
1081 * by FEAT_FGT so all traps are initially disabled when
1082 * switching to EL2 or a lower EL, preventing undesired
1083 * behavior.
1084 */
1085 if (is_feat_fgt_supported()) {
1086 /*
1087 * Initialize HFG*_EL2 registers with a default
1088 * value so legacy systems unaware of FEAT_FGT
1089 * do not get trapped due to their lack of
1090 * initialization for this feature.
1091 */
1092 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1093 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1094 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1095 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001096
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001097 /* Condition to ensure EL2 is being used. */
1098 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001099 /* Initialize SCTLR_EL2 register with reset value. */
1100 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001101
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001102 /*
1103 * If workaround of errata 764081 for Cortex-A75
1104 * is used then set SCTLR_EL2.IESB to enable
1105 * Implicit Error Synchronization Barrier.
1106 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001107 if (errata_a75_764081_applies()) {
1108 sctlr_el2 |= SCTLR_IESB_BIT;
1109 }
1110
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001111 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001112 } else {
1113 /*
1114 * (scr_el3 & SCR_HCE_BIT==0)
1115 * EL2 implemented but unused.
1116 */
1117 init_nonsecure_el2_unused(ctx);
1118 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001119 }
1120 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001121#if (!CTX_INCLUDE_EL2_REGS)
1122 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001123 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001124#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001125 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001126}
1127
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001128#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001129
1130static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1131{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001132 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001133 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001134 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001135 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001136 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1137 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1138 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1139 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001140}
1141
1142static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1143{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001144 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001145 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001146 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001147 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001148 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1149 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1150 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1151 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001152}
1153
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001154static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1155{
1156 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1157 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1158 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1159 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1160 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1161}
1162
1163static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1164{
1165 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1166 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1167 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1168 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1169 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1170}
1171
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001172static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001173{
1174 u_register_t mpam_idr = read_mpamidr_el1();
1175
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001176 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001177
1178 /*
1179 * The context registers that we intend to save would be part of the
1180 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1181 */
1182 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1183 return;
1184 }
1185
1186 /*
1187 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1188 * MPAMIDR_HAS_HCR_BIT == 1.
1189 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001190 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1191 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1192 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001193
1194 /*
1195 * The number of MPAMVPM registers is implementation defined, their
1196 * number is stored in the MPAMIDR_EL1 register.
1197 */
1198 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1199 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001200 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001201 __fallthrough;
1202 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001203 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001204 __fallthrough;
1205 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001206 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001207 __fallthrough;
1208 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001209 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001210 __fallthrough;
1211 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001212 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001213 __fallthrough;
1214 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001215 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001216 __fallthrough;
1217 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001218 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001219 break;
1220 }
1221}
1222
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001223static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001224{
1225 u_register_t mpam_idr = read_mpamidr_el1();
1226
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001227 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001228
1229 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1230 return;
1231 }
1232
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001233 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1234 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1235 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001236
1237 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1238 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001239 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001240 __fallthrough;
1241 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001242 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001243 __fallthrough;
1244 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001245 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001246 __fallthrough;
1247 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001248 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001249 __fallthrough;
1250 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001251 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001252 __fallthrough;
1253 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001254 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001255 __fallthrough;
1256 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001257 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001258 break;
1259 }
1260}
1261
Manish Pandey238262f2024-02-05 21:40:21 +00001262/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001263 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001264 * ICH_AP0R<n>_EL2
1265 * ICH_AP1R<n>_EL2
1266 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001267 *
1268 * NOTE: For a system with S-EL2 present but not enabled, accessing
1269 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1270 * SCR_EL3.NS = 1 before accessing this register.
1271 * ---------------------------------------------------------------------------
1272 */
1273static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1274{
1275#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001276 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001277#else
1278 u_register_t scr_el3 = read_scr_el3();
1279 write_scr_el3(scr_el3 | SCR_NS_BIT);
1280 isb();
1281
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001282 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001283
1284 write_scr_el3(scr_el3);
1285 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001286#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001287 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1288 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001289}
1290
1291static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1292{
1293#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001294 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001295#else
1296 u_register_t scr_el3 = read_scr_el3();
1297 write_scr_el3(scr_el3 | SCR_NS_BIT);
1298 isb();
1299
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001300 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001301
1302 write_scr_el3(scr_el3);
1303 isb();
1304#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001305 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1306 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001307}
1308
1309/* -----------------------------------------------------
1310 * The following registers are not added:
1311 * AMEVCNTVOFF0<n>_EL2
1312 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001313 * -----------------------------------------------------
1314 */
1315static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1316{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001317 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1318 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1319 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1320 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1321 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1322 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1323 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001324 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001325 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001326 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001327 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1328 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1329 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1330 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1331 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1332 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1333 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1334 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1335 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1336 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1337 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1338 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1339 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1340 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001341 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1342 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1343 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1344 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001345
1346 write_el2_ctx_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1347 write_el2_ctx_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001348}
1349
1350static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1351{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001352 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1353 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1354 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1355 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1356 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1357 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1358 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001359 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001360 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001361 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001362 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1363 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1364 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1365 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1366 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1367 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1368 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1369 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1370 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1371 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1372 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1373 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1374 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1375 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1376 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1377 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1378 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1379 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1380 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1381 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001382}
1383
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001384/*******************************************************************************
1385 * Save EL2 sysreg context
1386 ******************************************************************************/
1387void cm_el2_sysregs_context_save(uint32_t security_state)
1388{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001389 cpu_context_t *ctx;
1390 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001391
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001392 ctx = cm_get_context(security_state);
1393 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001394
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001395 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001396
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001397 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001398 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001399
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001400 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001401 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001402 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001403
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001404 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001405 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001406 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001407
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001408 if (is_feat_fgt_supported()) {
1409 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1410 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001411
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001412 if (is_feat_fgt2_supported()) {
1413 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1414 }
1415
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001416 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001417 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001418 }
Andre Przywarac3464182022-11-17 17:30:43 +00001419
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001420 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001421 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1422 read_contextidr_el2());
Govindraj Rajae63794e2024-09-06 15:43:43 +01001423 write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001424 }
Andre Przywara870627e2023-01-27 12:25:49 +00001425
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001426 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001427 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1428 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001429 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001430
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001431 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001432 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001433 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001434
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001435 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001436 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001437 }
Andre Przywara902c9022022-11-17 17:30:43 +00001438
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001439 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001440 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1441 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001442 }
Andre Przywara902c9022022-11-17 17:30:43 +00001443
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001444 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001445 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001446 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001447
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001448 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001449 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001450 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001451
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001452 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001453 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1454 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001455 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001456
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001457 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001458 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001459 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001460
1461 if (is_feat_s2pie_supported()) {
1462 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1463 }
1464
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001465 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001466 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1467 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001468 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001469
1470 if (is_feat_sctlr2_supported()) {
1471 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1472 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001473}
1474
1475/*******************************************************************************
1476 * Restore EL2 sysreg context
1477 ******************************************************************************/
1478void cm_el2_sysregs_context_restore(uint32_t security_state)
1479{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001480 cpu_context_t *ctx;
1481 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001482
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001483 ctx = cm_get_context(security_state);
1484 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001485
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001486 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001487
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001488 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001489 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001490
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001491 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001492 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001493 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001494
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001495 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001496 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001497 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001498
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001499 if (is_feat_fgt_supported()) {
1500 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1501 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001502
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001503 if (is_feat_fgt2_supported()) {
1504 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1505 }
1506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 }
Andre Przywarac3464182022-11-17 17:30:43 +00001510
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001511 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001512 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1513 contextidr_el2));
1514 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001515 }
Andre Przywara870627e2023-01-27 12:25:49 +00001516
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001517 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001518 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1519 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001521
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001522 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001523 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001524 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001525
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001526 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001527 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001528 }
Andre Przywara902c9022022-11-17 17:30:43 +00001529
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001530 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001531 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1532 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001533 }
Andre Przywara902c9022022-11-17 17:30:43 +00001534
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001535 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001536 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001537 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001538
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001539 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001540 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001541 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001542
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001543 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001544 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1545 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001546 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001547
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001548 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001549 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001550 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001551
1552 if (is_feat_s2pie_supported()) {
1553 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1554 }
1555
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001556 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001557 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1558 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001559 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001560
1561 if (is_feat_sctlr2_supported()) {
1562 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1563 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001564}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001565#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001566
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001567#if IMAGE_BL31
1568/*********************************************************************************
1569* This function allows Architecture features asymmetry among cores.
1570* TF-A assumes that all the cores in the platform has architecture feature parity
1571* and hence the context is setup on different core (e.g. primary sets up the
1572* context for secondary cores).This assumption may not be true for systems where
1573* cores are not conforming to same Arch version or there is CPU Erratum which
1574* requires certain feature to be be disabled only on a given core.
1575*
1576* This function is called on secondary cores to override any disparity in context
1577* setup by primary, this would be called during warmboot path.
1578*********************************************************************************/
1579void cm_handle_asymmetric_features(void)
1580{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001581 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001582
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001583 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001584
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001585#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001586 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001587 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001588 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001589 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001590 }
1591#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001592
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001593#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001594 if (check_if_affected_core() == ERRATA_APPLIES) {
1595 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001596 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001597 }
1598 }
1599#endif
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001600
1601#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1602 el3_state_t *el3_state = get_el3state_ctx(ctx);
1603 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1604
1605 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1606 tcr2_enable(ctx);
1607 } else {
1608 tcr2_disable(ctx);
1609 }
1610#endif
1611
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001612}
1613#endif
1614
Andrew Thoelke4e126072014-06-04 21:10:52 +01001615/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001616 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1617 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1618 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1619 * cm_prepare_el3_exit function.
1620 ******************************************************************************/
1621void cm_prepare_el3_exit_ns(void)
1622{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001623#if IMAGE_BL31
1624 /*
1625 * Check and handle Architecture feature asymmetry among cores.
1626 *
1627 * In warmboot path secondary cores context is initialized on core which
1628 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1629 * it in this function call.
1630 * For Symmetric cores this is an empty function.
1631 */
1632 cm_handle_asymmetric_features();
1633#endif
1634
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001635#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001636#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001637 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1638 assert(ctx != NULL);
1639
Zelalem Aweke20126002022-04-08 16:48:05 -05001640 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001641 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001642 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1643 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001644#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001645
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001646 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001647 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001648 cm_set_next_eret_context(NON_SECURE);
1649#else
1650 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001651#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001652}
1653
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001654#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1655/*******************************************************************************
1656 * The next set of six functions are used by runtime services to save and restore
1657 * EL1 context on the 'cpu_context' structure for the specified security state.
1658 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001659static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1660{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001661 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1662 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001663
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001664#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001665 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1666 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001667#endif /* (!ERRATA_SPECULATIVE_AT) */
1668
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001669 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1670 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1671 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1672 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1673 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1674 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1675 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1676 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1677 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1678 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1679 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1680 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1681 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1682 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1683 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1684 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1685 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1686 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1687 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1688 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001689
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001690 if (CTX_INCLUDE_AARCH32_REGS) {
1691 /* Save Aarch32 registers */
1692 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1693 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1694 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1695 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1696 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1697 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1698 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001699
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001700 if (NS_TIMER_SWITCH) {
1701 /* Save NS Timer registers */
1702 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1703 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1704 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1705 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1706 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1707 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001708
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001709 if (is_feat_mte2_supported()) {
1710 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1711 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1712 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1713 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1714 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001715
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001716 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001717 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001718 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001719
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001720 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001721 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1722 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001723 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001724
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001725 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001726 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001727 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001728
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001729 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001730 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001731 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001732
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001733 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001734 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001735 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001736
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001737 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001738 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001739 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001740
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001741 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001742 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1743 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001744 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001745
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001746 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001747 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1748 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1749 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1750 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001751 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001752
1753 if (is_feat_the_supported()) {
1754 write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
1755 write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
1756 }
1757
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001758 if (is_feat_sctlr2_supported()) {
1759 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1760 }
1761
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001762}
1763
1764static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1765{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001766 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1767 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001768
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001769#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001770 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1771 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001772#endif /* (!ERRATA_SPECULATIVE_AT) */
1773
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001774 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1775 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1776 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1777 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1778 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1779 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1780 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1781 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1782 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1783 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1784 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1785 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1786 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1787 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1788 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1789 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1790 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1791 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1792 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1793 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001794
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001795 if (CTX_INCLUDE_AARCH32_REGS) {
1796 /* Restore Aarch32 registers */
1797 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1798 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1799 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1800 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1801 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1802 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1803 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001804
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001805 if (NS_TIMER_SWITCH) {
1806 /* Restore NS Timer registers */
1807 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1808 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1809 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1810 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1811 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1812 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001813
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001814 if (is_feat_mte2_supported()) {
1815 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1816 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1817 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1818 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1819 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001820
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001821 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001822 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001823 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001824
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001825 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001826 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1827 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001828 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001829
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001830 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001831 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001832 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001833
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001834 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001835 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001836 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001837
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001838 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001839 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001840 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001841
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001842 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001843 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001844 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001845
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001846 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001847 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1848 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001849 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001850
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001851 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001852 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1853 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1854 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1855 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001856 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001857
1858 if (is_feat_the_supported()) {
1859 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1860 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1861 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001862
1863 if (is_feat_sctlr2_supported()) {
1864 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1865 }
1866
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001867}
1868
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001869/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001870 * The next couple of functions are used by runtime services to save and restore
1871 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001872 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001873void cm_el1_sysregs_context_save(uint32_t security_state)
1874{
Dan Handleye2712bc2014-04-10 15:37:22 +01001875 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001876
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001877 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001878 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001879
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001880 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001881
1882#if IMAGE_BL31
1883 if (security_state == SECURE)
1884 PUBLISH_EVENT(cm_exited_secure_world);
1885 else
1886 PUBLISH_EVENT(cm_exited_normal_world);
1887#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001888}
1889
1890void cm_el1_sysregs_context_restore(uint32_t security_state)
1891{
Dan Handleye2712bc2014-04-10 15:37:22 +01001892 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001893
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001894 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001895 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001896
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001897 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001898
1899#if IMAGE_BL31
1900 if (security_state == SECURE)
1901 PUBLISH_EVENT(cm_entering_secure_world);
1902 else
1903 PUBLISH_EVENT(cm_entering_normal_world);
1904#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001905}
1906
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001907#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1908
Achin Gupta7aea9082014-02-01 07:51:28 +00001909/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001910 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1911 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001912 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001913void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001914{
Dan Handleye2712bc2014-04-10 15:37:22 +01001915 cpu_context_t *ctx;
1916 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001917
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001918 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001919 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001920
Andrew Thoelke4e126072014-06-04 21:10:52 +01001921 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001922 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001923 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001924}
1925
1926/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001927 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1928 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001929 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001930void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001931 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001932{
Dan Handleye2712bc2014-04-10 15:37:22 +01001933 cpu_context_t *ctx;
1934 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001935
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001936 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001937 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001938
1939 /* Populate EL3 state so that ERET jumps to the correct entry */
1940 state = get_el3state_ctx(ctx);
1941 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001942 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001943}
1944
1945/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001946 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1947 * pertaining to the given security state using the value and bit position
1948 * specified in the parameters. It preserves all other bits.
1949 ******************************************************************************/
1950void cm_write_scr_el3_bit(uint32_t security_state,
1951 uint32_t bit_pos,
1952 uint32_t value)
1953{
1954 cpu_context_t *ctx;
1955 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001956 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001957
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001958 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001959 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001960
1961 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001962 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001963
1964 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001965 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001966
1967 /*
1968 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1969 * and set it to its new value.
1970 */
1971 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001972 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001973 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001974 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001975 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1976}
1977
1978/*******************************************************************************
1979 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1980 * given security state.
1981 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001982u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001983{
1984 cpu_context_t *ctx;
1985 el3_state_t *state;
1986
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001987 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001988 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001989
1990 /* Populate EL3 state so that ERET jumps to the correct entry */
1991 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001992 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001993}
1994
1995/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001996 * This function is used to program the context that's used for exception
1997 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1998 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001999 ******************************************************************************/
2000void cm_set_next_eret_context(uint32_t security_state)
2001{
Dan Handleye2712bc2014-04-10 15:37:22 +01002002 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00002003
Andrew Thoelkea2f65532014-05-14 17:09:32 +01002004 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00002005 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00002006
Andrew Thoelke4e126072014-06-04 21:10:52 +01002007 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00002008}