blob: 5c8f03c92259ed69b806e014f8eb7fd9702b744c [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010023#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/pubsub_events.h>
25#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060026#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000027#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000028#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050029#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000030#include <lib/extensions/spe.h>
31#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010032#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010033#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010034#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000036
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010037#if ENABLE_FEAT_TWED
38/* Make sure delay value fits within the range(0-15) */
39CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010042per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
43static bool has_secure_perworld_init;
44
Boyan Karatotev36cebf92023-03-08 11:56:49 +000045static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010046static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010047static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050048
49static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
50{
51 u_register_t sctlr_elx, actlr_elx;
52
53 /*
54 * Initialise SCTLR_EL1 to the reset value corresponding to the target
55 * execution state setting all fields rather than relying on the hw.
56 * Some fields have architecturally UNKNOWN reset values and these are
57 * set to zero.
58 *
59 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
60 *
61 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
62 * required by PSCI specification)
63 */
64 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
65 if (GET_RW(ep->spsr) == MODE_RW_64) {
66 sctlr_elx |= SCTLR_EL1_RES1;
67 } else {
68 /*
69 * If the target execution state is AArch32 then the following
70 * fields need to be set.
71 *
72 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
73 * instructions are not trapped to EL1.
74 *
75 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
76 * instructions are not trapped to EL1.
77 *
78 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
79 * CP15DMB, CP15DSB, and CP15ISB instructions.
80 */
81 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
82 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
83 }
84
85#if ERRATA_A75_764081
86 /*
87 * If workaround of errata 764081 for Cortex-A75 is used then set
88 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
89 */
90 sctlr_elx |= SCTLR_IESB_BIT;
91#endif
92 /* Store the initialised SCTLR_EL1 value in the cpu_context */
93 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
94
95 /*
96 * Base the context ACTLR_EL1 on the current value, as it is
97 * implementation defined. The context restore process will write
98 * the value from the context to the actual register and can cause
99 * problems for processor cores that don't expect certain bits to
100 * be zero.
101 */
102 actlr_elx = read_actlr_el1();
103 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
104}
105
Zelalem Aweke42401112022-01-05 17:12:24 -0600106/******************************************************************************
107 * This function performs initializations that are specific to SECURE state
108 * and updates the cpu context specified by 'ctx'.
109 *****************************************************************************/
110static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000111{
Zelalem Aweke42401112022-01-05 17:12:24 -0600112 u_register_t scr_el3;
113 el3_state_t *state;
114
115 state = get_el3state_ctx(ctx);
116 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
117
118#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000119 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600120 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
121 * indicated by the interrupt routing model for BL31.
122 */
123 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
124#endif
125
Govindraj Raja24d3a4e2023-12-21 13:57:49 -0600126 /* Allow access to Allocation Tags when mte is set*/
127 if (is_feat_mte_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600128 scr_el3 |= SCR_ATA_BIT;
129 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600130
Zelalem Aweke42401112022-01-05 17:12:24 -0600131 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
132
Zelalem Aweke20126002022-04-08 16:48:05 -0500133 /*
134 * Initialize EL1 context registers unless SPMC is running
135 * at S-EL2.
136 */
137#if !SPMD_SPM_AT_SEL2
138 setup_el1_context(ctx, ep);
139#endif
140
Zelalem Aweke42401112022-01-05 17:12:24 -0600141 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100142
143 /**
144 * manage_extensions_secure_per_world api has to be executed once,
145 * as the registers getting initialised, maintain constant value across
146 * all the cpus for the secure world.
147 * Henceforth, this check ensures that the registers are initialised once
148 * and avoids re-initialization from multiple cores.
149 */
150 if (!has_secure_perworld_init) {
151 manage_extensions_secure_per_world();
152 }
153
Achin Gupta7aea9082014-02-01 07:51:28 +0000154}
155
Zelalem Aweke42401112022-01-05 17:12:24 -0600156#if ENABLE_RME
157/******************************************************************************
158 * This function performs initializations that are specific to REALM state
159 * and updates the cpu context specified by 'ctx'.
160 *****************************************************************************/
161static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
162{
163 u_register_t scr_el3;
164 el3_state_t *state;
165
166 state = get_el3state_ctx(ctx);
167 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
168
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000169 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
170
Sona Mathew3b84c962023-10-25 16:48:19 -0500171 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000172 if (is_feat_csv2_2_supported()) {
173 /* Enable access to the SCXTNUM_ELx registers. */
174 scr_el3 |= SCR_EnSCXT_BIT;
175 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600176
177 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
178}
179#endif /* ENABLE_RME */
180
181/******************************************************************************
182 * This function performs initializations that are specific to NON-SECURE state
183 * and updates the cpu context specified by 'ctx'.
184 *****************************************************************************/
185static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
186{
187 u_register_t scr_el3;
188 el3_state_t *state;
189
190 state = get_el3state_ctx(ctx);
191 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
192
193 /* SCR_NS: Set the NS bit */
194 scr_el3 |= SCR_NS_BIT;
195
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100196 /* Allow access to Allocation Tags when MTE is implemented. */
197 scr_el3 |= SCR_ATA_BIT;
198
Zelalem Aweke42401112022-01-05 17:12:24 -0600199#if !CTX_INCLUDE_PAUTH_REGS
200 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100201 * Pointer Authentication feature, if present, is always enabled by default
202 * for Non secure lower exception levels. We do not have an explicit
203 * flag to set it.
204 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
205 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600206 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100207 * To prevent the leakage between the worlds during world switch,
208 * we enable it only for the non-secure world.
209 *
210 * If the Secure/realm world wants to use pointer authentication,
211 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
212 * it will be enabled globally for all the contexts.
213 *
214 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
215 * other than EL3
216 *
217 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
218 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600219 */
220 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600221
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100222#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600223
Manish Pandey0e3379d2022-10-10 11:43:08 +0100224#if HANDLE_EA_EL3_FIRST_NS
225 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
226 scr_el3 |= SCR_EA_BIT;
227#endif
228
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100229#if RAS_TRAP_NS_ERR_REC_ACCESS
230 /*
231 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
232 * and RAS ERX registers from EL1 and EL2(from any security state)
233 * are trapped to EL3.
234 * Set here to trap only for NS EL1/EL2
235 *
236 */
237 scr_el3 |= SCR_TERR_BIT;
238#endif
239
Sona Mathew3b84c962023-10-25 16:48:19 -0500240 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000241 if (is_feat_csv2_2_supported()) {
242 /* Enable access to the SCXTNUM_ELx registers. */
243 scr_el3 |= SCR_EnSCXT_BIT;
244 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000245
Zelalem Aweke42401112022-01-05 17:12:24 -0600246#ifdef IMAGE_BL31
247 /*
248 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
249 * indicated by the interrupt routing model for BL31.
250 */
251 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
252#endif
253 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600254
Zelalem Aweke20126002022-04-08 16:48:05 -0500255 /* Initialize EL1 context registers */
256 setup_el1_context(ctx, ep);
257
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600258 /* Initialize EL2 context registers */
259#if CTX_INCLUDE_EL2_REGS
260
261 /*
262 * Initialize SCTLR_EL2 context register using Endianness value
263 * taken from the entrypoint attribute.
264 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000265 u_register_t sctlr_el2_val = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
266 sctlr_el2_val |= SCTLR_EL2_RES1;
267 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, sctlr_el2_val);
268
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600269
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600270 if (is_feat_hcx_supported()) {
271 /*
272 * Initialize register HCRX_EL2 with its init value.
273 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
274 * chance that this can lead to unexpected behavior in lower
275 * ELs that have not been updated since the introduction of
276 * this feature if not properly initialized, especially when
277 * it comes to those bits that enable/disable traps.
278 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000279 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600280 HCRX_EL2_INIT_VAL);
281 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500282
283 if (is_feat_fgt_supported()) {
284 /*
285 * Initialize HFG*_EL2 registers with a default value so legacy
286 * systems unaware of FEAT_FGT do not get trapped due to their lack
287 * of initialization for this feature.
288 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000289 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500290 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000291 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500292 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000293 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500294 HFGWTR_EL2_INIT_VAL);
295 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000296
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600297#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000298
299 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600300}
301
Achin Gupta7aea9082014-02-01 07:51:28 +0000302/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600303 * The following function performs initialization of the cpu_context 'ctx'
304 * for first use that is common to all security states, and sets the
305 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100306 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000307 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100308 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100309 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600310static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100311{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000312 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100313 el3_state_t *state;
314 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100316 state = get_el3state_ctx(ctx);
317
Andrew Thoelke4e126072014-06-04 21:10:52 +0100318 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000319 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100320
321 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100322 * The lower-EL context is zeroed so that no stale values leak to a world.
323 * It is assumed that an all-zero lower-EL context is good enough for it
324 * to boot correctly. However, there are very few registers where this
325 * is not true and some values need to be recreated.
326 */
327#if CTX_INCLUDE_EL2_REGS
328 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
329
330 /*
331 * These bits are set in the gicv3 driver. Losing them (especially the
332 * SRE bit) is problematic for all worlds. Henceforth recreate them.
333 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000334 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100335 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000336 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Boyan Karatotevef25db32023-05-23 12:04:00 +0100337#endif /* CTX_INCLUDE_EL2_REGS */
338
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100339 /* Start with a clean SCR_EL3 copy as all relevant values are set */
340 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500341
David Cunadofee86532017-04-13 22:38:29 +0100342 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100343 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
344 * EL2, EL1 and EL0 are not trapped to EL3.
345 *
346 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
347 * EL2, EL1 and EL0 are not trapped to EL3.
348 *
349 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
350 * both Security states and both Execution states.
351 *
352 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
353 * Non-secure memory.
354 */
355 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
356
357 scr_el3 |= SCR_SIF_BIT;
358
359 /*
David Cunadofee86532017-04-13 22:38:29 +0100360 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
361 * Exception level as specified by SPSR.
362 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500363 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100364 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500365 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600366
David Cunadofee86532017-04-13 22:38:29 +0100367 /*
368 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500369 * Secure timer registers to EL3, from AArch64 state only, if specified
370 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
371 * bit always behaves as 1 (i.e. secure physical timer register access
372 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100373 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500374 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100375 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500376 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377
johpow01f91e59f2021-08-04 19:38:18 -0500378 /*
379 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
380 * SCR_EL3.HXEn.
381 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000382 if (is_feat_hcx_supported()) {
383 scr_el3 |= SCR_HXEn_BIT;
384 }
johpow01f91e59f2021-08-04 19:38:18 -0500385
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400386 /*
387 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
388 * registers are trapped to EL3.
389 */
390#if ENABLE_FEAT_RNG_TRAP
391 scr_el3 |= SCR_TRNDR_BIT;
392#endif
393
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000394#if FAULT_INJECTION_SUPPORT
395 /* Enable fault injection from lower ELs */
396 scr_el3 |= SCR_FIEN_BIT;
397#endif
398
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100399#if CTX_INCLUDE_PAUTH_REGS
400 /*
401 * Enable Pointer Authentication globally for all the worlds.
402 *
403 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
404 * other than EL3
405 *
406 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
407 * than EL3
408 */
409 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
410#endif /* CTX_INCLUDE_PAUTH_REGS */
411
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000412 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000413 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
414 */
415 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
416 scr_el3 |= SCR_TCR2EN_BIT;
417 }
418
419 /*
Mark Brown293a6612023-03-14 20:48:43 +0000420 * SCR_EL3.PIEN: Enable permission indirection and overlay
421 * registers for AArch64 if present.
422 */
423 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
424 scr_el3 |= SCR_PIEN_BIT;
425 }
426
427 /*
Mark Brown326f2952023-03-14 21:33:04 +0000428 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
429 */
430 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
431 scr_el3 |= SCR_GCSEn_BIT;
432 }
433
434 /*
David Cunadofee86532017-04-13 22:38:29 +0100435 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
436 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
437 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500438 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
439 * same conditions as HVC instructions and when the processor supports
440 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500441 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
442 * CNTPOFF_EL2 register under the same conditions as HVC instructions
443 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100444 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000445 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
446 || ((GET_RW(ep->spsr) != MODE_RW_64)
447 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100448 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500449
Andre Przywarae8920f62022-11-10 14:28:01 +0000450 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500451 scr_el3 |= SCR_FGTEN_BIT;
452 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500453
Andre Przywarac3464182022-11-17 17:30:43 +0000454 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500455 scr_el3 |= SCR_ECVEN_BIT;
456 }
David Cunadofee86532017-04-13 22:38:29 +0100457 }
458
johpow013e24c162020-04-22 14:05:13 -0500459 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000460 if (is_feat_twed_supported()) {
461 /* Set delay in SCR_EL3 */
462 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
463 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
464 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500465
Andre Przywara0cf77402023-01-27 12:25:49 +0000466 /* Enable WFE delay */
467 scr_el3 |= SCR_TWEDEn_BIT;
468 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100469
470#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
471 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
472 if (is_feat_sel2_supported()) {
473 scr_el3 |= SCR_EEL2_BIT;
474 }
475#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500476
David Cunadofee86532017-04-13 22:38:29 +0100477 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100478 * Populate EL3 state so that we've the right context
479 * before doing ERET
480 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100481 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
482 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
483 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
484
485 /*
486 * Store the X0-X7 value from the entrypoint into the context
487 * Use memcpy as we are in control of the layout of the structures
488 */
489 gp_regs = get_gpregs_ctx(ctx);
490 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
491}
492
493/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600494 * Context management library initialization routine. This library is used by
495 * runtime services to share pointers to 'cpu_context' structures for secure
496 * non-secure and realm states. Management of the structures and their associated
497 * memory is not done by the context management library e.g. the PSCI service
498 * manages the cpu context used for entry from and exit to the non-secure state.
499 * The Secure payload dispatcher service manages the context(s) corresponding to
500 * the secure state. It also uses this library to get access to the non-secure
501 * state cpu context pointers.
502 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
503 * which will be used for programming an entry into a lower EL. The same context
504 * will be used to save state upon exception entry from that EL.
505 ******************************************************************************/
506void __init cm_init(void)
507{
508 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100509 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600510 * that will be done when the BSS is zeroed out.
511 */
512}
513
514/*******************************************************************************
515 * This is the high-level function used to initialize the cpu_context 'ctx' for
516 * first use. It performs initializations that are common to all security states
517 * and initializations specific to the security state specified in 'ep'
518 ******************************************************************************/
519void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
520{
521 unsigned int security_state;
522
523 assert(ctx != NULL);
524
525 /*
526 * Perform initializations that are common
527 * to all security states
528 */
529 setup_context_common(ctx, ep);
530
531 security_state = GET_SECURITY_STATE(ep->h.attr);
532
533 /* Perform security state specific initializations */
534 switch (security_state) {
535 case SECURE:
536 setup_secure_context(ctx, ep);
537 break;
538#if ENABLE_RME
539 case REALM:
540 setup_realm_context(ctx, ep);
541 break;
542#endif
543 case NON_SECURE:
544 setup_ns_context(ctx, ep);
545 break;
546 default:
547 ERROR("Invalid security state\n");
548 panic();
549 break;
550 }
551}
552
553/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000554 * Enable architecture extensions for EL3 execution. This function only updates
555 * registers in-place which are expected to either never change or be
556 * overwritten by el3_exit.
557 ******************************************************************************/
558#if IMAGE_BL31
559void cm_manage_extensions_el3(void)
560{
561 if (is_feat_spe_supported()) {
562 spe_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000563 }
564
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100565 if (is_feat_amu_supported()) {
566 amu_init_el3();
567 }
568
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000569 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000570 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000571 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100572
Andre Przywara191eff62022-11-17 16:42:09 +0000573 if (is_feat_trbe_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000574 trbe_init_el3();
Andre Przywara191eff62022-11-17 16:42:09 +0000575 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100576
Andre Przywarac97c5512022-11-17 16:42:09 +0000577 if (is_feat_brbe_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000578 brbe_init_el3();
Andre Przywarac97c5512022-11-17 16:42:09 +0000579 }
johpow0181865962022-01-28 17:06:20 -0600580
Andre Przywara06ea44e2022-11-17 17:30:43 +0000581 if (is_feat_trf_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000582 trf_init_el3();
Andre Przywara06ea44e2022-11-17 17:30:43 +0000583 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000584
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000585 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000586}
587#endif /* IMAGE_BL31 */
588
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000589/******************************************************************************
590 * Function to initialise the registers with the RESET values in the context
591 * memory, which are maintained per world.
592 ******************************************************************************/
593#if IMAGE_BL31
594void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
595{
596 /*
597 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
598 *
599 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
600 * by Advanced SIMD, floating-point or SVE instructions (if
601 * implemented) do not trap to EL3.
602 *
603 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
604 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
605 */
606 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600607
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000608 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600609
610 /*
611 * Initialize MPAM3_EL3 to its default reset value
612 *
613 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
614 * all lower ELn MPAM3_EL3 register access to, trap to EL3
615 */
616
617 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000618}
619#endif /* IMAGE_BL31 */
620
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000621/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100622 * Initialise per_world_context for Non-Secure world.
623 * This function enables the architecture extensions, which have same value
624 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000625 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000626#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100627void manage_extensions_nonsecure_per_world(void)
628{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000629 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
630
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100631 if (is_feat_sme_supported()) {
632 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100633 }
634
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000635 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100636 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
637 }
638
639 if (is_feat_amu_supported()) {
640 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
641 }
642
643 if (is_feat_sys_reg_trace_supported()) {
644 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000645 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600646
647 if (is_feat_mpam_supported()) {
648 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
649 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100650}
651#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000652
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100653/*******************************************************************************
654 * Initialise per_world_context for Secure world.
655 * This function enables the architecture extensions, which have same value
656 * across the cores for the secure world.
657 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100658static void manage_extensions_secure_per_world(void)
659{
660#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000661 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
662
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000663 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100664
665 if (ENABLE_SME_FOR_SWD) {
666 /*
667 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
668 * SME, SVE, and FPU/SIMD context properly managed.
669 */
670 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
671 } else {
672 /*
673 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
674 * world can safely use the associated registers.
675 */
676 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
677 }
678 }
679 if (is_feat_sve_supported()) {
680 if (ENABLE_SVE_FOR_SWD) {
681 /*
682 * Enable SVE and FPU in secure context, SPM must ensure
683 * that the SVE and FPU register contexts are properly managed.
684 */
685 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
686 } else {
687 /*
688 * Disable SVE and FPU in secure context so non-secure world
689 * can safely use them.
690 */
691 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
692 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000693 }
694
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100695 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000696 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100697 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000698 }
699
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100700 has_secure_perworld_init = true;
701#endif /* IMAGE_BL31 */
702}
703
704/*******************************************************************************
705 * Enable architecture extensions on first entry to Non-secure world.
706 ******************************************************************************/
707static void manage_extensions_nonsecure(cpu_context_t *ctx)
708{
709#if IMAGE_BL31
710 if (is_feat_amu_supported()) {
711 amu_enable(ctx);
712 }
713
714 if (is_feat_sme_supported()) {
715 sme_enable(ctx);
716 }
717
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000718 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000719#endif /* IMAGE_BL31 */
720}
721
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000722/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
723static __unused void enable_pauth_el2(void)
724{
725 u_register_t hcr_el2 = read_hcr_el2();
726 /*
727 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
728 * accessing key registers or using pointer authentication instructions
729 * from lower ELs.
730 */
731 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
732
733 write_hcr_el2(hcr_el2);
734}
735
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500736#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000737/*******************************************************************************
738 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
739 * world when EL2 is empty and unused.
740 ******************************************************************************/
741static void manage_extensions_nonsecure_el2_unused(void)
742{
743#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000744 if (is_feat_spe_supported()) {
745 spe_init_el2_unused();
746 }
747
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100748 if (is_feat_amu_supported()) {
749 amu_init_el2_unused();
750 }
751
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000752 if (is_feat_mpam_supported()) {
753 mpam_init_el2_unused();
754 }
755
756 if (is_feat_trbe_supported()) {
757 trbe_init_el2_unused();
758 }
759
760 if (is_feat_sys_reg_trace_supported()) {
761 sys_reg_trace_init_el2_unused();
762 }
763
764 if (is_feat_trf_supported()) {
765 trf_init_el2_unused();
766 }
767
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000768 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000769
770 if (is_feat_sve_supported()) {
771 sve_init_el2_unused();
772 }
773
774 if (is_feat_sme_supported()) {
775 sme_init_el2_unused();
776 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000777
778#if ENABLE_PAUTH
779 enable_pauth_el2();
780#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000781#endif /* IMAGE_BL31 */
782}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500783#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000784
785/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100786 * Enable architecture extensions on first entry to Secure world.
787 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500788static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100789{
790#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000791 if (is_feat_sme_supported()) {
792 if (ENABLE_SME_FOR_SWD) {
793 /*
794 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
795 * must ensure SME, SVE, and FPU/SIMD context properly managed.
796 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000797 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000798 sme_enable(ctx);
799 } else {
800 /*
801 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
802 * world can safely use the associated registers.
803 */
804 sme_disable(ctx);
805 }
806 }
johpow019baade32021-07-08 14:14:00 -0500807#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100808}
809
810/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100811 * The following function initializes the cpu_context for a CPU specified by
812 * its `cpu_idx` for first use, and sets the initial entrypoint state as
813 * specified by the entry_point_info structure.
814 ******************************************************************************/
815void cm_init_context_by_index(unsigned int cpu_idx,
816 const entry_point_info_t *ep)
817{
818 cpu_context_t *ctx;
819 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100820 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100821}
822
823/*******************************************************************************
824 * The following function initializes the cpu_context for the current CPU
825 * for first use, and sets the initial entrypoint state as specified by the
826 * entry_point_info structure.
827 ******************************************************************************/
828void cm_init_my_context(const entry_point_info_t *ep)
829{
830 cpu_context_t *ctx;
831 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100832 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100833}
834
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000835/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500836static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000837{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500838#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000839 u_register_t hcr_el2 = HCR_RESET_VAL;
840 u_register_t mdcr_el2;
841 u_register_t scr_el3;
842
843 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
844
845 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
846 if ((scr_el3 & SCR_RW_BIT) != 0U) {
847 hcr_el2 |= HCR_RW_BIT;
848 }
849
850 write_hcr_el2(hcr_el2);
851
852 /*
853 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
854 * All fields have architecturally UNKNOWN reset values.
855 */
856 write_cptr_el2(CPTR_EL2_RESET_VAL);
857
858 /*
859 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
860 * reset and are set to zero except for field(s) listed below.
861 *
862 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
863 * Non-secure EL0 and EL1 accesses to the physical timer registers.
864 *
865 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
866 * Non-secure EL0 and EL1 accesses to the physical counter registers.
867 */
868 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
869
870 /*
871 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
872 * UNKNOWN value.
873 */
874 write_cntvoff_el2(0);
875
876 /*
877 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
878 * respectively.
879 */
880 write_vpidr_el2(read_midr_el1());
881 write_vmpidr_el2(read_mpidr_el1());
882
883 /*
884 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
885 *
886 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
887 * translation is disabled, cache maintenance operations depend on the
888 * VMID.
889 *
890 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
891 * disabled.
892 */
893 write_vttbr_el2(VTTBR_RESET_VAL &
894 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
895 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
896
897 /*
898 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
899 * Some fields are architecturally UNKNOWN on reset.
900 *
901 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
902 * register accesses to the Debug ROM registers are not trapped to EL2.
903 *
904 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
905 * accesses to the powerdown debug registers are not trapped to EL2.
906 *
907 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
908 * debug registers do not trap to EL2.
909 *
910 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
911 * EL2.
912 */
913 mdcr_el2 = MDCR_EL2_RESET_VAL &
914 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
915 MDCR_EL2_TDE_BIT);
916
917 write_mdcr_el2(mdcr_el2);
918
919 /*
920 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
921 *
922 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
923 * EL1 accesses to System registers do not trap to EL2.
924 */
925 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
926
927 /*
928 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
929 * reset.
930 *
931 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
932 * and prevent timer interrupts.
933 */
934 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
935
936 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500937#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000938}
939
Soby Mathewb0082d22015-04-09 13:40:55 +0100940/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500941 * Prepare the CPU system registers for first entry into realm, secure, or
942 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100943 *
944 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
945 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
946 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
947 * For all entries, the EL1 registers are initialized from the cpu_context
948 ******************************************************************************/
949void cm_prepare_el3_exit(uint32_t security_state)
950{
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000951 u_register_t sctlr_elx, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100952 cpu_context_t *ctx = cm_get_context(security_state);
953
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000954 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100955
956 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600957 uint64_t el2_implemented = el_implemented(2);
958
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000959 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000960 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600961
962 if (((scr_el3 & SCR_HCE_BIT) != 0U)
963 || (el2_implemented != EL_IMPL_NONE)) {
964 /*
965 * If context is not being used for EL2, initialize
966 * HCRX_EL2 with its init value here.
967 */
968 if (is_feat_hcx_supported()) {
969 write_hcrx_el2(HCRX_EL2_INIT_VAL);
970 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500971
972 /*
973 * Initialize Fine-grained trap registers introduced
974 * by FEAT_FGT so all traps are initially disabled when
975 * switching to EL2 or a lower EL, preventing undesired
976 * behavior.
977 */
978 if (is_feat_fgt_supported()) {
979 /*
980 * Initialize HFG*_EL2 registers with a default
981 * value so legacy systems unaware of FEAT_FGT
982 * do not get trapped due to their lack of
983 * initialization for this feature.
984 */
985 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
986 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
987 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
988 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600989 }
990
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000991 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100992 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000993 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000994 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800995 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100996 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000997#if ERRATA_A75_764081
998 /*
999 * If workaround of errata 764081 for Cortex-A75 is used
1000 * then set SCTLR_EL2.IESB to enable Implicit Error
1001 * Synchronization Barrier.
1002 */
1003 sctlr_elx |= SCTLR_IESB_BIT;
1004#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +01001005 write_sctlr_el2(sctlr_elx);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001006 } else if (el2_implemented != EL_IMPL_NONE) {
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001007 init_nonsecure_el2_unused(ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001008 }
1009 }
1010
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001011 cm_el1_sysregs_context_restore(security_state);
1012 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001013}
1014
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001015#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001016
1017static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1018{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001019 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001020 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001021 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001022 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001023 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1024 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1025 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1026 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001027}
1028
1029static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1030{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001031 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001032 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001033 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001034 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001035 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1036 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1037 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1038 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001039}
1040
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001041#if CTX_INCLUDE_MPAM_REGS
1042
1043static void el2_sysregs_context_save_mpam(mpam_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001044{
1045 u_register_t mpam_idr = read_mpamidr_el1();
1046
1047 write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
1048
1049 /*
1050 * The context registers that we intend to save would be part of the
1051 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1052 */
1053 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1054 return;
1055 }
1056
1057 /*
1058 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1059 * MPAMIDR_HAS_HCR_BIT == 1.
1060 */
1061 write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
1062 write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
1063 write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
1064
1065 /*
1066 * The number of MPAMVPM registers is implementation defined, their
1067 * number is stored in the MPAMIDR_EL1 register.
1068 */
1069 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1070 case 7:
1071 write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
1072 __fallthrough;
1073 case 6:
1074 write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
1075 __fallthrough;
1076 case 5:
1077 write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
1078 __fallthrough;
1079 case 4:
1080 write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
1081 __fallthrough;
1082 case 3:
1083 write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
1084 __fallthrough;
1085 case 2:
1086 write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
1087 __fallthrough;
1088 case 1:
1089 write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
1090 break;
1091 }
1092}
1093
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001094#endif /* CTX_INCLUDE_MPAM_REGS */
1095
1096#if CTX_INCLUDE_MPAM_REGS
1097static void el2_sysregs_context_restore_mpam(mpam_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001098{
1099 u_register_t mpam_idr = read_mpamidr_el1();
1100
1101 write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
1102
1103 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1104 return;
1105 }
1106
1107 write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
1108 write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
1109 write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
1110
1111 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1112 case 7:
1113 write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
1114 __fallthrough;
1115 case 6:
1116 write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
1117 __fallthrough;
1118 case 5:
1119 write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
1120 __fallthrough;
1121 case 4:
1122 write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
1123 __fallthrough;
1124 case 3:
1125 write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
1126 __fallthrough;
1127 case 2:
1128 write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
1129 __fallthrough;
1130 case 1:
1131 write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
1132 break;
1133 }
1134}
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001135#endif /* CTX_INCLUDE_MPAM_REGS */
Andre Przywara84b86532022-11-17 16:42:09 +00001136
Manish Pandey238262f2024-02-05 21:40:21 +00001137/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001138 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001139 * ICH_AP0R<n>_EL2
1140 * ICH_AP1R<n>_EL2
1141 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001142 *
1143 * NOTE: For a system with S-EL2 present but not enabled, accessing
1144 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1145 * SCR_EL3.NS = 1 before accessing this register.
1146 * ---------------------------------------------------------------------------
1147 */
1148static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1149{
1150#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001151 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001152#else
1153 u_register_t scr_el3 = read_scr_el3();
1154 write_scr_el3(scr_el3 | SCR_NS_BIT);
1155 isb();
1156
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001157 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001158
1159 write_scr_el3(scr_el3);
1160 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001161#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001162 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1163 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001164}
1165
1166static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1167{
1168#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001169 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001170#else
1171 u_register_t scr_el3 = read_scr_el3();
1172 write_scr_el3(scr_el3 | SCR_NS_BIT);
1173 isb();
1174
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001175 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001176
1177 write_scr_el3(scr_el3);
1178 isb();
1179#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001180 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1181 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001182}
1183
1184/* -----------------------------------------------------
1185 * The following registers are not added:
1186 * AMEVCNTVOFF0<n>_EL2
1187 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001188 * -----------------------------------------------------
1189 */
1190static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1191{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001192 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1193 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1194 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1195 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1196 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1197 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1198 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001199 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001200 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001201 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001202 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1203 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1204 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1205 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1206 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1207 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1208 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1209 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1210 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1211 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1212 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1213 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1214 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1215 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1216 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1217 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1218 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1219 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1220 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1221 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001222}
1223
1224static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1225{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001226 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1227 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1228 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1229 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1230 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1231 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1232 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001233 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001234 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001235 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001236 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1237 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1238 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1239 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1240 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1241 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1242 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1243 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1244 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1245 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1246 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1247 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1248 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1249 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1250 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1251 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1252 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1253 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1254 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1255 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001256}
1257
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001258/*******************************************************************************
1259 * Save EL2 sysreg context
1260 ******************************************************************************/
1261void cm_el2_sysregs_context_save(uint32_t security_state)
1262{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001263 cpu_context_t *ctx;
1264 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001265
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001266 ctx = cm_get_context(security_state);
1267 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001268
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001269 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001270
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001271 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001272 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001273
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001274 if (is_feat_mte_supported()) {
1275 write_el2_ctx_mte(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001276 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001277
1278#if CTX_INCLUDE_MPAM_REGS
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001279 if (is_feat_mpam_supported()) {
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001280 mpam_t *mpam_ctx = get_mpam_ctx(ctx);
1281 el2_sysregs_context_save_mpam(mpam_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001282 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001283#endif
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001284
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001285 if (is_feat_fgt_supported()) {
1286 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1287 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001288
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001289 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001290 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001291 }
Andre Przywarac3464182022-11-17 17:30:43 +00001292
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001293 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001294 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1295 read_contextidr_el2());
1296 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001297 }
Andre Przywara870627e2023-01-27 12:25:49 +00001298
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001299 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001300 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1301 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001302 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001303
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001304 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001305 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001306 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001307
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001308 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001309 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001310 }
Andre Przywara902c9022022-11-17 17:30:43 +00001311
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001312 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001313 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1314 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001315 }
Andre Przywara902c9022022-11-17 17:30:43 +00001316
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001317 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001318 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001319 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001320
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001321 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001322 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001323 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001324
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001325 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001326 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1327 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001328 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001329
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001330 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001331 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001332 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001333
1334 if (is_feat_s2pie_supported()) {
1335 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1336 }
1337
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001338 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001339 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcspr_el2());
1340 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcscr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001341 }
1342}
1343
1344/*******************************************************************************
1345 * Restore EL2 sysreg context
1346 ******************************************************************************/
1347void cm_el2_sysregs_context_restore(uint32_t security_state)
1348{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001349 cpu_context_t *ctx;
1350 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001351
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001352 ctx = cm_get_context(security_state);
1353 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001354
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001355 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001356
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001357 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001358 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001359
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001360 if (is_feat_mte_supported()) {
1361 write_tfsr_el2(read_el2_ctx_mte(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001362 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001363
1364#if CTX_INCLUDE_MPAM_REGS
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001365 if (is_feat_mpam_supported()) {
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001366 mpam_t *mpam_ctx = get_mpam_ctx(ctx);
1367 el2_sysregs_context_restore_mpam(mpam_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001368 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001369#endif
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001370
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001371 if (is_feat_fgt_supported()) {
1372 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1373 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001374
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001375 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001376 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001377 }
Andre Przywarac3464182022-11-17 17:30:43 +00001378
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001379 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001380 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1381 contextidr_el2));
1382 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001383 }
Andre Przywara870627e2023-01-27 12:25:49 +00001384
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001385 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001386 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1387 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001388 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001389
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001390 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001391 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001392 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001393
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001394 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001395 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001396 }
Andre Przywara902c9022022-11-17 17:30:43 +00001397
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001398 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001399 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1400 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001401 }
Andre Przywara902c9022022-11-17 17:30:43 +00001402
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001403 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001404 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001405 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001406
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001407 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001408 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001409 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001410
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001411 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001412 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1413 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001414 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001415
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001416 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001417 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001418 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001419
1420 if (is_feat_s2pie_supported()) {
1421 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1422 }
1423
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001424 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001425 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1426 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001427 }
1428}
1429#endif /* CTX_INCLUDE_EL2_REGS */
1430
Andrew Thoelke4e126072014-06-04 21:10:52 +01001431/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001432 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1433 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1434 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1435 * cm_prepare_el3_exit function.
1436 ******************************************************************************/
1437void cm_prepare_el3_exit_ns(void)
1438{
1439#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001440#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001441 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1442 assert(ctx != NULL);
1443
Zelalem Aweke20126002022-04-08 16:48:05 -05001444 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001445 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001446 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1447 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001448#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001449
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001450 /* Restore EL2 and EL1 sysreg contexts */
1451 cm_el2_sysregs_context_restore(NON_SECURE);
1452 cm_el1_sysregs_context_restore(NON_SECURE);
1453 cm_set_next_eret_context(NON_SECURE);
1454#else
1455 cm_prepare_el3_exit(NON_SECURE);
1456#endif /* CTX_INCLUDE_EL2_REGS */
1457}
1458
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001459static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1460{
1461 write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1());
1462 write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1());
1463
1464#if !ERRATA_SPECULATIVE_AT
1465 write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1());
1466 write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1());
1467#endif /* (!ERRATA_SPECULATIVE_AT) */
1468
1469 write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1());
1470 write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1());
1471 write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1());
1472 write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1());
1473 write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1());
1474 write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1());
1475 write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1());
1476 write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1());
1477 write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1());
1478 write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1());
1479 write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0());
1480 write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0());
1481 write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1());
1482 write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1());
1483 write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1());
1484 write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1());
1485 write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1());
1486 write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1());
1487
1488#if CTX_INCLUDE_AARCH32_REGS
1489 write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt());
1490 write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und());
1491 write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq());
1492 write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq());
1493 write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2());
1494 write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2());
1495#endif /* CTX_INCLUDE_AARCH32_REGS */
1496
1497#if NS_TIMER_SWITCH
1498 write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0());
1499 write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0());
1500 write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0());
1501 write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0());
1502 write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1());
1503#endif /* NS_TIMER_SWITCH */
1504
1505#if ENABLE_FEAT_MTE
1506 write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1());
1507 write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1());
1508 write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1());
1509 write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1());
1510#endif /* ENABLE_FEAT_MTE */
1511
1512}
1513
1514static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1515{
1516 write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1));
1517 write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1));
1518
1519#if !ERRATA_SPECULATIVE_AT
1520 write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1));
1521 write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1));
1522#endif /* (!ERRATA_SPECULATIVE_AT) */
1523
1524 write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1));
1525 write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1));
1526 write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1));
1527 write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1));
1528 write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1));
1529 write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1));
1530 write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1));
1531 write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1));
1532 write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1));
1533 write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1));
1534 write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0));
1535 write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0));
1536 write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1));
1537 write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1));
1538 write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1));
1539 write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1));
1540 write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1));
1541 write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1));
1542
1543#if CTX_INCLUDE_AARCH32_REGS
1544 write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT));
1545 write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND));
1546 write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ));
1547 write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ));
1548 write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2));
1549 write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2));
1550#endif /* CTX_INCLUDE_AARCH32_REGS */
1551
1552#if NS_TIMER_SWITCH
1553 write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0));
1554 write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0));
1555 write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0));
1556 write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0));
1557 write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1));
1558#endif /* NS_TIMER_SWITCH */
1559
1560#if ENABLE_FEAT_MTE
1561 write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1));
1562 write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1));
1563 write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1));
1564 write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1));
1565#endif /* ENABLE_FEAT_MTE */
1566
1567}
1568
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001569/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001570 * The next four functions are used by runtime services to save and restore
1571 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001572 * state.
1573 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001574void cm_el1_sysregs_context_save(uint32_t security_state)
1575{
Dan Handleye2712bc2014-04-10 15:37:22 +01001576 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001577
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001578 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001579 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001580
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001581 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001582
1583#if IMAGE_BL31
1584 if (security_state == SECURE)
1585 PUBLISH_EVENT(cm_exited_secure_world);
1586 else
1587 PUBLISH_EVENT(cm_exited_normal_world);
1588#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001589}
1590
1591void cm_el1_sysregs_context_restore(uint32_t security_state)
1592{
Dan Handleye2712bc2014-04-10 15:37:22 +01001593 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001594
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001595 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001596 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001597
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001598 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001599
1600#if IMAGE_BL31
1601 if (security_state == SECURE)
1602 PUBLISH_EVENT(cm_entering_secure_world);
1603 else
1604 PUBLISH_EVENT(cm_entering_normal_world);
1605#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001606}
1607
1608/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001609 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1610 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001611 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001612void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001613{
Dan Handleye2712bc2014-04-10 15:37:22 +01001614 cpu_context_t *ctx;
1615 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001616
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001617 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001618 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001619
Andrew Thoelke4e126072014-06-04 21:10:52 +01001620 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001621 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001622 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001623}
1624
1625/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001626 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1627 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001628 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001629void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001630 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001631{
Dan Handleye2712bc2014-04-10 15:37:22 +01001632 cpu_context_t *ctx;
1633 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001634
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001635 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001636 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001637
1638 /* Populate EL3 state so that ERET jumps to the correct entry */
1639 state = get_el3state_ctx(ctx);
1640 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001641 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001642}
1643
1644/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001645 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1646 * pertaining to the given security state using the value and bit position
1647 * specified in the parameters. It preserves all other bits.
1648 ******************************************************************************/
1649void cm_write_scr_el3_bit(uint32_t security_state,
1650 uint32_t bit_pos,
1651 uint32_t value)
1652{
1653 cpu_context_t *ctx;
1654 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001655 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001656
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001657 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001658 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001659
1660 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001661 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001662
1663 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001664 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001665
1666 /*
1667 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1668 * and set it to its new value.
1669 */
1670 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001671 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001672 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001673 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001674 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1675}
1676
1677/*******************************************************************************
1678 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1679 * given security state.
1680 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001681u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001682{
1683 cpu_context_t *ctx;
1684 el3_state_t *state;
1685
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001686 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001687 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001688
1689 /* Populate EL3 state so that ERET jumps to the correct entry */
1690 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001691 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001692}
1693
1694/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001695 * This function is used to program the context that's used for exception
1696 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1697 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001698 ******************************************************************************/
1699void cm_set_next_eret_context(uint32_t security_state)
1700{
Dan Handleye2712bc2014-04-10 15:37:22 +01001701 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001702
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001703 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001704 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001705
Andrew Thoelke4e126072014-06-04 21:10:52 +01001706 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001707}