blob: a4aa1a791a351b47c2332fce10212a3d0ec9d819 [file] [log] [blame]
Paul Beesleyfc9ee362019-03-07 15:47:15 +00001User Guide
2==========
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
Dan Handley610e7e12018-03-01 18:44:00 +00004This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01005tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +00006Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01007possible to use other software components, configurations and platforms but that
8is outside the scope of this document.
9
10This document assumes that the reader has previous experience running a fully
11bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010012filesystems provided by `Linaro`_. Further information may be found in the
13`Linaro instructions`_. It also assumes that the user understands the role of
14the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010015
16- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
17- Normal world bootloader (e.g. UEFI or U-Boot)
18- Device tree
19- Linux kernel image
20- Root filesystem
21
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010022This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010023the different command line options available to launch the model.
24
25This document should be used in conjunction with the `Firmware Design`_.
26
27Host machine requirements
28-------------------------
29
30The minimum recommended machine specification for building the software and
31running the FVP models is a dual-core processor running at 2GHz with 12GB of
32RAM. For best performance, use a machine with a quad-core processor running at
332.6GHz with 16GB of RAM.
34
Joel Huttonfe027712018-03-19 11:59:57 +000035The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010036building the software were installed from that distribution unless otherwise
37specified.
38
39The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010040Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010041
42Tools
43-----
44
Dan Handley610e7e12018-03-01 18:44:00 +000045Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010046
47::
48
Sathees Balya2d0aeb02018-07-10 14:46:51 +010049 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010050
David Cunado05845bf2017-12-19 16:33:25 +000051TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010052
Louis Mayencourt545a9ed2019-03-08 15:35:40 +000053Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
54you would like to use the latest features available, download GCC 8.2-2019.01
55compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
56documents which version of the compiler to use for a given Linaro Release. Also,
57these `Linaro instructions`_ provide further guidance and a script, which can be
58used to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059
Roberto Vargas0489bc02018-04-16 15:43:26 +010060Optionally, TF-A can be built using clang version 4.0 or newer or Arm
61Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010062
63In addition, the following optional packages and tools may be needed:
64
Sathees Balya017a67e2018-08-17 10:22:01 +010065- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
66 Tree (FDT) source files (``.dts`` files) provided with this software. The
67 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010068
Dan Handley610e7e12018-03-01 18:44:00 +000069- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010070
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010071- To create and modify the diagram files included in the documentation, `Dia`_.
72 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010073 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010074
Dan Handley610e7e12018-03-01 18:44:00 +000075Getting the TF-A source code
76----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010077
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000078Clone the repository from the Gerrit server. The project details may be found
79on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
80commit-msg hook`" clone method, which will setup the git commit hook that
81automatically generates and inserts appropriate `Change-Id:` lines in your
82commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010083
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000084Checking source code style
85~~~~~~~~~~~~~~~~~~~~~~~~~~
86
87Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
88source, for submission to the project, the source must be in compliance with
89this style guide.
90
91Additional, project-specific guidelines are defined in the `Trusted Firmware-A
92Coding Guidelines`_ document.
93
94To assist with coding style compliance, the project Makefile contains two
95targets which both utilise the `checkpatch.pl` script that ships with the Linux
96source tree. The project also defines certain *checkpatch* options in the
97``.checkpatch.conf`` file in the top-level directory.
98
99**Note:** Checkpatch errors will gate upstream merging of pull requests.
100Checkpatch warnings will not gate merging but should be reviewed and fixed if
101possible.
102
103To check the entire source tree, you must first download copies of
104``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
105in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
106environment variable to point to ``checkpatch.pl`` (with the other 2 files in
107the same directory) and build the `checkcodebase` target:
108
109::
110
111 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
112
113To just check the style on the files that differ between your local branch and
114the remote master, use:
115
116::
117
118 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
119
120If you wish to check your patch against something other than the remote master,
121set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
122is set to ``origin/master``.
123
Dan Handley610e7e12018-03-01 18:44:00 +0000124Building TF-A
125-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100126
Dan Handley610e7e12018-03-01 18:44:00 +0000127- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
128 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100129
130 For AArch64:
131
132 ::
133
134 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
135
136 For AArch32:
137
138 ::
139
140 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
141
Roberto Vargas07b1e242018-04-23 08:38:12 +0100142 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
143 ``CC`` needs to point to the clang or armclang binary, which will
144 also select the clang or armclang assembler. Be aware that the
145 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000146 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100147 known to work with TF-A.
148
149 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100150
Dan Handley610e7e12018-03-01 18:44:00 +0000151 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100152 to ``CC`` matches the string 'armclang'.
153
Dan Handley610e7e12018-03-01 18:44:00 +0000154 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100155
156 ::
157
158 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
159 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
160
161 Clang will be selected when the base name of the path assigned to ``CC``
162 contains the string 'clang'. This is to allow both clang and clang-X.Y
163 to work.
164
165 For AArch64 using clang:
166
167 ::
168
169 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
170 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
171
Dan Handley610e7e12018-03-01 18:44:00 +0000172- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100173
174 For AArch64:
175
176 ::
177
178 make PLAT=<platform> all
179
180 For AArch32:
181
182 ::
183
184 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
185
186 Notes:
187
188 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
189 `Summary of build options`_ for more information on available build
190 options.
191
192 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
193
194 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100195 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000196 provided by TF-A to demonstrate how PSCI Library can be integrated with
197 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
198 include other runtime services, for example Trusted OS services. A guide
199 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
200 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100201
202 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
203 image, is not compiled in by default. Refer to the
204 `Building the Test Secure Payload`_ section below.
205
206 - By default this produces a release version of the build. To produce a
207 debug version instead, refer to the "Debugging options" section below.
208
209 - The build process creates products in a ``build`` directory tree, building
210 the objects and binaries for each boot loader stage in separate
211 sub-directories. The following boot loader binary files are created
212 from the corresponding ELF files:
213
214 - ``build/<platform>/<build-type>/bl1.bin``
215 - ``build/<platform>/<build-type>/bl2.bin``
216 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
217 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
218
219 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
220 is either ``debug`` or ``release``. The actual number of images might differ
221 depending on the platform.
222
223- Build products for a specific build variant can be removed using:
224
225 ::
226
227 make DEBUG=<D> PLAT=<platform> clean
228
229 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
230
231 The build tree can be removed completely using:
232
233 ::
234
235 make realclean
236
237Summary of build options
238~~~~~~~~~~~~~~~~~~~~~~~~
239
Dan Handley610e7e12018-03-01 18:44:00 +0000240The TF-A build system supports the following build options. Unless mentioned
241otherwise, these options are expected to be specified at the build command
242line and are not to be modified in any component makefiles. Note that the
243build system doesn't track dependency for build options. Therefore, if any of
244the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100245performed.
246
247Common build options
248^^^^^^^^^^^^^^^^^^^^
249
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100250- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
251 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
252 code having a smaller resulting size.
253
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100254- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
255 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
256 directory containing the SP source, relative to the ``bl32/``; the directory
257 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
258
Dan Handley610e7e12018-03-01 18:44:00 +0000259- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
260 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
261 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100262
Dan Handley610e7e12018-03-01 18:44:00 +0000263- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
264 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
265 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
266 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100267
Dan Handley610e7e12018-03-01 18:44:00 +0000268- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
269 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
270 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100271
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100272- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000273 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
274 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100275
276- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000277 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100278
John Tsichritzisee10e792018-06-06 09:38:10 +0100279- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000280 BL2 at EL3 execution level.
281
John Tsichritzisee10e792018-06-06 09:38:10 +0100282- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000283 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
284 the RW sections in RAM, while leaving the RO sections in place. This option
285 enable this use-case. For now, this option is only supported when BL2_AT_EL3
286 is set to '1'.
287
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100288- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000289 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
290 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100291
292- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
293 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
294 this file name will be used to save the key.
295
296- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000297 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
298 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100299
John Tsichritzisee10e792018-06-06 09:38:10 +0100300- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100301 Trusted OS Extra1 image for the ``fip`` target.
302
John Tsichritzisee10e792018-06-06 09:38:10 +0100303- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100304 Trusted OS Extra2 image for the ``fip`` target.
305
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100306- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
307 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
308 this file name will be used to save the key.
309
310- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000311 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100312
313- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
314 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
315 this file name will be used to save the key.
316
317- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
318 compilation of each build. It must be set to a C string (including quotes
319 where applicable). Defaults to a string that contains the time and date of
320 the compilation.
321
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100322- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000323 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100324
325- ``CFLAGS``: Extra user options appended on the compiler's command line in
326 addition to the options set by the build system.
327
328- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
329 release several CPUs out of reset. It can take either 0 (several CPUs may be
330 brought up) or 1 (only one CPU will ever be brought up during cold reset).
331 Default is 0. If the platform always brings up a single CPU, there is no
332 need to distinguish between primary and secondary CPUs and the boot path can
333 be optimised. The ``plat_is_my_cpu_primary()`` and
334 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
335 to be implemented in this case.
336
337- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
338 register state when an unexpected exception occurs during execution of
339 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
340 this is only enabled for a debug build of the firmware.
341
342- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
343 certificate generation tool to create new keys in case no valid keys are
344 present or specified. Allowed options are '0' or '1'. Default is '1'.
345
346- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
347 the AArch32 system registers to be included when saving and restoring the
348 CPU context. The option must be set to 0 for AArch64-only platforms (that
349 is on hardware that does not implement AArch32, or at least not at EL1 and
350 higher ELs). Default value is 1.
351
352- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
353 registers to be included when saving and restoring the CPU context. Default
354 is 0.
355
John Tsichritzis827b3d12019-05-07 14:13:07 +0100356- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, allows
357 Pointer Authentication for **Secure world**. This will cause the
358 Armv8.3-PAuth registers to be included when saving and restoring the CPU
359 context as part of a world switch. Default value is 0. Pointer Authentication
360 is an experimental feature.
361
362 Note that, if the CPU supports it, Pointer Authentication is allowed for
363 Non-secure world irrespectively of the value of this flag. "Allowed" means
364 that accesses to PAuth-related registers or execution of PAuth-related
365 instructions will not be trapped to EL3. As such, usage or not of PAuth in
366 Non-secure world images, depends on those images themselves.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000367
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100368- ``DEBUG``: Chooses between a debug and release build. It can take either 0
369 (release) or 1 (debug) as values. 0 is the default.
370
Christoph Müllner4f088e42019-04-24 09:45:30 +0200371- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
372 of the binary image. If set to 1, then only the ELF image is built.
373 0 is the default.
374
John Tsichritzisee10e792018-06-06 09:38:10 +0100375- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
376 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100377 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
378 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100379
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100380- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
381 the normal boot flow. It must specify the entry point address of the EL3
382 payload. Please refer to the "Booting an EL3 payload" section for more
383 details.
384
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100385- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100386 This is an optional architectural feature available on v8.4 onwards. Some
387 v8.2 implementations also implement an AMU and this option can be used to
388 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100389
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100390- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
391 are compiled out. For debug builds, this option defaults to 1, and calls to
392 ``assert()`` are left in place. For release builds, this option defaults to 0
393 and calls to ``assert()`` function are compiled out. This option can be set
394 independently of ``DEBUG``. It can also be used to hide any auxiliary code
395 that is only required for the assertion and does not fit in the assertion
396 itself.
397
Douglas Raillard77414632018-08-21 12:54:45 +0100398- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
399 dumps or not. It is supported in both AArch64 and AArch32. However, in
400 AArch32 the format of the frame records are not defined in the AAPCS and they
401 are defined by the implementation. This implementation of backtrace only
402 supports the format used by GCC when T32 interworking is disabled. For this
403 reason enabling this option in AArch32 will force the compiler to only
404 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000405 builds, but this behaviour can be overridden in each platform's Makefile or
406 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100407
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100408- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
409 feature. MPAM is an optional Armv8.4 extension that enables various memory
410 system components and resources to define partitions; software running at
411 various ELs can assign themselves to desired partition to control their
412 performance aspects.
413
414 When this option is set to ``1``, EL3 allows lower ELs to access their own
415 MPAM registers without trapping into EL3. This option doesn't make use of
416 partitioning in EL3, however. Platform initialisation code should configure
417 and use partitions in EL3 as required. This option defaults to ``0``.
418
John Tsichritzis827b3d12019-05-07 14:13:07 +0100419- ``ENABLE_PAUTH``: Boolean option to enable Armv8.3 Pointer Authentication
420 for **TF-A BL images themselves**. If enabled, the compiler must support the
421 ``-msign-return-address`` option. This flag defaults to 0. Pointer
422 Authentication is an experimental feature.
423
424 If this flag is enabled, ``CTX_INCLUDE_PAUTH_REGS`` must also be enabled.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000425
Soby Mathew078f1a42018-08-28 11:13:55 +0100426- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
427 support within generic code in TF-A. This option is currently only supported
428 in BL31. Default is 0.
429
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100430- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
431 Measurement Framework(PMF). Default is 0.
432
433- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
434 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
435 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
436 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
437 software.
438
439- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000440 instrumentation which injects timestamp collection points into TF-A to
441 allow runtime performance to be measured. Currently, only PSCI is
442 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
443 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100444
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100445- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100446 extensions. This is an optional architectural feature for AArch64.
447 The default is 1 but is automatically disabled when the target architecture
448 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100449
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200450- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
451 Refer to the `Secure Partition Manager Design guide`_ for more details about
452 this feature. Default is 0.
453
David Cunadoce88eee2017-10-20 11:30:57 +0100454- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
455 (SVE) for the Non-secure world only. SVE is an optional architectural feature
456 for AArch64. Note that when SVE is enabled for the Non-secure world, access
457 to SIMD and floating-point functionality from the Secure world is disabled.
458 This is to avoid corruption of the Non-secure world data in the Z-registers
459 which are aliased by the SIMD and FP registers. The build option is not
460 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
461 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
462 1. The default is 1 but is automatically disabled when the target
463 architecture is AArch32.
464
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100465- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000466 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
467 default value is set to "none". "strong" is the recommended stack protection
468 level if this feature is desired. "none" disables the stack protection. For
469 all values other than "none", the ``plat_get_stack_protector_canary()``
470 platform hook needs to be implemented. The value is passed as the last
471 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100472
473- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
474 deprecated platform APIs, helper functions or drivers within Trusted
475 Firmware as error. It can take the value 1 (flag the use of deprecated
476 APIs as error) or 0. The default is 0.
477
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100478- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
479 targeted at EL3. When set ``0`` (default), no exceptions are expected or
480 handled at EL3, and a panic will result. This is supported only for AArch64
481 builds.
482
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000483- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000484 injection from lower ELs, and this build option enables lower ELs to use
485 Error Records accessed via System Registers to inject faults. This is
486 applicable only to AArch64 builds.
487
488 This feature is intended for testing purposes only, and is advisable to keep
489 disabled for production images.
490
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100491- ``FIP_NAME``: This is an optional build option which specifies the FIP
492 filename for the ``fip`` target. Default is ``fip.bin``.
493
494- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
495 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
496
497- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
498 tool to create certificates as per the Chain of Trust described in
499 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100500 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100501
502 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
503 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
504 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100505 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100506
507 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
508 images will not include support for Trusted Board Boot. The FIP will still
509 include the corresponding certificates. This FIP can be used to verify the
510 Chain of Trust on the host machine through other mechanisms.
511
512 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100513 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100514 will not include the corresponding certificates, causing a boot failure.
515
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100516- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
517 inherent support for specific EL3 type interrupts. Setting this build option
518 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
519 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
520 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
521 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
522 the Secure Payload interrupts needs to be synchronously handed over to Secure
523 EL1 for handling. The default value of this option is ``0``, which means the
524 Group 0 interrupts are assumed to be handled by Secure EL1.
525
526 .. __: `platform-interrupt-controller-API.rst`
527 .. __: `interrupt-framework-design.rst`
528
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700529- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
530 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
531 ``0`` (default), these exceptions will be trapped in the current exception
532 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100533
Dan Handley610e7e12018-03-01 18:44:00 +0000534- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100535 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000536 However, newer systems exist where CPUs' entry to and exit from coherency
537 is managed in hardware. Such systems require software to only initiate these
538 operations, and the rest is managed in hardware, minimizing active software
539 management. In such systems, this boolean option enables TF-A to carry out
540 build and run-time optimizations during boot and power management operations.
541 This option defaults to 0 and if it is enabled, then it implies
542 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
543
544 If this flag is disabled while the platform which TF-A is compiled for
545 includes cores that manage coherency in hardware, then a compilation error is
546 generated. This is based on the fact that a system cannot have, at the same
547 time, cores that manage coherency in hardware and cores that don't. In other
548 words, a platform cannot have, at the same time, cores that require
549 ``HW_ASSISTED_COHERENCY=1`` and cores that require
550 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100551
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100552 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
553 translation library (xlat tables v2) must be used; version 1 of translation
554 library is not supported.
555
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100556- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
557 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
558 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
559 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
560 images.
561
Soby Mathew13b16052017-08-31 11:49:32 +0100562- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
563 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000564 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
565 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
566 compliant and is retained only for compatibility. The default value of this
567 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100568
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800569- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000570 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800571 The default value of this flag is ``sha256``.
572
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100573- ``LDFLAGS``: Extra user options appended to the linkers' command line in
574 addition to the one set by the build system.
575
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100576- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
577 output compiled into the build. This should be one of the following:
578
579 ::
580
581 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100582 10 (LOG_LEVEL_ERROR)
583 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100584 30 (LOG_LEVEL_WARNING)
585 40 (LOG_LEVEL_INFO)
586 50 (LOG_LEVEL_VERBOSE)
587
John Tsichritzis35006c42018-10-05 12:02:29 +0100588 All log output up to and including the selected log level is compiled into
589 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100590
591- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
592 specifies the file that contains the Non-Trusted World private key in PEM
593 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
594
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100595- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100596 optional. It is only needed if the platform makefile specifies that it
597 is required in order to build the ``fwu_fip`` target.
598
599- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
600 contents upon world switch. It can take either 0 (don't save and restore) or
601 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
602 wants the timer registers to be saved and restored.
603
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100604- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800605 for the BL image. It can be either 0 (include) or 1 (remove). The default
606 value is 0.
607
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100608- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
609 the underlying hardware is not a full PL011 UART but a minimally compliant
610 generic UART, which is a subset of the PL011. The driver will not access
611 any register that is not part of the SBSA generic UART specification.
612 Default value is 0 (a full PL011 compliant UART is present).
613
Dan Handley610e7e12018-03-01 18:44:00 +0000614- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
615 must be subdirectory of any depth under ``plat/``, and must contain a
616 platform makefile named ``platform.mk``. For example, to build TF-A for the
617 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100618
619- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
620 instead of the normal boot flow. When defined, it must specify the entry
621 point address for the preloaded BL33 image. This option is incompatible with
622 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
623 over ``PRELOADED_BL33_BASE``.
624
625- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
626 vector address can be programmed or is fixed on the platform. It can take
627 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
628 programmable reset address, it is expected that a CPU will start executing
629 code directly at the right address, both on a cold and warm reset. In this
630 case, there is no need to identify the entrypoint on boot and the boot path
631 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
632 does not need to be implemented in this case.
633
634- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000635 possible for the PSCI power-state parameter: original and extended State-ID
636 formats. This flag if set to 1, configures the generic PSCI layer to use the
637 extended format. The default value of this flag is 0, which means by default
638 the original power-state format is used by the PSCI implementation. This flag
639 should be specified by the platform makefile and it governs the return value
640 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
641 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
642 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100643
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100644- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
645 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
646 or later CPUs.
647
648 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
649 set to ``1``.
650
651 This option is disabled by default.
652
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100653- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
654 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
655 entrypoint) or 1 (CPU reset to BL31 entrypoint).
656 The default value is 0.
657
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100658- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
659 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000660 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100661 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100662
663- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
664 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
665 file name will be used to save the key.
666
667- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
668 certificate generation tool to save the keys used to establish the Chain of
669 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
670
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100671- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
672 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100673 target.
674
675- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100676 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100677 this file name will be used to save the key.
678
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100679- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100680 optional. It is only needed if the platform makefile specifies that it
681 is required in order to build the ``fwu_fip`` target.
682
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100683- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
684 Delegated Exception Interface to BL31 image. This defaults to ``0``.
685
686 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
687 set to ``1``.
688
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100689- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
690 isolated on separate memory pages. This is a trade-off between security and
691 memory usage. See "Isolating code and read-only data on separate memory
692 pages" section in `Firmware Design`_. This flag is disabled by default and
693 affects all BL images.
694
Dan Handley610e7e12018-03-01 18:44:00 +0000695- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
696 This build option is only valid if ``ARCH=aarch64``. The value should be
697 the path to the directory containing the SPD source, relative to
698 ``services/spd/``; the directory is expected to contain a makefile called
699 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100700
701- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
702 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
703 execution in BL1 just before handing over to BL31. At this point, all
704 firmware images have been loaded in memory, and the MMU and caches are
705 turned off. Refer to the "Debugging options" section for more details.
706
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100707- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200708 secure interrupts (caught through the FIQ line). Platforms can enable
709 this directive if they need to handle such interruption. When enabled,
710 the FIQ are handled in monitor mode and non secure world is not allowed
711 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
712 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
713
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100714- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
715 Boot feature. When set to '1', BL1 and BL2 images include support to load
716 and verify the certificates and images in a FIP, and BL1 includes support
717 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100718 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100719 ``GENERATE_COT`` option.
720
721 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
722 already exist in disk, they will be overwritten without further notice.
723
724- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
725 specifies the file that contains the Trusted World private key in PEM
726 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
727
728- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
729 synchronous, (see "Initializing a BL32 Image" section in
730 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
731 synchronous method) or 1 (BL32 is initialized using asynchronous method).
732 Default is 0.
733
734- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
735 routing model which routes non-secure interrupts asynchronously from TSP
736 to EL3 causing immediate preemption of TSP. The EL3 is responsible
737 for saving and restoring the TSP context in this routing model. The
738 default routing model (when the value is 0) is to route non-secure
739 interrupts to TSP allowing it to save its context and hand over
740 synchronously to EL3 via an SMC.
741
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000742 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
743 must also be set to ``1``.
744
Varun Wadekar4d034c52019-01-11 14:47:48 -0800745- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
746 linker. When the ``LINKER`` build variable points to the armlink linker,
747 this flag is enabled automatically. To enable support for armlink, platforms
748 will have to provide a scatter file for the BL image. Currently, Tegra
749 platforms use the armlink support to compile BL3-1 images.
750
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100751- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
752 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000753 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100754 (Coherent memory region is included) or 0 (Coherent memory region is
755 excluded). Default is 1.
756
John Tsichritzis2e42b622019-03-19 12:12:55 +0000757- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
758 This feature creates a library of functions to be placed in ROM and thus
759 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
760 is 0.
761
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100762- ``V``: Verbose build. If assigned anything other than 0, the build commands
763 are printed. Default is 0.
764
Dan Handley610e7e12018-03-01 18:44:00 +0000765- ``VERSION_STRING``: String used in the log output for each TF-A image.
766 Defaults to a string formed by concatenating the version number, build type
767 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100768
769- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
770 the CPU after warm boot. This is applicable for platforms which do not
771 require interconnect programming to enable cache coherency (eg: single
772 cluster platforms). If this option is enabled, then warm boot path
773 enables D-caches immediately after enabling MMU. This option defaults to 0.
774
Dan Handley610e7e12018-03-01 18:44:00 +0000775Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100776^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
777
778- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
779 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
780 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
781 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
782 flag.
783
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100784- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
785 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
786 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
787 match the frame used by the Non-Secure image (normally the Linux kernel).
788 Default is true (access to the frame is allowed).
789
790- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000791 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100792 an error is encountered during the boot process (for example, when an image
793 could not be loaded or authenticated). The watchdog is enabled in the early
794 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
795 Trusted Watchdog may be disabled at build time for testing or development
796 purposes.
797
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100798- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
799 have specific values at boot. This boolean option allows the Trusted Firmware
800 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000801 values before jumping to BL33. This option defaults to 0 (disabled). For
802 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
803 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
804 to the location of a device tree blob (DTB) already loaded in memory. The
805 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
806 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100807
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100808- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
809 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
810 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
811 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
812 this flag is 0. Note that this option is not used on FVP platforms.
813
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100814- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
815 for the construction of composite state-ID in the power-state parameter.
816 The existing PSCI clients currently do not support this encoding of
817 State-ID yet. Hence this flag is used to configure whether to use the
818 recommended State-ID encoding or not. The default value of this flag is 0,
819 in which case the platform is configured to expect NULL in the State-ID
820 field of power-state parameter.
821
822- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
823 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000824 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100825 must be specified using the ``ROT_KEY`` option when building the Trusted
826 Firmware. This private key will be used by the certificate generation tool
827 to sign the BL2 and Trusted Key certificates. Available options for
828 ``ARM_ROTPK_LOCATION`` are:
829
830 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
831 registers. The private key corresponding to this ROTPK hash is not
832 currently available.
833 - ``devel_rsa`` : return a development public key hash embedded in the BL1
834 and BL2 binaries. This hash has been obtained from the RSA public key
835 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
836 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
837 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800838 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
839 and BL2 binaries. This hash has been obtained from the ECDSA public key
840 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
841 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
842 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100843
844- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
845
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800846 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100847 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100848 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
849 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100850
Dan Handley610e7e12018-03-01 18:44:00 +0000851- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
852 of the translation tables library instead of version 2. It is set to 0 by
853 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100854
Dan Handley610e7e12018-03-01 18:44:00 +0000855- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
856 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
857 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100858 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
859
Dan Handley610e7e12018-03-01 18:44:00 +0000860For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100861map is explained in the `Firmware Design`_.
862
Dan Handley610e7e12018-03-01 18:44:00 +0000863Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100864^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
865
866- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
867 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
868 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000869 TF-A no longer supports earlier SCP versions. If this option is set to 1
870 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100871
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100872- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
873 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100874 during boot. Default is 1.
875
Soby Mathew1ced6b82017-06-12 12:37:10 +0100876- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
877 instead of SCPI/BOM driver for communicating with the SCP during power
878 management operations and for SCP RAM Firmware transfer. If this option
879 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100880
Dan Handley610e7e12018-03-01 18:44:00 +0000881Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100882^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
883
884- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000885 build the topology tree within TF-A. By default TF-A is configured for dual
886 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100887
888- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
889 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
890 explained in the options below:
891
892 - ``FVP_CCI`` : The CCI driver is selected. This is the default
893 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
894 - ``FVP_CCN`` : The CCN driver is selected. This is the default
895 if ``FVP_CLUSTER_COUNT`` > 2.
896
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000897- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
898 a single cluster. This option defaults to 4.
899
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000900- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
901 in the system. This option defaults to 1. Note that the build option
902 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
903
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100904- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
905
906 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
907 - ``FVP_GICV2`` : The GICv2 only driver is selected
908 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100909
910- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
911 for functions that wait for an arbitrary time length (udelay and mdelay).
912 The default value is 0.
913
Soby Mathewb1bf0442018-02-16 14:52:52 +0000914- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
915 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
916 details on HW_CONFIG. By default, this is initialized to a sensible DTS
917 file in ``fdts/`` folder depending on other build options. But some cases,
918 like shifted affinity format for MPIDR, cannot be detected at build time
919 and this option is needed to specify the appropriate DTS file.
920
921- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
922 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
923 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
924 HW_CONFIG blob instead of the DTS file. This option is useful to override
925 the default HW_CONFIG selected by the build system.
926
Summer Qin13b95c22018-03-02 15:51:14 +0800927ARM JUNO platform specific build options
928^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
929
930- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
931 Media Protection (TZ-MP1). Default value of this flag is 0.
932
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100933Debugging options
934~~~~~~~~~~~~~~~~~
935
936To compile a debug version and make the build more verbose use
937
938::
939
940 make PLAT=<platform> DEBUG=1 V=1 all
941
942AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
943example DS-5) might not support this and may need an older version of DWARF
944symbols to be emitted by GCC. This can be achieved by using the
945``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
946version to 2 is recommended for DS-5 versions older than 5.16.
947
948When debugging logic problems it might also be useful to disable all compiler
949optimizations by using ``-O0``.
950
951NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000952might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100953platforms** section in the `Firmware Design`_).
954
955Extra debug options can be passed to the build system by setting ``CFLAGS`` or
956``LDFLAGS``:
957
958.. code:: makefile
959
960 CFLAGS='-O0 -gdwarf-2' \
961 make PLAT=<platform> DEBUG=1 V=1 all
962
963Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
964ignored as the linker is called directly.
965
966It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000967post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
968``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100969section. In this case, the developer may take control of the target using a
970debugger when indicated by the console output. When using DS-5, the following
971commands can be used:
972
973::
974
975 # Stop target execution
976 interrupt
977
978 #
979 # Prepare your debugging environment, e.g. set breakpoints
980 #
981
982 # Jump over the debug loop
983 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
984
985 # Resume execution
986 continue
987
988Building the Test Secure Payload
989~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
990
991The TSP is coupled with a companion runtime service in the BL31 firmware,
992called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
993must be recompiled as well. For more information on SPs and SPDs, see the
994`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
995
Dan Handley610e7e12018-03-01 18:44:00 +0000996First clean the TF-A build directory to get rid of any previous BL31 binary.
997Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100998
999::
1000
1001 make PLAT=<platform> SPD=tspd all
1002
1003An additional boot loader binary file is created in the ``build`` directory:
1004
1005::
1006
1007 build/<platform>/<build-type>/bl32.bin
1008
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001009
1010Building and using the FIP tool
1011~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1012
Dan Handley610e7e12018-03-01 18:44:00 +00001013Firmware Image Package (FIP) is a packaging format used by TF-A to package
1014firmware images in a single binary. The number and type of images that should
1015be packed in a FIP is platform specific and may include TF-A images and other
1016firmware images required by the platform. For example, most platforms require
1017a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1018U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001019
Dan Handley610e7e12018-03-01 18:44:00 +00001020The TF-A build system provides the make target ``fip`` to create a FIP file
1021for the specified platform using the FIP creation tool included in the TF-A
1022project. Examples below show how to build a FIP file for FVP, packaging TF-A
1023and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001024
1025For AArch64:
1026
1027::
1028
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001029 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001030
1031For AArch32:
1032
1033::
1034
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001035 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001036
1037The resulting FIP may be found in:
1038
1039::
1040
1041 build/fvp/<build-type>/fip.bin
1042
1043For advanced operations on FIP files, it is also possible to independently build
1044the tool and create or modify FIPs using this tool. To do this, follow these
1045steps:
1046
1047It is recommended to remove old artifacts before building the tool:
1048
1049::
1050
1051 make -C tools/fiptool clean
1052
1053Build the tool:
1054
1055::
1056
1057 make [DEBUG=1] [V=1] fiptool
1058
1059The tool binary can be located in:
1060
1061::
1062
1063 ./tools/fiptool/fiptool
1064
Alexei Fedorov2831d582019-03-13 11:05:07 +00001065Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001066options.
1067
1068Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1069
1070::
1071
1072 ./tools/fiptool/fiptool create \
1073 --tb-fw build/<platform>/<build-type>/bl2.bin \
1074 --soc-fw build/<platform>/<build-type>/bl31.bin \
1075 fip.bin
1076
1077Example 2: view the contents of an existing Firmware package:
1078
1079::
1080
1081 ./tools/fiptool/fiptool info <path-to>/fip.bin
1082
1083Example 3: update the entries of an existing Firmware package:
1084
1085::
1086
1087 # Change the BL2 from Debug to Release version
1088 ./tools/fiptool/fiptool update \
1089 --tb-fw build/<platform>/release/bl2.bin \
1090 build/<platform>/debug/fip.bin
1091
1092Example 4: unpack all entries from an existing Firmware package:
1093
1094::
1095
1096 # Images will be unpacked to the working directory
1097 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1098
1099Example 5: remove an entry from an existing Firmware package:
1100
1101::
1102
1103 ./tools/fiptool/fiptool remove \
1104 --tb-fw build/<platform>/debug/fip.bin
1105
1106Note that if the destination FIP file exists, the create, update and
1107remove operations will automatically overwrite it.
1108
1109The unpack operation will fail if the images already exist at the
1110destination. In that case, use -f or --force to continue.
1111
1112More information about FIP can be found in the `Firmware Design`_ document.
1113
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001114Building FIP images with support for Trusted Board Boot
1115~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1116
1117Trusted Board Boot primarily consists of the following two features:
1118
1119- Image Authentication, described in `Trusted Board Boot`_, and
1120- Firmware Update, described in `Firmware Update`_
1121
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001122The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001123images with support for these features:
1124
1125#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1126 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001127 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001128 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001129 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001130 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001131
1132 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1133 source files the modules depend upon.
1134 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1135 options required to build the mbed TLS sources.
1136
1137 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001138 license. Using mbed TLS source code will affect the licensing of TF-A
1139 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001140
1141#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001142 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001143
1144 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1145 - ``TRUSTED_BOARD_BOOT=1``
1146 - ``GENERATE_COT=1``
1147
Dan Handley610e7e12018-03-01 18:44:00 +00001148 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001149 specified at build time. Two locations are currently supported (see
1150 ``ARM_ROTPK_LOCATION`` build option):
1151
1152 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1153 root-key storage registers present in the platform. On Juno, this
1154 registers are read-only. On FVP Base and Cortex models, the registers
1155 are read-only, but the value can be specified using the command line
1156 option ``bp.trusted_key_storage.public_key`` when launching the model.
1157 On both Juno and FVP models, the default value corresponds to an
1158 ECDSA-SECP256R1 public key hash, whose private part is not currently
1159 available.
1160
1161 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001162 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001163 found in ``plat/arm/board/common/rotpk``.
1164
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001165 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001166 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001167 found in ``plat/arm/board/common/rotpk``.
1168
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001169 Example of command line using RSA development keys:
1170
1171 ::
1172
1173 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1174 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1175 ARM_ROTPK_LOCATION=devel_rsa \
1176 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1177 BL33=<path-to>/<bl33_image> \
1178 all fip
1179
1180 The result of this build will be the bl1.bin and the fip.bin binaries. This
1181 FIP will include the certificates corresponding to the Chain of Trust
1182 described in the TBBR-client document. These certificates can also be found
1183 in the output build directory.
1184
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001185#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001186 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001187 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001188 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001189
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001190 - NS_BL2U. The AP non-secure Firmware Updater image.
1191 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001192
1193 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1194 targets using RSA development:
1195
1196 ::
1197
1198 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1199 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1200 ARM_ROTPK_LOCATION=devel_rsa \
1201 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1202 BL33=<path-to>/<bl33_image> \
1203 SCP_BL2=<path-to>/<scp_bl2_image> \
1204 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1205 NS_BL2U=<path-to>/<ns_bl2u_image> \
1206 all fip fwu_fip
1207
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001208 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001209 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1210 to the command line above.
1211
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001212 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1213 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001214
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001215 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1216 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001217 Chain of Trust described in the TBBR-client document. These certificates
1218 can also be found in the output build directory.
1219
1220Building the Certificate Generation Tool
1221~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1222
Dan Handley610e7e12018-03-01 18:44:00 +00001223The ``cert_create`` tool is built as part of the TF-A build process when the
1224``fip`` make target is specified and TBB is enabled (as described in the
1225previous section), but it can also be built separately with the following
1226command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001227
1228::
1229
1230 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1231
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001232For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001233'cert_create' tool can be built with the following command. Note that the target
1234platform must define its IDs within a ``platform_oid.h`` header file for the
1235build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001236
1237::
1238
Paul Beesley62761cd2019-04-11 13:35:26 +01001239 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001240
1241``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1242verbose. The following command should be used to obtain help about the tool:
1243
1244::
1245
1246 ./tools/cert_create/cert_create -h
1247
1248Building a FIP for Juno and FVP
1249-------------------------------
1250
1251This section provides Juno and FVP specific instructions to build Trusted
1252Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001253a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001254
David Cunadob2de0992017-06-29 12:01:33 +01001255Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1256onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001257
Joel Huttonfe027712018-03-19 11:59:57 +00001258Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001259different one. Mixing instructions for different platforms may result in
1260corrupted binaries.
1261
Joel Huttonfe027712018-03-19 11:59:57 +00001262Note: The uboot image downloaded by the Linaro workspace script does not always
1263match the uboot image packaged as BL33 in the corresponding fip file. It is
1264recommended to use the version that is packaged in the fip file using the
1265instructions below.
1266
Soby Mathewecd94ad2018-05-09 13:59:29 +01001267Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1268by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1269section for more info on selecting the right FDT to use.
1270
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001271#. Clean the working directory
1272
1273 ::
1274
1275 make realclean
1276
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001277#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001278
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001279 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001280 package included in the Linaro release:
1281
1282 ::
1283
1284 # Build the fiptool
1285 make [DEBUG=1] [V=1] fiptool
1286
1287 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001288 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001289
1290 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001291 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001292 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001293
Joel Huttonfe027712018-03-19 11:59:57 +00001294 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001295 exist in the current directory. If that is the case, either delete those
1296 files or use the ``--force`` option to overwrite.
1297
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001298 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1299 world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001300
Dan Handley610e7e12018-03-01 18:44:00 +00001301#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001302
1303 ::
1304
1305 # AArch64
1306 make PLAT=fvp BL33=nt-fw.bin all fip
1307
1308 # AArch32
1309 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1310
Dan Handley610e7e12018-03-01 18:44:00 +00001311#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001312
1313 For AArch64:
1314
1315 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1316 as a build parameter.
1317
1318 ::
1319
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001320 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001321
1322 For AArch32:
1323
1324 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1325 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1326 separately for AArch32.
1327
1328 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1329 to the AArch32 Linaro cross compiler.
1330
1331 ::
1332
1333 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1334
1335 - Build BL32 in AArch32.
1336
1337 ::
1338
1339 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1340 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1341
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001342 - Save ``bl32.bin`` to a temporary location and clean the build products.
1343
1344 ::
1345
1346 cp <path-to-build>/bl32.bin <path-to-temporary>
1347 make realclean
1348
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001349 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1350 must point to the AArch64 Linaro cross compiler.
1351
1352 ::
1353
1354 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1355
1356 - The following parameters should be used to build BL1 and BL2 in AArch64
1357 and point to the BL32 file.
1358
1359 ::
1360
Soby Mathew97b1bff2018-09-27 16:46:41 +01001361 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001362 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1363 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001364
1365The resulting BL1 and FIP images may be found in:
1366
1367::
1368
1369 # Juno
1370 ./build/juno/release/bl1.bin
1371 ./build/juno/release/fip.bin
1372
1373 # FVP
1374 ./build/fvp/release/bl1.bin
1375 ./build/fvp/release/fip.bin
1376
Roberto Vargas096f3a02017-10-17 10:19:00 +01001377
1378Booting Firmware Update images
1379-------------------------------------
1380
1381When Firmware Update (FWU) is enabled there are at least 2 new images
1382that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1383FWU FIP.
1384
1385Juno
1386~~~~
1387
1388The new images must be programmed in flash memory by adding
1389an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1390on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1391Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1392programming" for more information. User should ensure these do not
1393overlap with any other entries in the file.
1394
1395::
1396
1397 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1398 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1399 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1400 NOR10LOAD: 00000000 ;Image Load Address
1401 NOR10ENTRY: 00000000 ;Image Entry Point
1402
1403 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1404 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1405 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1406 NOR11LOAD: 00000000 ;Image Load Address
1407
1408The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1409In the same way, the address ns_bl2u_base_address is the value of
1410NS_BL2U_BASE - 0x8000000.
1411
1412FVP
1413~~~
1414
1415The additional fip images must be loaded with:
1416
1417::
1418
1419 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1420 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1421
1422The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1423In the same way, the address ns_bl2u_base_address is the value of
1424NS_BL2U_BASE.
1425
1426
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001427EL3 payloads alternative boot flow
1428----------------------------------
1429
1430On a pre-production system, the ability to execute arbitrary, bare-metal code at
1431the highest exception level is required. It allows full, direct access to the
1432hardware, for example to run silicon soak tests.
1433
1434Although it is possible to implement some baremetal secure firmware from
1435scratch, this is a complex task on some platforms, depending on the level of
1436configuration required to put the system in the expected state.
1437
1438Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001439``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1440boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1441other BL images and passing control to BL31. It reduces the complexity of
1442developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001443
1444- putting the system into a known architectural state;
1445- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001446- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001447
Dan Handley610e7e12018-03-01 18:44:00 +00001448When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001449TrustZone controller is simplified such that only region 0 is enabled and is
1450configured to permit secure access only. This gives full access to the whole
1451DRAM to the EL3 payload.
1452
1453The system is left in the same state as when entering BL31 in the default boot
1454flow. In particular:
1455
1456- Running in EL3;
1457- Current state is AArch64;
1458- Little-endian data access;
1459- All exceptions disabled;
1460- MMU disabled;
1461- Caches disabled.
1462
1463Booting an EL3 payload
1464~~~~~~~~~~~~~~~~~~~~~~
1465
1466The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001467not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001468
1469- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1470 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001471 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001472
1473- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1474 run-time.
1475
1476To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1477used. The infinite loop that it introduces in BL1 stops execution at the right
1478moment for a debugger to take control of the target and load the payload (for
1479example, over JTAG).
1480
1481It is expected that this loading method will work in most cases, as a debugger
1482connection is usually available in a pre-production system. The user is free to
1483use any other platform-specific mechanism to load the EL3 payload, though.
1484
1485Booting an EL3 payload on FVP
1486^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1487
1488The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1489the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1490is undefined on the FVP platform and the FVP platform code doesn't clear it.
1491Therefore, one must modify the way the model is normally invoked in order to
1492clear the mailbox at start-up.
1493
1494One way to do that is to create an 8-byte file containing all zero bytes using
1495the following command:
1496
1497::
1498
1499 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1500
1501and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1502using the following model parameters:
1503
1504::
1505
1506 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1507 --data=mailbox.dat@0x04000000 [Foundation FVP]
1508
1509To provide the model with the EL3 payload image, the following methods may be
1510used:
1511
1512#. If the EL3 payload is able to execute in place, it may be programmed into
1513 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1514 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1515 used for the FIP):
1516
1517 ::
1518
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001519 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001520
1521 On Foundation FVP, there is no flash loader component and the EL3 payload
1522 may be programmed anywhere in flash using method 3 below.
1523
1524#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1525 command may be used to load the EL3 payload ELF image over JTAG:
1526
1527 ::
1528
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001529 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001530
1531#. The EL3 payload may be pre-loaded in volatile memory using the following
1532 model parameters:
1533
1534 ::
1535
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001536 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1537 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001538
1539 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001540 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001541
1542Booting an EL3 payload on Juno
1543^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1544
1545If the EL3 payload is able to execute in place, it may be programmed in flash
1546memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1547on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1548Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1549programming" for more information.
1550
1551Alternatively, the same DS-5 command mentioned in the FVP section above can
1552be used to load the EL3 payload's ELF file over JTAG on Juno.
1553
1554Preloaded BL33 alternative boot flow
1555------------------------------------
1556
1557Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001558on TF-A to load it. This may simplify packaging of the normal world code and
1559improve performance in a development environment. When secure world cold boot
1560is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001561
1562For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001563used when compiling TF-A. For example, the following command will create a FIP
1564without a BL33 and prepare to jump to a BL33 image loaded at address
15650x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001566
1567::
1568
1569 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1570
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001571Boot of a preloaded kernel image on Base FVP
1572~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001573
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001574The following example uses a simplified boot flow by directly jumping from the
1575TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1576useful if both the kernel and the device tree blob (DTB) are already present in
1577memory (like in FVP).
1578
1579For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1580address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001581
1582::
1583
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001584 CROSS_COMPILE=aarch64-linux-gnu- \
1585 make PLAT=fvp DEBUG=1 \
1586 RESET_TO_BL31=1 \
1587 ARM_LINUX_KERNEL_AS_BL33=1 \
1588 PRELOADED_BL33_BASE=0x80080000 \
1589 ARM_PRELOADED_DTB_BASE=0x82000000 \
1590 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001591
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001592Now, it is needed to modify the DTB so that the kernel knows the address of the
1593ramdisk. The following script generates a patched DTB from the provided one,
1594assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1595script assumes that the user is using a ramdisk image prepared for U-Boot, like
1596the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1597offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001598
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001599.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001600
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001601 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001602
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001603 # Path to the input DTB
1604 KERNEL_DTB=<path-to>/<fdt>
1605 # Path to the output DTB
1606 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1607 # Base address of the ramdisk
1608 INITRD_BASE=0x84000000
1609 # Path to the ramdisk
1610 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001611
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001612 # Skip uboot header (64 bytes)
1613 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1614 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1615 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1616
1617 CHOSEN_NODE=$(echo \
1618 "/ { \
1619 chosen { \
1620 linux,initrd-start = <${INITRD_START}>; \
1621 linux,initrd-end = <${INITRD_END}>; \
1622 }; \
1623 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001624
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001625 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1626 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001627
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001628And the FVP binary can be run with the following command:
1629
1630::
1631
1632 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1633 -C pctl.startup=0.0.0.0 \
1634 -C bp.secure_memory=1 \
1635 -C cluster0.NUM_CORES=4 \
1636 -C cluster1.NUM_CORES=4 \
1637 -C cache_state_modelled=1 \
1638 -C cluster0.cpu0.RVBAR=0x04020000 \
1639 -C cluster0.cpu1.RVBAR=0x04020000 \
1640 -C cluster0.cpu2.RVBAR=0x04020000 \
1641 -C cluster0.cpu3.RVBAR=0x04020000 \
1642 -C cluster1.cpu0.RVBAR=0x04020000 \
1643 -C cluster1.cpu1.RVBAR=0x04020000 \
1644 -C cluster1.cpu2.RVBAR=0x04020000 \
1645 -C cluster1.cpu3.RVBAR=0x04020000 \
1646 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1647 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1648 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1649 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1650
1651Boot of a preloaded kernel image on Juno
1652~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001653
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001654The Trusted Firmware must be compiled in a similar way as for FVP explained
1655above. The process to load binaries to memory is the one explained in
1656`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001657
1658Running the software on FVP
1659---------------------------
1660
David Cunado7c032642018-03-12 18:47:05 +00001661The latest version of the AArch64 build of TF-A has been tested on the following
1662Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1663(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001664
John Tsichritzisd1894252019-05-20 13:09:34 +01001665The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001666
David Cunado05845bf2017-12-19 16:33:25 +00001667- ``FVP_Base_AEMv8A-AEMv8A``
1668- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001669- ``FVP_Base_RevC-2xAEMv8A``
1670- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001671- ``FVP_Base_Cortex-A35x4``
1672- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001673- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1674- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001675- ``FVP_Base_Cortex-A57x1-A53x1``
1676- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001677- ``FVP_Base_Cortex-A57x4-A53x4``
1678- ``FVP_Base_Cortex-A57x4``
1679- ``FVP_Base_Cortex-A72x4-A53x4``
1680- ``FVP_Base_Cortex-A72x4``
1681- ``FVP_Base_Cortex-A73x4-A53x4``
1682- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001683- ``FVP_Base_Cortex-A75x4``
1684- ``FVP_Base_Cortex-A76x4``
John Tsichritzisd1894252019-05-20 13:09:34 +01001685- ``FVP_Base_Cortex-A76AEx4``
1686- ``FVP_Base_Cortex-A76AEx8``
1687- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001688- ``FVP_Base_Deimos``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001689- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001690- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1691- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzisd1894252019-05-20 13:09:34 +01001692- ``FVP_RD_N1Edge``
David Cunado05845bf2017-12-19 16:33:25 +00001693- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001694
1695The latest version of the AArch32 build of TF-A has been tested on the following
1696Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1697(64-bit host machine only).
1698
1699- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001700- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001701
David Cunado7c032642018-03-12 18:47:05 +00001702NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1703is not compatible with legacy GIC configurations. Therefore this FVP does not
1704support these legacy GIC configurations.
1705
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001706NOTE: The build numbers quoted above are those reported by launching the FVP
1707with the ``--version`` parameter.
1708
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001709NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1710file systems that can be downloaded separately. To run an FVP with a virtio
1711file system image an additional FVP configuration option
1712``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1713used.
1714
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001715NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1716The commands below would report an ``unhandled argument`` error in this case.
1717
1718NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001719CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001720execution.
1721
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001722NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001723the internal synchronisation timings changed compared to older versions of the
1724models. The models can be launched with ``-Q 100`` option if they are required
1725to match the run time characteristics of the older versions.
1726
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001727The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001728downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001729
David Cunado124415e2017-06-27 17:31:12 +01001730The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001731`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001732
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001733Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001734parameter options. A brief description of the important ones that affect TF-A
1735and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001736
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001737Obtaining the Flattened Device Trees
1738~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1739
1740Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001741FDT files are required. FDT source files for the Foundation and Base FVPs can
1742be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1743a subset of the Base FVP components. For example, the Foundation FVP lacks
1744CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001745
1746Note: It is not recommended to use the FDTs built along the kernel because not
1747all FDTs are available from there.
1748
Soby Mathewecd94ad2018-05-09 13:59:29 +01001749The dynamic configuration capability is enabled in the firmware for FVPs.
1750This means that the firmware can authenticate and load the FDT if present in
1751FIP. A default FDT is packaged into FIP during the build based on
1752the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1753or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1754`Arm FVP platform specific build options`_ section for detail on the options).
1755
1756- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001757
David Cunado7c032642018-03-12 18:47:05 +00001758 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1759 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001760
Soby Mathewecd94ad2018-05-09 13:59:29 +01001761- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001762
David Cunado7c032642018-03-12 18:47:05 +00001763 For use with models such as the Cortex-A32 Base FVPs without shifted
1764 affinities and running Linux in AArch32 state with Base memory map
1765 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001766
Soby Mathewecd94ad2018-05-09 13:59:29 +01001767- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001768
David Cunado7c032642018-03-12 18:47:05 +00001769 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1770 affinities and with Base memory map configuration and Linux GICv3 support.
1771
Soby Mathewecd94ad2018-05-09 13:59:29 +01001772- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001773
1774 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1775 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1776
Soby Mathewecd94ad2018-05-09 13:59:29 +01001777- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001778
1779 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1780 single cluster, single threaded CPUs, Base memory map configuration and Linux
1781 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001782
Soby Mathewecd94ad2018-05-09 13:59:29 +01001783- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001784
David Cunado7c032642018-03-12 18:47:05 +00001785 For use with models such as the Cortex-A32 Base FVPs without shifted
1786 affinities and running Linux in AArch32 state with Base memory map
1787 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001788
Soby Mathewecd94ad2018-05-09 13:59:29 +01001789- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001790
1791 For use with Foundation FVP with Base memory map configuration.
1792
Soby Mathewecd94ad2018-05-09 13:59:29 +01001793- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001794
1795 (Default) For use with Foundation FVP with Base memory map configuration
1796 and Linux GICv3 support.
1797
1798Running on the Foundation FVP with reset to BL1 entrypoint
1799~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1800
1801The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018024 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001803
1804::
1805
1806 <path-to>/Foundation_Platform \
1807 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001808 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001809 --secure-memory \
1810 --visualization \
1811 --gicv3 \
1812 --data="<path-to>/<bl1-binary>"@0x0 \
1813 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001814 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001815 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001816
1817Notes:
1818
1819- BL1 is loaded at the start of the Trusted ROM.
1820- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001821- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1822 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001823- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1824 and enable the GICv3 device in the model. Note that without this option,
1825 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001826 is not supported by TF-A.
1827- In order for TF-A to run correctly on the Foundation FVP, the architecture
1828 versions must match. The Foundation FVP defaults to the highest v8.x
1829 version it supports but the default build for TF-A is for v8.0. To avoid
1830 issues either start the Foundation FVP to use v8.0 architecture using the
1831 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1832 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001833
1834Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1835~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1836
David Cunado7c032642018-03-12 18:47:05 +00001837The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001838with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001839
1840::
1841
David Cunado7c032642018-03-12 18:47:05 +00001842 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001843 -C pctl.startup=0.0.0.0 \
1844 -C bp.secure_memory=1 \
1845 -C bp.tzc_400.diagnostics=1 \
1846 -C cluster0.NUM_CORES=4 \
1847 -C cluster1.NUM_CORES=4 \
1848 -C cache_state_modelled=1 \
1849 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1850 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001851 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001852 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001853
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001854Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1855specific DTS for all the CPUs to be loaded.
1856
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001857Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1858~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1859
1860The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001861with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001862
1863::
1864
1865 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1866 -C pctl.startup=0.0.0.0 \
1867 -C bp.secure_memory=1 \
1868 -C bp.tzc_400.diagnostics=1 \
1869 -C cluster0.NUM_CORES=4 \
1870 -C cluster1.NUM_CORES=4 \
1871 -C cache_state_modelled=1 \
1872 -C cluster0.cpu0.CONFIG64=0 \
1873 -C cluster0.cpu1.CONFIG64=0 \
1874 -C cluster0.cpu2.CONFIG64=0 \
1875 -C cluster0.cpu3.CONFIG64=0 \
1876 -C cluster1.cpu0.CONFIG64=0 \
1877 -C cluster1.cpu1.CONFIG64=0 \
1878 -C cluster1.cpu2.CONFIG64=0 \
1879 -C cluster1.cpu3.CONFIG64=0 \
1880 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1881 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001882 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001883 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001884
1885Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1886~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1887
1888The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001889boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001890
1891::
1892
1893 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1894 -C pctl.startup=0.0.0.0 \
1895 -C bp.secure_memory=1 \
1896 -C bp.tzc_400.diagnostics=1 \
1897 -C cache_state_modelled=1 \
1898 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1899 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001900 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001901 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001902
1903Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1904~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1905
1906The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001907boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001908
1909::
1910
1911 <path-to>/FVP_Base_Cortex-A32x4 \
1912 -C pctl.startup=0.0.0.0 \
1913 -C bp.secure_memory=1 \
1914 -C bp.tzc_400.diagnostics=1 \
1915 -C cache_state_modelled=1 \
1916 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1917 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001918 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001919 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001920
1921Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1922~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1923
David Cunado7c032642018-03-12 18:47:05 +00001924The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001925with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001926
1927::
1928
David Cunado7c032642018-03-12 18:47:05 +00001929 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001930 -C pctl.startup=0.0.0.0 \
1931 -C bp.secure_memory=1 \
1932 -C bp.tzc_400.diagnostics=1 \
1933 -C cluster0.NUM_CORES=4 \
1934 -C cluster1.NUM_CORES=4 \
1935 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001936 -C cluster0.cpu0.RVBAR=0x04010000 \
1937 -C cluster0.cpu1.RVBAR=0x04010000 \
1938 -C cluster0.cpu2.RVBAR=0x04010000 \
1939 -C cluster0.cpu3.RVBAR=0x04010000 \
1940 -C cluster1.cpu0.RVBAR=0x04010000 \
1941 -C cluster1.cpu1.RVBAR=0x04010000 \
1942 -C cluster1.cpu2.RVBAR=0x04010000 \
1943 -C cluster1.cpu3.RVBAR=0x04010000 \
1944 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1945 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001946 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001947 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001948 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001949 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001950
1951Notes:
1952
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001953- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001954 in this config, it can be loaded at any valid address for execution.
1955
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001956- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1957 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1958 parameter is needed to load the individual bootloader images in memory.
1959 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001960 Payload. For the same reason, the FDT needs to be compiled from the DT source
1961 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1962 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001963
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001964- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1965 specific DTS for all the CPUs to be loaded.
1966
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001967- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1968 X and Y are the cluster and CPU numbers respectively, is used to set the
1969 reset vector for each core.
1970
1971- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1972 changing the value of
1973 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1974 ``BL32_BASE``.
1975
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001976Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1977~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001978
1979The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001980with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001981
1982::
1983
1984 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1985 -C pctl.startup=0.0.0.0 \
1986 -C bp.secure_memory=1 \
1987 -C bp.tzc_400.diagnostics=1 \
1988 -C cluster0.NUM_CORES=4 \
1989 -C cluster1.NUM_CORES=4 \
1990 -C cache_state_modelled=1 \
1991 -C cluster0.cpu0.CONFIG64=0 \
1992 -C cluster0.cpu1.CONFIG64=0 \
1993 -C cluster0.cpu2.CONFIG64=0 \
1994 -C cluster0.cpu3.CONFIG64=0 \
1995 -C cluster1.cpu0.CONFIG64=0 \
1996 -C cluster1.cpu1.CONFIG64=0 \
1997 -C cluster1.cpu2.CONFIG64=0 \
1998 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00001999 -C cluster0.cpu0.RVBAR=0x04002000 \
2000 -C cluster0.cpu1.RVBAR=0x04002000 \
2001 -C cluster0.cpu2.RVBAR=0x04002000 \
2002 -C cluster0.cpu3.RVBAR=0x04002000 \
2003 -C cluster1.cpu0.RVBAR=0x04002000 \
2004 -C cluster1.cpu1.RVBAR=0x04002000 \
2005 -C cluster1.cpu2.RVBAR=0x04002000 \
2006 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002007 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002008 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002009 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002010 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002011 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002012
2013Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2014It should match the address programmed into the RVBAR register as well.
2015
2016Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2017~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2018
2019The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002020boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002021
2022::
2023
2024 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2025 -C pctl.startup=0.0.0.0 \
2026 -C bp.secure_memory=1 \
2027 -C bp.tzc_400.diagnostics=1 \
2028 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002029 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2030 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2031 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2032 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2033 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2034 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2035 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2036 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2037 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2038 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002039 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002040 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002041 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002042 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002043
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002044Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2045~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002046
2047The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002048boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002049
2050::
2051
2052 <path-to>/FVP_Base_Cortex-A32x4 \
2053 -C pctl.startup=0.0.0.0 \
2054 -C bp.secure_memory=1 \
2055 -C bp.tzc_400.diagnostics=1 \
2056 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002057 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2058 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2059 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2060 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002061 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002062 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002063 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002064 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002065 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002066
2067Running the software on Juno
2068----------------------------
2069
Dan Handley610e7e12018-03-01 18:44:00 +00002070This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002071
2072To execute the software stack on Juno, the version of the Juno board recovery
2073image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2074earlier version installed or are unsure which version is installed, please
2075re-install the recovery image by following the
2076`Instructions for using Linaro's deliverables on Juno`_.
2077
Dan Handley610e7e12018-03-01 18:44:00 +00002078Preparing TF-A images
2079~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002080
Dan Handley610e7e12018-03-01 18:44:00 +00002081After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2082``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002083
2084Other Juno software information
2085~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2086
Dan Handley610e7e12018-03-01 18:44:00 +00002087Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002088software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002089get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002090configure it.
2091
2092Testing SYSTEM SUSPEND on Juno
2093~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2094
2095The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2096to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2097on Juno, at the linux shell prompt, issue the following command:
2098
2099::
2100
2101 echo +10 > /sys/class/rtc/rtc0/wakealarm
2102 echo -n mem > /sys/power/state
2103
2104The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2105wakeup interrupt from RTC.
2106
2107--------------
2108
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002109*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002110
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002111.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002112.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002113.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002114.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2115.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002116.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002117.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002118.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002119.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002120.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002121.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002122.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002123.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002124.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002125.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002126.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002127.. _Firmware Update: firmware-update.rst
2128.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002129.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2130.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002131.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002132.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002133.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002134.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002135.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002136.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002137.. _`Library at ROM`: romlib-design.rst