blob: 1e40fb3e1f97f5145178ad3ade6986b9d72ed958 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010023#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/pubsub_events.h>
25#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060026#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050027#include <lib/extensions/debug_v8p9.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000029#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050030#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000031#include <lib/extensions/spe.h>
32#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010033#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010034#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010035#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000036#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000037
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010038#if ENABLE_FEAT_TWED
39/* Make sure delay value fits within the range(0-15) */
40CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
41#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000042
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010043per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
44static bool has_secure_perworld_init;
45
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010046static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000047static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010048static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010049static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050050
51static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
52{
53 u_register_t sctlr_elx, actlr_elx;
54
55 /*
56 * Initialise SCTLR_EL1 to the reset value corresponding to the target
57 * execution state setting all fields rather than relying on the hw.
58 * Some fields have architecturally UNKNOWN reset values and these are
59 * set to zero.
60 *
61 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
62 *
63 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
64 * required by PSCI specification)
65 */
66 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
67 if (GET_RW(ep->spsr) == MODE_RW_64) {
68 sctlr_elx |= SCTLR_EL1_RES1;
69 } else {
70 /*
71 * If the target execution state is AArch32 then the following
72 * fields need to be set.
73 *
74 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
75 * instructions are not trapped to EL1.
76 *
77 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
78 * instructions are not trapped to EL1.
79 *
80 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
81 * CP15DMB, CP15DSB, and CP15ISB instructions.
82 */
83 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
84 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
85 }
86
87#if ERRATA_A75_764081
88 /*
89 * If workaround of errata 764081 for Cortex-A75 is used then set
90 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
91 */
92 sctlr_elx |= SCTLR_IESB_BIT;
93#endif
94 /* Store the initialised SCTLR_EL1 value in the cpu_context */
95 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
96
97 /*
98 * Base the context ACTLR_EL1 on the current value, as it is
99 * implementation defined. The context restore process will write
100 * the value from the context to the actual register and can cause
101 * problems for processor cores that don't expect certain bits to
102 * be zero.
103 */
104 actlr_elx = read_actlr_el1();
105 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
106}
107
Zelalem Aweke42401112022-01-05 17:12:24 -0600108/******************************************************************************
109 * This function performs initializations that are specific to SECURE state
110 * and updates the cpu context specified by 'ctx'.
111 *****************************************************************************/
112static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000113{
Zelalem Aweke42401112022-01-05 17:12:24 -0600114 u_register_t scr_el3;
115 el3_state_t *state;
116
117 state = get_el3state_ctx(ctx);
118 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
119
120#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000121 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600122 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
123 * indicated by the interrupt routing model for BL31.
124 */
125 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
126#endif
127
Govindraj Raja73e1d802024-02-28 14:37:09 -0600128 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
129 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600130 scr_el3 |= SCR_ATA_BIT;
131 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600132
Zelalem Aweke42401112022-01-05 17:12:24 -0600133 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
134
Zelalem Aweke20126002022-04-08 16:48:05 -0500135 /*
136 * Initialize EL1 context registers unless SPMC is running
137 * at S-EL2.
138 */
139#if !SPMD_SPM_AT_SEL2
140 setup_el1_context(ctx, ep);
141#endif
142
Zelalem Aweke42401112022-01-05 17:12:24 -0600143 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100144
145 /**
146 * manage_extensions_secure_per_world api has to be executed once,
147 * as the registers getting initialised, maintain constant value across
148 * all the cpus for the secure world.
149 * Henceforth, this check ensures that the registers are initialised once
150 * and avoids re-initialization from multiple cores.
151 */
152 if (!has_secure_perworld_init) {
153 manage_extensions_secure_per_world();
154 }
155
Achin Gupta7aea9082014-02-01 07:51:28 +0000156}
157
Zelalem Aweke42401112022-01-05 17:12:24 -0600158#if ENABLE_RME
159/******************************************************************************
160 * This function performs initializations that are specific to REALM state
161 * and updates the cpu context specified by 'ctx'.
162 *****************************************************************************/
163static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
164{
165 u_register_t scr_el3;
166 el3_state_t *state;
167
168 state = get_el3state_ctx(ctx);
169 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
170
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000171 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
172
Sona Mathew3b84c962023-10-25 16:48:19 -0500173 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000174 if (is_feat_csv2_2_supported()) {
175 /* Enable access to the SCXTNUM_ELx registers. */
176 scr_el3 |= SCR_EnSCXT_BIT;
177 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600178
179 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
180}
181#endif /* ENABLE_RME */
182
183/******************************************************************************
184 * This function performs initializations that are specific to NON-SECURE state
185 * and updates the cpu context specified by 'ctx'.
186 *****************************************************************************/
187static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
188{
189 u_register_t scr_el3;
190 el3_state_t *state;
191
192 state = get_el3state_ctx(ctx);
193 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
194
195 /* SCR_NS: Set the NS bit */
196 scr_el3 |= SCR_NS_BIT;
197
Govindraj Raja73e1d802024-02-28 14:37:09 -0600198 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
199 if (is_feat_mte2_supported()) {
200 scr_el3 |= SCR_ATA_BIT;
201 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100202
Zelalem Aweke42401112022-01-05 17:12:24 -0600203#if !CTX_INCLUDE_PAUTH_REGS
204 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100205 * Pointer Authentication feature, if present, is always enabled by default
206 * for Non secure lower exception levels. We do not have an explicit
207 * flag to set it.
208 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
209 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600210 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100211 * To prevent the leakage between the worlds during world switch,
212 * we enable it only for the non-secure world.
213 *
214 * If the Secure/realm world wants to use pointer authentication,
215 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
216 * it will be enabled globally for all the contexts.
217 *
218 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
219 * other than EL3
220 *
221 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
222 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600223 */
224 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600225
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100226#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600227
Manish Pandey0e3379d2022-10-10 11:43:08 +0100228#if HANDLE_EA_EL3_FIRST_NS
229 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
230 scr_el3 |= SCR_EA_BIT;
231#endif
232
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100233#if RAS_TRAP_NS_ERR_REC_ACCESS
234 /*
235 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
236 * and RAS ERX registers from EL1 and EL2(from any security state)
237 * are trapped to EL3.
238 * Set here to trap only for NS EL1/EL2
239 *
240 */
241 scr_el3 |= SCR_TERR_BIT;
242#endif
243
Sona Mathew3b84c962023-10-25 16:48:19 -0500244 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000245 if (is_feat_csv2_2_supported()) {
246 /* Enable access to the SCXTNUM_ELx registers. */
247 scr_el3 |= SCR_EnSCXT_BIT;
248 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000249
Zelalem Aweke42401112022-01-05 17:12:24 -0600250#ifdef IMAGE_BL31
251 /*
252 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
253 * indicated by the interrupt routing model for BL31.
254 */
255 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
256#endif
257 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600258
Zelalem Aweke20126002022-04-08 16:48:05 -0500259 /* Initialize EL1 context registers */
260 setup_el1_context(ctx, ep);
261
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600262 /* Initialize EL2 context registers */
263#if CTX_INCLUDE_EL2_REGS
264
265 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000266 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600267 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000268 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600269
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600270 if (is_feat_hcx_supported()) {
271 /*
272 * Initialize register HCRX_EL2 with its init value.
273 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
274 * chance that this can lead to unexpected behavior in lower
275 * ELs that have not been updated since the introduction of
276 * this feature if not properly initialized, especially when
277 * it comes to those bits that enable/disable traps.
278 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000279 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600280 HCRX_EL2_INIT_VAL);
281 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500282
283 if (is_feat_fgt_supported()) {
284 /*
285 * Initialize HFG*_EL2 registers with a default value so legacy
286 * systems unaware of FEAT_FGT do not get trapped due to their lack
287 * of initialization for this feature.
288 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000289 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500290 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000291 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500292 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000293 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500294 HFGWTR_EL2_INIT_VAL);
295 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000296
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600297#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000298
299 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600300}
301
Achin Gupta7aea9082014-02-01 07:51:28 +0000302/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600303 * The following function performs initialization of the cpu_context 'ctx'
304 * for first use that is common to all security states, and sets the
305 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100306 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000307 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100308 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100309 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600310static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100311{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000312 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100313 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100314 el3_state_t *state;
315 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100316
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100317 state = get_el3state_ctx(ctx);
318
Andrew Thoelke4e126072014-06-04 21:10:52 +0100319 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000320 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100321
322 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100323 * The lower-EL context is zeroed so that no stale values leak to a world.
324 * It is assumed that an all-zero lower-EL context is good enough for it
325 * to boot correctly. However, there are very few registers where this
326 * is not true and some values need to be recreated.
327 */
328#if CTX_INCLUDE_EL2_REGS
329 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
330
331 /*
332 * These bits are set in the gicv3 driver. Losing them (especially the
333 * SRE bit) is problematic for all worlds. Henceforth recreate them.
334 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000335 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100336 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000337 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Boyan Karatotevef25db32023-05-23 12:04:00 +0100338#endif /* CTX_INCLUDE_EL2_REGS */
339
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100340 /* Start with a clean SCR_EL3 copy as all relevant values are set */
341 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500342
David Cunadofee86532017-04-13 22:38:29 +0100343 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100344 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
345 * EL2, EL1 and EL0 are not trapped to EL3.
346 *
347 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
348 * EL2, EL1 and EL0 are not trapped to EL3.
349 *
350 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
351 * both Security states and both Execution states.
352 *
353 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
354 * Non-secure memory.
355 */
356 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
357
358 scr_el3 |= SCR_SIF_BIT;
359
360 /*
David Cunadofee86532017-04-13 22:38:29 +0100361 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
362 * Exception level as specified by SPSR.
363 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500364 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100365 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500366 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600367
David Cunadofee86532017-04-13 22:38:29 +0100368 /*
369 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500370 * Secure timer registers to EL3, from AArch64 state only, if specified
371 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
372 * bit always behaves as 1 (i.e. secure physical timer register access
373 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100374 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500375 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100376 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500377 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100378
johpow01f91e59f2021-08-04 19:38:18 -0500379 /*
380 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
381 * SCR_EL3.HXEn.
382 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000383 if (is_feat_hcx_supported()) {
384 scr_el3 |= SCR_HXEn_BIT;
385 }
johpow01f91e59f2021-08-04 19:38:18 -0500386
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400387 /*
388 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
389 * registers are trapped to EL3.
390 */
391#if ENABLE_FEAT_RNG_TRAP
392 scr_el3 |= SCR_TRNDR_BIT;
393#endif
394
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000395#if FAULT_INJECTION_SUPPORT
396 /* Enable fault injection from lower ELs */
397 scr_el3 |= SCR_FIEN_BIT;
398#endif
399
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100400#if CTX_INCLUDE_PAUTH_REGS
401 /*
402 * Enable Pointer Authentication globally for all the worlds.
403 *
404 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
405 * other than EL3
406 *
407 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
408 * than EL3
409 */
410 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
411#endif /* CTX_INCLUDE_PAUTH_REGS */
412
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000413 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000414 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
415 */
416 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
417 scr_el3 |= SCR_TCR2EN_BIT;
418 }
419
420 /*
Mark Brown293a6612023-03-14 20:48:43 +0000421 * SCR_EL3.PIEN: Enable permission indirection and overlay
422 * registers for AArch64 if present.
423 */
424 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
425 scr_el3 |= SCR_PIEN_BIT;
426 }
427
428 /*
Mark Brown326f2952023-03-14 21:33:04 +0000429 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
430 */
431 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
432 scr_el3 |= SCR_GCSEn_BIT;
433 }
434
435 /*
David Cunadofee86532017-04-13 22:38:29 +0100436 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
437 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
438 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500439 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
440 * same conditions as HVC instructions and when the processor supports
441 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500442 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
443 * CNTPOFF_EL2 register under the same conditions as HVC instructions
444 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100445 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000446 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
447 || ((GET_RW(ep->spsr) != MODE_RW_64)
448 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100449 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500450
Andre Przywarae8920f62022-11-10 14:28:01 +0000451 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500452 scr_el3 |= SCR_FGTEN_BIT;
453 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500454
Andre Przywarac3464182022-11-17 17:30:43 +0000455 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500456 scr_el3 |= SCR_ECVEN_BIT;
457 }
David Cunadofee86532017-04-13 22:38:29 +0100458 }
459
johpow013e24c162020-04-22 14:05:13 -0500460 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000461 if (is_feat_twed_supported()) {
462 /* Set delay in SCR_EL3 */
463 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
464 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
465 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500466
Andre Przywara0cf77402023-01-27 12:25:49 +0000467 /* Enable WFE delay */
468 scr_el3 |= SCR_TWEDEn_BIT;
469 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100470
471#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
472 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
473 if (is_feat_sel2_supported()) {
474 scr_el3 |= SCR_EEL2_BIT;
475 }
476#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500477
David Cunadofee86532017-04-13 22:38:29 +0100478 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100479 * Populate EL3 state so that we've the right context
480 * before doing ERET
481 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100482 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
483 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
484 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
485
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100486 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
487 mdcr_el3 = MDCR_EL3_RESET_VAL;
488
489 /* ---------------------------------------------------------------------
490 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
491 * Some fields are architecturally UNKNOWN on reset.
492 *
493 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
494 * Debug exceptions, other than Breakpoint Instruction exceptions, are
495 * disabled from all ELs in Secure state.
496 *
497 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
498 * privileged debug from S-EL1.
499 *
500 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
501 * access to the powerdown debug registers do not trap to EL3.
502 *
503 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
504 * debug registers, other than those registers that are controlled by
505 * MDCR_EL3.TDOSA.
506 */
507 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
508 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
509 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
510
511 /*
512 * Configure MDCR_EL3 register as applicable for each world
513 * (NS/Secure/Realm) context.
514 */
515 manage_extensions_common(ctx);
516
Andrew Thoelke4e126072014-06-04 21:10:52 +0100517 /*
518 * Store the X0-X7 value from the entrypoint into the context
519 * Use memcpy as we are in control of the layout of the structures
520 */
521 gp_regs = get_gpregs_ctx(ctx);
522 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
523}
524
525/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600526 * Context management library initialization routine. This library is used by
527 * runtime services to share pointers to 'cpu_context' structures for secure
528 * non-secure and realm states. Management of the structures and their associated
529 * memory is not done by the context management library e.g. the PSCI service
530 * manages the cpu context used for entry from and exit to the non-secure state.
531 * The Secure payload dispatcher service manages the context(s) corresponding to
532 * the secure state. It also uses this library to get access to the non-secure
533 * state cpu context pointers.
534 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
535 * which will be used for programming an entry into a lower EL. The same context
536 * will be used to save state upon exception entry from that EL.
537 ******************************************************************************/
538void __init cm_init(void)
539{
540 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100541 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600542 * that will be done when the BSS is zeroed out.
543 */
544}
545
546/*******************************************************************************
547 * This is the high-level function used to initialize the cpu_context 'ctx' for
548 * first use. It performs initializations that are common to all security states
549 * and initializations specific to the security state specified in 'ep'
550 ******************************************************************************/
551void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
552{
553 unsigned int security_state;
554
555 assert(ctx != NULL);
556
557 /*
558 * Perform initializations that are common
559 * to all security states
560 */
561 setup_context_common(ctx, ep);
562
563 security_state = GET_SECURITY_STATE(ep->h.attr);
564
565 /* Perform security state specific initializations */
566 switch (security_state) {
567 case SECURE:
568 setup_secure_context(ctx, ep);
569 break;
570#if ENABLE_RME
571 case REALM:
572 setup_realm_context(ctx, ep);
573 break;
574#endif
575 case NON_SECURE:
576 setup_ns_context(ctx, ep);
577 break;
578 default:
579 ERROR("Invalid security state\n");
580 panic();
581 break;
582 }
583}
584
585/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000586 * Enable architecture extensions for EL3 execution. This function only updates
587 * registers in-place which are expected to either never change or be
588 * overwritten by el3_exit.
589 ******************************************************************************/
590#if IMAGE_BL31
591void cm_manage_extensions_el3(void)
592{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100593 if (is_feat_amu_supported()) {
594 amu_init_el3();
595 }
596
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000597 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000598 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000599 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100600
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000601 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000602}
603#endif /* IMAGE_BL31 */
604
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000605/******************************************************************************
606 * Function to initialise the registers with the RESET values in the context
607 * memory, which are maintained per world.
608 ******************************************************************************/
609#if IMAGE_BL31
610void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
611{
612 /*
613 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
614 *
615 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
616 * by Advanced SIMD, floating-point or SVE instructions (if
617 * implemented) do not trap to EL3.
618 *
619 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
620 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
621 */
622 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600623
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000624 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600625
626 /*
627 * Initialize MPAM3_EL3 to its default reset value
628 *
629 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
630 * all lower ELn MPAM3_EL3 register access to, trap to EL3
631 */
632
633 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000634}
635#endif /* IMAGE_BL31 */
636
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000637/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100638 * Initialise per_world_context for Non-Secure world.
639 * This function enables the architecture extensions, which have same value
640 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000641 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000642#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100643void manage_extensions_nonsecure_per_world(void)
644{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000645 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
646
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100647 if (is_feat_sme_supported()) {
648 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100649 }
650
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000651 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100652 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
653 }
654
655 if (is_feat_amu_supported()) {
656 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
657 }
658
659 if (is_feat_sys_reg_trace_supported()) {
660 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000661 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600662
663 if (is_feat_mpam_supported()) {
664 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
665 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100666}
667#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000668
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100669/*******************************************************************************
670 * Initialise per_world_context for Secure world.
671 * This function enables the architecture extensions, which have same value
672 * across the cores for the secure world.
673 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100674static void manage_extensions_secure_per_world(void)
675{
676#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000677 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
678
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000679 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100680
681 if (ENABLE_SME_FOR_SWD) {
682 /*
683 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
684 * SME, SVE, and FPU/SIMD context properly managed.
685 */
686 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
687 } else {
688 /*
689 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
690 * world can safely use the associated registers.
691 */
692 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
693 }
694 }
695 if (is_feat_sve_supported()) {
696 if (ENABLE_SVE_FOR_SWD) {
697 /*
698 * Enable SVE and FPU in secure context, SPM must ensure
699 * that the SVE and FPU register contexts are properly managed.
700 */
701 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
702 } else {
703 /*
704 * Disable SVE and FPU in secure context so non-secure world
705 * can safely use them.
706 */
707 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
708 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000709 }
710
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100711 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000712 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100713 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000714 }
715
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100716 has_secure_perworld_init = true;
717#endif /* IMAGE_BL31 */
718}
719
720/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100721 * Enable architecture extensions on first entry to Non-secure world only
722 * and disable for secure world.
723 *
724 * NOTE: Arch features which have been provided with the capability of getting
725 * enabled only for non-secure world and being disabled for secure world are
726 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
727 ******************************************************************************/
728static void manage_extensions_common(cpu_context_t *ctx)
729{
730#if IMAGE_BL31
731 if (is_feat_spe_supported()) {
732 /*
733 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
734 */
735 spe_enable(ctx);
736 }
737
738 if (is_feat_trbe_supported()) {
739 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100740 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100741 * Realm state.
742 */
743 trbe_enable(ctx);
744 }
745
746 if (is_feat_trf_supported()) {
747 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100748 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100749 */
750 trf_enable(ctx);
751 }
752
753 if (is_feat_brbe_supported()) {
754 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100755 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100756 */
757 brbe_enable(ctx);
758 }
759#endif /* IMAGE_BL31 */
760}
761
762/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100763 * Enable architecture extensions on first entry to Non-secure world.
764 ******************************************************************************/
765static void manage_extensions_nonsecure(cpu_context_t *ctx)
766{
767#if IMAGE_BL31
768 if (is_feat_amu_supported()) {
769 amu_enable(ctx);
770 }
771
772 if (is_feat_sme_supported()) {
773 sme_enable(ctx);
774 }
775
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500776 if (is_feat_debugv8p9_supported()) {
777 debugv8p9_extended_bp_wp_enable(ctx);
778 }
779
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000780 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000781#endif /* IMAGE_BL31 */
782}
783
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000784/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
785static __unused void enable_pauth_el2(void)
786{
787 u_register_t hcr_el2 = read_hcr_el2();
788 /*
789 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
790 * accessing key registers or using pointer authentication instructions
791 * from lower ELs.
792 */
793 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
794
795 write_hcr_el2(hcr_el2);
796}
797
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500798#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000799/*******************************************************************************
800 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
801 * world when EL2 is empty and unused.
802 ******************************************************************************/
803static void manage_extensions_nonsecure_el2_unused(void)
804{
805#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000806 if (is_feat_spe_supported()) {
807 spe_init_el2_unused();
808 }
809
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100810 if (is_feat_amu_supported()) {
811 amu_init_el2_unused();
812 }
813
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000814 if (is_feat_mpam_supported()) {
815 mpam_init_el2_unused();
816 }
817
818 if (is_feat_trbe_supported()) {
819 trbe_init_el2_unused();
820 }
821
822 if (is_feat_sys_reg_trace_supported()) {
823 sys_reg_trace_init_el2_unused();
824 }
825
826 if (is_feat_trf_supported()) {
827 trf_init_el2_unused();
828 }
829
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000830 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000831
832 if (is_feat_sve_supported()) {
833 sve_init_el2_unused();
834 }
835
836 if (is_feat_sme_supported()) {
837 sme_init_el2_unused();
838 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000839
840#if ENABLE_PAUTH
841 enable_pauth_el2();
842#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000843#endif /* IMAGE_BL31 */
844}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500845#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000846
847/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100848 * Enable architecture extensions on first entry to Secure world.
849 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500850static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100851{
852#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000853 if (is_feat_sme_supported()) {
854 if (ENABLE_SME_FOR_SWD) {
855 /*
856 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
857 * must ensure SME, SVE, and FPU/SIMD context properly managed.
858 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000859 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000860 sme_enable(ctx);
861 } else {
862 /*
863 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
864 * world can safely use the associated registers.
865 */
866 sme_disable(ctx);
867 }
868 }
johpow019baade32021-07-08 14:14:00 -0500869#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100870}
871
Chris Kay564c2862024-02-06 15:43:40 +0000872#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100873/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100874 * The following function initializes the cpu_context for a CPU specified by
875 * its `cpu_idx` for first use, and sets the initial entrypoint state as
876 * specified by the entry_point_info structure.
877 ******************************************************************************/
878void cm_init_context_by_index(unsigned int cpu_idx,
879 const entry_point_info_t *ep)
880{
881 cpu_context_t *ctx;
882 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100883 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100884}
Chris Kay564c2862024-02-06 15:43:40 +0000885#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100886
887/*******************************************************************************
888 * The following function initializes the cpu_context for the current CPU
889 * for first use, and sets the initial entrypoint state as specified by the
890 * entry_point_info structure.
891 ******************************************************************************/
892void cm_init_my_context(const entry_point_info_t *ep)
893{
894 cpu_context_t *ctx;
895 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100896 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100897}
898
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000899/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500900static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000901{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500902#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000903 u_register_t hcr_el2 = HCR_RESET_VAL;
904 u_register_t mdcr_el2;
905 u_register_t scr_el3;
906
907 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
908
909 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
910 if ((scr_el3 & SCR_RW_BIT) != 0U) {
911 hcr_el2 |= HCR_RW_BIT;
912 }
913
914 write_hcr_el2(hcr_el2);
915
916 /*
917 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
918 * All fields have architecturally UNKNOWN reset values.
919 */
920 write_cptr_el2(CPTR_EL2_RESET_VAL);
921
922 /*
923 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
924 * reset and are set to zero except for field(s) listed below.
925 *
926 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
927 * Non-secure EL0 and EL1 accesses to the physical timer registers.
928 *
929 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
930 * Non-secure EL0 and EL1 accesses to the physical counter registers.
931 */
932 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
933
934 /*
935 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
936 * UNKNOWN value.
937 */
938 write_cntvoff_el2(0);
939
940 /*
941 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
942 * respectively.
943 */
944 write_vpidr_el2(read_midr_el1());
945 write_vmpidr_el2(read_mpidr_el1());
946
947 /*
948 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
949 *
950 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
951 * translation is disabled, cache maintenance operations depend on the
952 * VMID.
953 *
954 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
955 * disabled.
956 */
957 write_vttbr_el2(VTTBR_RESET_VAL &
958 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
959 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
960
961 /*
962 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
963 * Some fields are architecturally UNKNOWN on reset.
964 *
965 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
966 * register accesses to the Debug ROM registers are not trapped to EL2.
967 *
968 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
969 * accesses to the powerdown debug registers are not trapped to EL2.
970 *
971 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
972 * debug registers do not trap to EL2.
973 *
974 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
975 * EL2.
976 */
977 mdcr_el2 = MDCR_EL2_RESET_VAL &
978 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
979 MDCR_EL2_TDE_BIT);
980
981 write_mdcr_el2(mdcr_el2);
982
983 /*
984 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
985 *
986 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
987 * EL1 accesses to System registers do not trap to EL2.
988 */
989 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
990
991 /*
992 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
993 * reset.
994 *
995 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
996 * and prevent timer interrupts.
997 */
998 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
999
1000 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001001#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001002}
1003
Soby Mathewb0082d22015-04-09 13:40:55 +01001004/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001005 * Prepare the CPU system registers for first entry into realm, secure, or
1006 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001007 *
1008 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1009 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1010 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1011 * For all entries, the EL1 registers are initialized from the cpu_context
1012 ******************************************************************************/
1013void cm_prepare_el3_exit(uint32_t security_state)
1014{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001015 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001016 cpu_context_t *ctx = cm_get_context(security_state);
1017
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001018 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001019
1020 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001021 uint64_t el2_implemented = el_implemented(2);
1022
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001023 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001024 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001025
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001026 if (el2_implemented != EL_IMPL_NONE) {
1027
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001028 /*
1029 * If context is not being used for EL2, initialize
1030 * HCRX_EL2 with its init value here.
1031 */
1032 if (is_feat_hcx_supported()) {
1033 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1034 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001035
1036 /*
1037 * Initialize Fine-grained trap registers introduced
1038 * by FEAT_FGT so all traps are initially disabled when
1039 * switching to EL2 or a lower EL, preventing undesired
1040 * behavior.
1041 */
1042 if (is_feat_fgt_supported()) {
1043 /*
1044 * Initialize HFG*_EL2 registers with a default
1045 * value so legacy systems unaware of FEAT_FGT
1046 * do not get trapped due to their lack of
1047 * initialization for this feature.
1048 */
1049 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1050 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1051 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1052 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001053
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001054 /* Condition to ensure EL2 is being used. */
1055 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001056 /* Initialize SCTLR_EL2 register with reset value. */
1057 sctlr_el2 = SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +00001058#if ERRATA_A75_764081
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001059 /*
1060 * If workaround of errata 764081 for Cortex-A75
1061 * is used then set SCTLR_EL2.IESB to enable
1062 * Implicit Error Synchronization Barrier.
1063 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001064 sctlr_el2 |= SCTLR_IESB_BIT;
1065#endif
1066 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001067 } else {
1068 /*
1069 * (scr_el3 & SCR_HCE_BIT==0)
1070 * EL2 implemented but unused.
1071 */
1072 init_nonsecure_el2_unused(ctx);
1073 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001074 }
1075 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001076 cm_el1_sysregs_context_restore(security_state);
1077 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001078}
1079
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001080#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001081
1082static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1083{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001084 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001085 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001086 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001087 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001088 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1089 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1090 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1091 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001092}
1093
1094static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1095{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001096 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001097 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001098 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001099 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001100 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1101 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1102 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1103 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001104}
1105
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001106static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001107{
1108 u_register_t mpam_idr = read_mpamidr_el1();
1109
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001110 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001111
1112 /*
1113 * The context registers that we intend to save would be part of the
1114 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1115 */
1116 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1117 return;
1118 }
1119
1120 /*
1121 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1122 * MPAMIDR_HAS_HCR_BIT == 1.
1123 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001124 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1125 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1126 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001127
1128 /*
1129 * The number of MPAMVPM registers is implementation defined, their
1130 * number is stored in the MPAMIDR_EL1 register.
1131 */
1132 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1133 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001134 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001135 __fallthrough;
1136 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001137 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001138 __fallthrough;
1139 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001140 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001141 __fallthrough;
1142 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001143 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001144 __fallthrough;
1145 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001146 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001147 __fallthrough;
1148 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001149 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001150 __fallthrough;
1151 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001152 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001153 break;
1154 }
1155}
1156
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001157static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001158{
1159 u_register_t mpam_idr = read_mpamidr_el1();
1160
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001161 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001162
1163 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1164 return;
1165 }
1166
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001167 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1168 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1169 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001170
1171 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1172 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001173 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001174 __fallthrough;
1175 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001176 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001177 __fallthrough;
1178 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001179 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001180 __fallthrough;
1181 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001182 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001183 __fallthrough;
1184 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001185 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001186 __fallthrough;
1187 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001188 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001189 __fallthrough;
1190 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001191 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001192 break;
1193 }
1194}
1195
Manish Pandey238262f2024-02-05 21:40:21 +00001196/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001197 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001198 * ICH_AP0R<n>_EL2
1199 * ICH_AP1R<n>_EL2
1200 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001201 *
1202 * NOTE: For a system with S-EL2 present but not enabled, accessing
1203 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1204 * SCR_EL3.NS = 1 before accessing this register.
1205 * ---------------------------------------------------------------------------
1206 */
1207static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1208{
1209#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001210 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001211#else
1212 u_register_t scr_el3 = read_scr_el3();
1213 write_scr_el3(scr_el3 | SCR_NS_BIT);
1214 isb();
1215
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001216 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001217
1218 write_scr_el3(scr_el3);
1219 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001220#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001221 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1222 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001223}
1224
1225static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1226{
1227#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001228 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001229#else
1230 u_register_t scr_el3 = read_scr_el3();
1231 write_scr_el3(scr_el3 | SCR_NS_BIT);
1232 isb();
1233
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001234 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001235
1236 write_scr_el3(scr_el3);
1237 isb();
1238#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001239 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1240 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001241}
1242
1243/* -----------------------------------------------------
1244 * The following registers are not added:
1245 * AMEVCNTVOFF0<n>_EL2
1246 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001247 * -----------------------------------------------------
1248 */
1249static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1250{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001251 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1252 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1253 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1254 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1255 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1256 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1257 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001258 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001259 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001260 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001261 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1262 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1263 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1264 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1265 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1266 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1267 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1268 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1269 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1270 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1271 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1272 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1273 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1274 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1275 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1276 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1277 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1278 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1279 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1280 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001281}
1282
1283static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1284{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001285 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1286 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1287 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1288 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1289 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1290 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1291 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001292 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001293 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001294 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001295 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1296 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1297 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1298 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1299 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1300 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1301 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1302 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1303 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1304 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1305 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1306 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1307 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1308 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1309 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1310 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1311 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1312 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1313 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1314 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001315}
1316
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001317/*******************************************************************************
1318 * Save EL2 sysreg context
1319 ******************************************************************************/
1320void cm_el2_sysregs_context_save(uint32_t security_state)
1321{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001322 cpu_context_t *ctx;
1323 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001324
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001325 ctx = cm_get_context(security_state);
1326 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001327
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001328 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001329
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001330 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001331 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001332
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001333 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001334 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001335 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001336
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001337 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001338 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001339 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001340
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001341 if (is_feat_fgt_supported()) {
1342 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1343 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001344
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001345 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001346 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001347 }
Andre Przywarac3464182022-11-17 17:30:43 +00001348
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001349 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001350 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1351 read_contextidr_el2());
1352 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001353 }
Andre Przywara870627e2023-01-27 12:25:49 +00001354
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001355 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001356 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1357 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001358 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001359
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001360 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001361 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001362 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001363
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001364 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001365 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001366 }
Andre Przywara902c9022022-11-17 17:30:43 +00001367
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001368 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001369 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1370 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001371 }
Andre Przywara902c9022022-11-17 17:30:43 +00001372
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001373 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001374 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001375 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001376
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001377 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001378 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001379 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001380
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001381 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001382 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1383 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001384 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001385
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001386 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001387 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001388 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001389
1390 if (is_feat_s2pie_supported()) {
1391 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1392 }
1393
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001394 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001395 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1396 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001397 }
1398}
1399
1400/*******************************************************************************
1401 * Restore EL2 sysreg context
1402 ******************************************************************************/
1403void cm_el2_sysregs_context_restore(uint32_t security_state)
1404{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001405 cpu_context_t *ctx;
1406 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001407
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001408 ctx = cm_get_context(security_state);
1409 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001410
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001411 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001412
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001413 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001414 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001415
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001416 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001417 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001418 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001419
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001420 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001421 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001422 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001423
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001424 if (is_feat_fgt_supported()) {
1425 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1426 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001427
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001428 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001429 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001430 }
Andre Przywarac3464182022-11-17 17:30:43 +00001431
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001432 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001433 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1434 contextidr_el2));
1435 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001436 }
Andre Przywara870627e2023-01-27 12:25:49 +00001437
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001438 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001439 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1440 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001441 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001442
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001443 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001444 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001445 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001446
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001447 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001448 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001449 }
Andre Przywara902c9022022-11-17 17:30:43 +00001450
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001451 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001452 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1453 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001454 }
Andre Przywara902c9022022-11-17 17:30:43 +00001455
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001456 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001457 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001458 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001459
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001460 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001461 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001462 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001463
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001464 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001465 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1466 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001468
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001469 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001470 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001471 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001472
1473 if (is_feat_s2pie_supported()) {
1474 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1475 }
1476
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001477 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001478 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1479 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001480 }
1481}
1482#endif /* CTX_INCLUDE_EL2_REGS */
1483
Andrew Thoelke4e126072014-06-04 21:10:52 +01001484/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001485 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1486 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1487 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1488 * cm_prepare_el3_exit function.
1489 ******************************************************************************/
1490void cm_prepare_el3_exit_ns(void)
1491{
1492#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001493#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001494 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1495 assert(ctx != NULL);
1496
Zelalem Aweke20126002022-04-08 16:48:05 -05001497 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001498 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001499 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1500 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001501#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001502
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001503 /* Restore EL2 and EL1 sysreg contexts */
1504 cm_el2_sysregs_context_restore(NON_SECURE);
1505 cm_el1_sysregs_context_restore(NON_SECURE);
1506 cm_set_next_eret_context(NON_SECURE);
1507#else
1508 cm_prepare_el3_exit(NON_SECURE);
1509#endif /* CTX_INCLUDE_EL2_REGS */
1510}
1511
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001512static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1513{
1514 write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1());
1515 write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1());
1516
1517#if !ERRATA_SPECULATIVE_AT
1518 write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1());
1519 write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1());
1520#endif /* (!ERRATA_SPECULATIVE_AT) */
1521
1522 write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1());
1523 write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1());
1524 write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1());
1525 write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1());
1526 write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1());
1527 write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1());
1528 write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1());
1529 write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1());
1530 write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1());
1531 write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1());
1532 write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0());
1533 write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0());
1534 write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1());
1535 write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1());
1536 write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1());
1537 write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1());
1538 write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1());
1539 write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001540 write_ctx_reg(ctx, CTX_MDCCINT_EL1, read_mdccint_el1());
1541 write_ctx_reg(ctx, CTX_MDSCR_EL1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001542
1543#if CTX_INCLUDE_AARCH32_REGS
1544 write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt());
1545 write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und());
1546 write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq());
1547 write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq());
1548 write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2());
1549 write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2());
1550#endif /* CTX_INCLUDE_AARCH32_REGS */
1551
1552#if NS_TIMER_SWITCH
1553 write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0());
1554 write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0());
1555 write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0());
1556 write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0());
1557 write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1());
1558#endif /* NS_TIMER_SWITCH */
1559
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001560#if ENABLE_FEAT_MTE2
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001561 write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1());
1562 write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1());
1563 write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1());
1564 write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1());
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001565#endif /* ENABLE_FEAT_MTE2 */
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001566
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001567#if ENABLE_FEAT_RAS
1568 if (is_feat_ras_supported()) {
1569 write_ctx_reg(ctx, CTX_DISR_EL1, read_disr_el1());
1570 }
1571#endif
1572
1573#if ENABLE_FEAT_S1PIE
1574 if (is_feat_s1pie_supported()) {
1575 write_ctx_reg(ctx, CTX_PIRE0_EL1, read_pire0_el1());
1576 write_ctx_reg(ctx, CTX_PIR_EL1, read_pir_el1());
1577 }
1578#endif
1579
1580#if ENABLE_FEAT_S1POE
1581 if (is_feat_s1poe_supported()) {
1582 write_ctx_reg(ctx, CTX_POR_EL1, read_por_el1());
1583 }
1584#endif
1585
1586#if ENABLE_FEAT_S2POE
1587 if (is_feat_s2poe_supported()) {
1588 write_ctx_reg(ctx, CTX_S2POR_EL1, read_s2por_el1());
1589 }
1590#endif
1591
1592#if ENABLE_FEAT_TCR2
1593 if (is_feat_tcr2_supported()) {
1594 write_ctx_reg(ctx, CTX_TCR2_EL1, read_tcr2_el1());
1595 }
1596#endif
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001597
1598#if ENABLE_TRF_FOR_NS
1599 if (is_feat_trf_supported()) {
1600 write_ctx_reg(ctx, CTX_TRFCR_EL1, read_trfcr_el1());
1601 }
1602#endif
1603
1604#if ENABLE_FEAT_CSV2_2
1605 if (is_feat_csv2_2_supported()) {
1606 write_ctx_reg(ctx, CTX_SCXTNUM_EL0, read_scxtnum_el0());
1607 write_ctx_reg(ctx, CTX_SCXTNUM_EL1, read_scxtnum_el1());
1608 }
1609#endif
1610
1611#if ENABLE_FEAT_GCS
1612 if (is_feat_gcs_supported()) {
1613 write_ctx_reg(ctx, CTX_GCSCR_EL1, read_gcscr_el1());
1614 write_ctx_reg(ctx, CTX_GCSCRE0_EL1, read_gcscre0_el1());
1615 write_ctx_reg(ctx, CTX_GCSPR_EL1, read_gcspr_el1());
1616 write_ctx_reg(ctx, CTX_GCSPR_EL0, read_gcspr_el0());
1617 }
1618#endif
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001619}
1620
1621static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1622{
1623 write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1));
1624 write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1));
1625
1626#if !ERRATA_SPECULATIVE_AT
1627 write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1));
1628 write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1));
1629#endif /* (!ERRATA_SPECULATIVE_AT) */
1630
1631 write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1));
1632 write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1));
1633 write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1));
1634 write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1));
1635 write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1));
1636 write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1));
1637 write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1));
1638 write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1));
1639 write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1));
1640 write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1));
1641 write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0));
1642 write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0));
1643 write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1));
1644 write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1));
1645 write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1));
1646 write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1));
1647 write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1));
1648 write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001649 write_mdccint_el1(read_ctx_reg(ctx, CTX_MDCCINT_EL1));
1650 write_mdscr_el1(read_ctx_reg(ctx, CTX_MDSCR_EL1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001651
1652#if CTX_INCLUDE_AARCH32_REGS
1653 write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT));
1654 write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND));
1655 write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ));
1656 write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ));
1657 write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2));
1658 write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2));
1659#endif /* CTX_INCLUDE_AARCH32_REGS */
1660
1661#if NS_TIMER_SWITCH
1662 write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0));
1663 write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0));
1664 write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0));
1665 write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0));
1666 write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1));
1667#endif /* NS_TIMER_SWITCH */
1668
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001669#if ENABLE_FEAT_MTE2
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001670 write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1));
1671 write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1));
1672 write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1));
1673 write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1));
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001674#endif /* ENABLE_FEAT_MTE2 */
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001675
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001676#if ENABLE_FEAT_RAS
1677 if (is_feat_ras_supported()) {
1678 write_disr_el1(read_ctx_reg(ctx, CTX_DISR_EL1));
1679 }
1680#endif
1681
1682#if ENABLE_FEAT_S1PIE
1683 if (is_feat_s1pie_supported()) {
1684 write_pire0_el1(read_ctx_reg(ctx, CTX_PIRE0_EL1));
1685 write_pir_el1(read_ctx_reg(ctx, CTX_PIR_EL1));
1686 }
1687#endif
1688
1689#if ENABLE_FEAT_S1POE
1690 if (is_feat_s1poe_supported()) {
1691 write_por_el1(read_ctx_reg(ctx, CTX_POR_EL1));
1692 }
1693#endif
1694
1695#if ENABLE_FEAT_S2POE
1696 if (is_feat_s2poe_supported()) {
1697 write_s2por_el1(read_ctx_reg(ctx, CTX_S2POR_EL1));
1698 }
1699#endif
1700
1701#if ENABLE_FEAT_TCR2
1702 if (is_feat_tcr2_supported()) {
1703 write_tcr2_el1(read_ctx_reg(ctx, CTX_TCR2_EL1));
1704 }
1705#endif
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001706
1707#if ENABLE_TRF_FOR_NS
1708 if (is_feat_trf_supported()) {
1709 write_trfcr_el1(read_ctx_reg(ctx, CTX_TRFCR_EL1));
1710 }
1711#endif
1712
1713#if ENABLE_FEAT_CSV2_2
1714 if (is_feat_csv2_2_supported()) {
1715 write_scxtnum_el0(read_ctx_reg(ctx, CTX_SCXTNUM_EL0));
1716 write_scxtnum_el1(read_ctx_reg(ctx, CTX_SCXTNUM_EL1));
1717 }
1718#endif
1719
1720#if ENABLE_FEAT_GCS
1721 if (is_feat_gcs_supported()) {
1722 write_gcscr_el1(read_ctx_reg(ctx, CTX_GCSCR_EL1));
1723 write_gcscre0_el1(read_ctx_reg(ctx, CTX_GCSCRE0_EL1));
1724 write_gcspr_el1(read_ctx_reg(ctx, CTX_GCSPR_EL1));
1725 write_gcspr_el0(read_ctx_reg(ctx, CTX_GCSPR_EL0));
1726 }
1727#endif
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001728}
1729
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001730/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001731 * The next four functions are used by runtime services to save and restore
1732 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001733 * state.
1734 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001735void cm_el1_sysregs_context_save(uint32_t security_state)
1736{
Dan Handleye2712bc2014-04-10 15:37:22 +01001737 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001738
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001739 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001740 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001741
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001742 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001743
1744#if IMAGE_BL31
1745 if (security_state == SECURE)
1746 PUBLISH_EVENT(cm_exited_secure_world);
1747 else
1748 PUBLISH_EVENT(cm_exited_normal_world);
1749#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001750}
1751
1752void cm_el1_sysregs_context_restore(uint32_t security_state)
1753{
Dan Handleye2712bc2014-04-10 15:37:22 +01001754 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001755
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001756 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001757 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001758
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001759 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001760
1761#if IMAGE_BL31
1762 if (security_state == SECURE)
1763 PUBLISH_EVENT(cm_entering_secure_world);
1764 else
1765 PUBLISH_EVENT(cm_entering_normal_world);
1766#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001767}
1768
1769/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001770 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1771 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001772 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001773void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001774{
Dan Handleye2712bc2014-04-10 15:37:22 +01001775 cpu_context_t *ctx;
1776 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001777
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001778 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001779 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001780
Andrew Thoelke4e126072014-06-04 21:10:52 +01001781 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001782 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001783 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001784}
1785
1786/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001787 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1788 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001789 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001790void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001791 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001792{
Dan Handleye2712bc2014-04-10 15:37:22 +01001793 cpu_context_t *ctx;
1794 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001795
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001796 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001797 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001798
1799 /* Populate EL3 state so that ERET jumps to the correct entry */
1800 state = get_el3state_ctx(ctx);
1801 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001802 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001803}
1804
1805/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001806 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1807 * pertaining to the given security state using the value and bit position
1808 * specified in the parameters. It preserves all other bits.
1809 ******************************************************************************/
1810void cm_write_scr_el3_bit(uint32_t security_state,
1811 uint32_t bit_pos,
1812 uint32_t value)
1813{
1814 cpu_context_t *ctx;
1815 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001816 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001817
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001818 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001819 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001820
1821 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001822 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001823
1824 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001825 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001826
1827 /*
1828 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1829 * and set it to its new value.
1830 */
1831 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001832 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001833 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001834 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001835 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1836}
1837
1838/*******************************************************************************
1839 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1840 * given security state.
1841 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001842u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001843{
1844 cpu_context_t *ctx;
1845 el3_state_t *state;
1846
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001847 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001848 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001849
1850 /* Populate EL3 state so that ERET jumps to the correct entry */
1851 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001852 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001853}
1854
1855/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001856 * This function is used to program the context that's used for exception
1857 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1858 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001859 ******************************************************************************/
1860void cm_set_next_eret_context(uint32_t security_state)
1861{
Dan Handleye2712bc2014-04-10 15:37:22 +01001862 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001863
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001864 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001865 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001866
Andrew Thoelke4e126072014-06-04 21:10:52 +01001867 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001868}