blob: 3a7e50f73c11347a958cbbaa7ec9ff4d14f07270 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/el3_runtime/pubsub_events.h>
24#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060025#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000027#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050028#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000029#include <lib/extensions/spe.h>
30#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010031#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010032#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010033#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000034#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000035
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010036#if ENABLE_FEAT_TWED
37/* Make sure delay value fits within the range(0-15) */
38CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
39#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000040
Boyan Karatotev36cebf92023-03-08 11:56:49 +000041static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010042static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050043
44static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
45{
46 u_register_t sctlr_elx, actlr_elx;
47
48 /*
49 * Initialise SCTLR_EL1 to the reset value corresponding to the target
50 * execution state setting all fields rather than relying on the hw.
51 * Some fields have architecturally UNKNOWN reset values and these are
52 * set to zero.
53 *
54 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
55 *
56 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
57 * required by PSCI specification)
58 */
59 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
60 if (GET_RW(ep->spsr) == MODE_RW_64) {
61 sctlr_elx |= SCTLR_EL1_RES1;
62 } else {
63 /*
64 * If the target execution state is AArch32 then the following
65 * fields need to be set.
66 *
67 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
68 * instructions are not trapped to EL1.
69 *
70 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
71 * instructions are not trapped to EL1.
72 *
73 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
74 * CP15DMB, CP15DSB, and CP15ISB instructions.
75 */
76 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
77 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
78 }
79
80#if ERRATA_A75_764081
81 /*
82 * If workaround of errata 764081 for Cortex-A75 is used then set
83 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
84 */
85 sctlr_elx |= SCTLR_IESB_BIT;
86#endif
87 /* Store the initialised SCTLR_EL1 value in the cpu_context */
88 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
89
90 /*
91 * Base the context ACTLR_EL1 on the current value, as it is
92 * implementation defined. The context restore process will write
93 * the value from the context to the actual register and can cause
94 * problems for processor cores that don't expect certain bits to
95 * be zero.
96 */
97 actlr_elx = read_actlr_el1();
98 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
99}
100
Zelalem Aweke42401112022-01-05 17:12:24 -0600101/******************************************************************************
102 * This function performs initializations that are specific to SECURE state
103 * and updates the cpu context specified by 'ctx'.
104 *****************************************************************************/
105static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000106{
Zelalem Aweke42401112022-01-05 17:12:24 -0600107 u_register_t scr_el3;
108 el3_state_t *state;
109
110 state = get_el3state_ctx(ctx);
111 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
112
113#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000114 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600115 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
116 * indicated by the interrupt routing model for BL31.
117 */
118 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
119#endif
120
121#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
122 /* Get Memory Tagging Extension support level */
123 unsigned int mte = get_armv8_5_mte_support();
124#endif
125 /*
126 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
127 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000128 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600129#if CTX_INCLUDE_MTE_REGS
130 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
131 scr_el3 |= SCR_ATA_BIT;
132#else
133 if (mte == MTE_IMPLEMENTED_EL0) {
134 scr_el3 |= SCR_ATA_BIT;
135 }
136#endif /* CTX_INCLUDE_MTE_REGS */
137
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
139
Zelalem Aweke20126002022-04-08 16:48:05 -0500140 /*
141 * Initialize EL1 context registers unless SPMC is running
142 * at S-EL2.
143 */
144#if !SPMD_SPM_AT_SEL2
145 setup_el1_context(ctx, ep);
146#endif
147
Zelalem Aweke42401112022-01-05 17:12:24 -0600148 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000149}
150
Zelalem Aweke42401112022-01-05 17:12:24 -0600151#if ENABLE_RME
152/******************************************************************************
153 * This function performs initializations that are specific to REALM state
154 * and updates the cpu context specified by 'ctx'.
155 *****************************************************************************/
156static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
157{
158 u_register_t scr_el3;
159 el3_state_t *state;
160
161 state = get_el3state_ctx(ctx);
162 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
163
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000164 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
165
Andre Przywara902c9022022-11-17 17:30:43 +0000166 if (is_feat_csv2_2_supported()) {
167 /* Enable access to the SCXTNUM_ELx registers. */
168 scr_el3 |= SCR_EnSCXT_BIT;
169 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600170
171 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
172}
173#endif /* ENABLE_RME */
174
175/******************************************************************************
176 * This function performs initializations that are specific to NON-SECURE state
177 * and updates the cpu context specified by 'ctx'.
178 *****************************************************************************/
179static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
180{
181 u_register_t scr_el3;
182 el3_state_t *state;
183
184 state = get_el3state_ctx(ctx);
185 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
186
187 /* SCR_NS: Set the NS bit */
188 scr_el3 |= SCR_NS_BIT;
189
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100190 /* Allow access to Allocation Tags when MTE is implemented. */
191 scr_el3 |= SCR_ATA_BIT;
192
Zelalem Aweke42401112022-01-05 17:12:24 -0600193#if !CTX_INCLUDE_PAUTH_REGS
194 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100195 * Pointer Authentication feature, if present, is always enabled by default
196 * for Non secure lower exception levels. We do not have an explicit
197 * flag to set it.
198 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
199 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600200 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100201 * To prevent the leakage between the worlds during world switch,
202 * we enable it only for the non-secure world.
203 *
204 * If the Secure/realm world wants to use pointer authentication,
205 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
206 * it will be enabled globally for all the contexts.
207 *
208 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
209 * other than EL3
210 *
211 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
212 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600213 */
214 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600215
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100216#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600217
Manish Pandey0e3379d2022-10-10 11:43:08 +0100218#if HANDLE_EA_EL3_FIRST_NS
219 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
220 scr_el3 |= SCR_EA_BIT;
221#endif
222
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100223#if RAS_TRAP_NS_ERR_REC_ACCESS
224 /*
225 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
226 * and RAS ERX registers from EL1 and EL2(from any security state)
227 * are trapped to EL3.
228 * Set here to trap only for NS EL1/EL2
229 *
230 */
231 scr_el3 |= SCR_TERR_BIT;
232#endif
233
Andre Przywara902c9022022-11-17 17:30:43 +0000234 if (is_feat_csv2_2_supported()) {
235 /* Enable access to the SCXTNUM_ELx registers. */
236 scr_el3 |= SCR_EnSCXT_BIT;
237 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000238
Zelalem Aweke42401112022-01-05 17:12:24 -0600239#ifdef IMAGE_BL31
240 /*
241 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
242 * indicated by the interrupt routing model for BL31.
243 */
244 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
245#endif
246 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600247
Zelalem Aweke20126002022-04-08 16:48:05 -0500248 /* Initialize EL1 context registers */
249 setup_el1_context(ctx, ep);
250
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600251 /* Initialize EL2 context registers */
252#if CTX_INCLUDE_EL2_REGS
253
254 /*
255 * Initialize SCTLR_EL2 context register using Endianness value
256 * taken from the entrypoint attribute.
257 */
258 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
259 sctlr_el2 |= SCTLR_EL2_RES1;
260 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
261 sctlr_el2);
262
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600263 if (is_feat_hcx_supported()) {
264 /*
265 * Initialize register HCRX_EL2 with its init value.
266 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
267 * chance that this can lead to unexpected behavior in lower
268 * ELs that have not been updated since the introduction of
269 * this feature if not properly initialized, especially when
270 * it comes to those bits that enable/disable traps.
271 */
272 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
273 HCRX_EL2_INIT_VAL);
274 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500275
276 if (is_feat_fgt_supported()) {
277 /*
278 * Initialize HFG*_EL2 registers with a default value so legacy
279 * systems unaware of FEAT_FGT do not get trapped due to their lack
280 * of initialization for this feature.
281 */
282 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2,
283 HFGITR_EL2_INIT_VAL);
284 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2,
285 HFGRTR_EL2_INIT_VAL);
286 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2,
287 HFGWTR_EL2_INIT_VAL);
288 }
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600289#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000290
291 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600292}
293
Achin Gupta7aea9082014-02-01 07:51:28 +0000294/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600295 * The following function performs initialization of the cpu_context 'ctx'
296 * for first use that is common to all security states, and sets the
297 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100298 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000299 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100300 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100301 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600302static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100303{
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100304 u_register_t cptr_el3;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000305 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100306 el3_state_t *state;
307 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100308
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100309 state = get_el3state_ctx(ctx);
310
Andrew Thoelke4e126072014-06-04 21:10:52 +0100311 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000312 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100313
314 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100315 * The lower-EL context is zeroed so that no stale values leak to a world.
316 * It is assumed that an all-zero lower-EL context is good enough for it
317 * to boot correctly. However, there are very few registers where this
318 * is not true and some values need to be recreated.
319 */
320#if CTX_INCLUDE_EL2_REGS
321 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
322
323 /*
324 * These bits are set in the gicv3 driver. Losing them (especially the
325 * SRE bit) is problematic for all worlds. Henceforth recreate them.
326 */
327 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
328 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
329 write_ctx_reg(el2_ctx, CTX_ICC_SRE_EL2, icc_sre_el2);
330#endif /* CTX_INCLUDE_EL2_REGS */
331
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100332 /* Start with a clean SCR_EL3 copy as all relevant values are set */
333 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500334
David Cunadofee86532017-04-13 22:38:29 +0100335 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100336 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
337 * EL2, EL1 and EL0 are not trapped to EL3.
338 *
339 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
340 * EL2, EL1 and EL0 are not trapped to EL3.
341 *
342 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
343 * both Security states and both Execution states.
344 *
345 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
346 * Non-secure memory.
347 */
348 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
349
350 scr_el3 |= SCR_SIF_BIT;
351
352 /*
David Cunadofee86532017-04-13 22:38:29 +0100353 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
354 * Exception level as specified by SPSR.
355 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500356 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100357 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500358 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600359
David Cunadofee86532017-04-13 22:38:29 +0100360 /*
361 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500362 * Secure timer registers to EL3, from AArch64 state only, if specified
363 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
364 * bit always behaves as 1 (i.e. secure physical timer register access
365 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100366 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500367 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100368 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500369 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100370
johpow01f91e59f2021-08-04 19:38:18 -0500371 /*
372 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
373 * SCR_EL3.HXEn.
374 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000375 if (is_feat_hcx_supported()) {
376 scr_el3 |= SCR_HXEn_BIT;
377 }
johpow01f91e59f2021-08-04 19:38:18 -0500378
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400379 /*
380 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
381 * registers are trapped to EL3.
382 */
383#if ENABLE_FEAT_RNG_TRAP
384 scr_el3 |= SCR_TRNDR_BIT;
385#endif
386
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000387#if FAULT_INJECTION_SUPPORT
388 /* Enable fault injection from lower ELs */
389 scr_el3 |= SCR_FIEN_BIT;
390#endif
391
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100392#if CTX_INCLUDE_PAUTH_REGS
393 /*
394 * Enable Pointer Authentication globally for all the worlds.
395 *
396 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
397 * other than EL3
398 *
399 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
400 * than EL3
401 */
402 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
403#endif /* CTX_INCLUDE_PAUTH_REGS */
404
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000405 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000406 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
407 */
408 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
409 scr_el3 |= SCR_TCR2EN_BIT;
410 }
411
412 /*
Mark Brown293a6612023-03-14 20:48:43 +0000413 * SCR_EL3.PIEN: Enable permission indirection and overlay
414 * registers for AArch64 if present.
415 */
416 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
417 scr_el3 |= SCR_PIEN_BIT;
418 }
419
420 /*
Mark Brown326f2952023-03-14 21:33:04 +0000421 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
422 */
423 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
424 scr_el3 |= SCR_GCSEn_BIT;
425 }
426
427 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100428 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
429 * All fields are architecturally UNKNOWN on reset.
430 *
431 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
432 * by Advanced SIMD, floating-point or SVE instructions (if
433 * implemented) do not trap to EL3.
434 *
435 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
436 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000437 */
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100438 cptr_el3 = CPTR_EL3_RESET_VAL & ~(TFP_BIT | TCPAC_BIT);
439
440 write_ctx_reg(state, CTX_CPTR_EL3, cptr_el3);
Max Shvetsovc4502772021-03-22 11:59:37 +0000441
Andrew Thoelke4e126072014-06-04 21:10:52 +0100442 /*
David Cunadofee86532017-04-13 22:38:29 +0100443 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
444 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
445 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500446 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
447 * same conditions as HVC instructions and when the processor supports
448 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500449 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
450 * CNTPOFF_EL2 register under the same conditions as HVC instructions
451 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100452 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000453 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
454 || ((GET_RW(ep->spsr) != MODE_RW_64)
455 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100456 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500457
Andre Przywarae8920f62022-11-10 14:28:01 +0000458 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500459 scr_el3 |= SCR_FGTEN_BIT;
460 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500461
Andre Przywarac3464182022-11-17 17:30:43 +0000462 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500463 scr_el3 |= SCR_ECVEN_BIT;
464 }
David Cunadofee86532017-04-13 22:38:29 +0100465 }
466
johpow013e24c162020-04-22 14:05:13 -0500467 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000468 if (is_feat_twed_supported()) {
469 /* Set delay in SCR_EL3 */
470 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
471 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
472 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500473
Andre Przywara0cf77402023-01-27 12:25:49 +0000474 /* Enable WFE delay */
475 scr_el3 |= SCR_TWEDEn_BIT;
476 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100477
478#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
479 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
480 if (is_feat_sel2_supported()) {
481 scr_el3 |= SCR_EEL2_BIT;
482 }
483#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500484
David Cunadofee86532017-04-13 22:38:29 +0100485 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100486 * Populate EL3 state so that we've the right context
487 * before doing ERET
488 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100489 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
490 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
491 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
492
493 /*
494 * Store the X0-X7 value from the entrypoint into the context
495 * Use memcpy as we are in control of the layout of the structures
496 */
497 gp_regs = get_gpregs_ctx(ctx);
498 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
499}
500
501/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600502 * Context management library initialization routine. This library is used by
503 * runtime services to share pointers to 'cpu_context' structures for secure
504 * non-secure and realm states. Management of the structures and their associated
505 * memory is not done by the context management library e.g. the PSCI service
506 * manages the cpu context used for entry from and exit to the non-secure state.
507 * The Secure payload dispatcher service manages the context(s) corresponding to
508 * the secure state. It also uses this library to get access to the non-secure
509 * state cpu context pointers.
510 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
511 * which will be used for programming an entry into a lower EL. The same context
512 * will be used to save state upon exception entry from that EL.
513 ******************************************************************************/
514void __init cm_init(void)
515{
516 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100517 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600518 * that will be done when the BSS is zeroed out.
519 */
520}
521
522/*******************************************************************************
523 * This is the high-level function used to initialize the cpu_context 'ctx' for
524 * first use. It performs initializations that are common to all security states
525 * and initializations specific to the security state specified in 'ep'
526 ******************************************************************************/
527void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
528{
529 unsigned int security_state;
530
531 assert(ctx != NULL);
532
533 /*
534 * Perform initializations that are common
535 * to all security states
536 */
537 setup_context_common(ctx, ep);
538
539 security_state = GET_SECURITY_STATE(ep->h.attr);
540
541 /* Perform security state specific initializations */
542 switch (security_state) {
543 case SECURE:
544 setup_secure_context(ctx, ep);
545 break;
546#if ENABLE_RME
547 case REALM:
548 setup_realm_context(ctx, ep);
549 break;
550#endif
551 case NON_SECURE:
552 setup_ns_context(ctx, ep);
553 break;
554 default:
555 ERROR("Invalid security state\n");
556 panic();
557 break;
558 }
559}
560
561/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000562 * Enable architecture extensions for EL3 execution. This function only updates
563 * registers in-place which are expected to either never change or be
564 * overwritten by el3_exit.
565 ******************************************************************************/
566#if IMAGE_BL31
567void cm_manage_extensions_el3(void)
568{
569 if (is_feat_spe_supported()) {
570 spe_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000571 }
572
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100573 if (is_feat_amu_supported()) {
574 amu_init_el3();
575 }
576
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000577 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000578 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000579 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100580
Andre Przywara84b86532022-11-17 16:42:09 +0000581 if (is_feat_mpam_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000582 mpam_init_el3();
Andre Przywara84b86532022-11-17 16:42:09 +0000583 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100584
Andre Przywara191eff62022-11-17 16:42:09 +0000585 if (is_feat_trbe_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000586 trbe_init_el3();
Andre Przywara191eff62022-11-17 16:42:09 +0000587 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100588
Andre Przywarac97c5512022-11-17 16:42:09 +0000589 if (is_feat_brbe_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000590 brbe_init_el3();
Andre Przywarac97c5512022-11-17 16:42:09 +0000591 }
johpow0181865962022-01-28 17:06:20 -0600592
Andre Przywara06ea44e2022-11-17 17:30:43 +0000593 if (is_feat_trf_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000594 trf_init_el3();
Andre Przywara06ea44e2022-11-17 17:30:43 +0000595 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000596
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000597 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000598}
599#endif /* IMAGE_BL31 */
600
601/*******************************************************************************
602 * Enable architecture extensions on first entry to Non-secure world.
603 ******************************************************************************/
604static void manage_extensions_nonsecure(cpu_context_t *ctx)
605{
606#if IMAGE_BL31
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100607 if (is_feat_amu_supported()) {
608 amu_enable(ctx);
609 }
610
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000611 /* Enable SVE and FPU/SIMD */
612 if (is_feat_sve_supported()) {
613 sve_enable(ctx);
614 }
615
616 if (is_feat_sme_supported()) {
617 sme_enable(ctx);
618 }
619
620 if (is_feat_sys_reg_trace_supported()) {
621 sys_reg_trace_enable(ctx);
622 }
623
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000624 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000625#endif /* IMAGE_BL31 */
626}
627
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000628/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
629static __unused void enable_pauth_el2(void)
630{
631 u_register_t hcr_el2 = read_hcr_el2();
632 /*
633 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
634 * accessing key registers or using pointer authentication instructions
635 * from lower ELs.
636 */
637 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
638
639 write_hcr_el2(hcr_el2);
640}
641
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000642/*******************************************************************************
643 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
644 * world when EL2 is empty and unused.
645 ******************************************************************************/
646static void manage_extensions_nonsecure_el2_unused(void)
647{
648#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000649 if (is_feat_spe_supported()) {
650 spe_init_el2_unused();
651 }
652
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100653 if (is_feat_amu_supported()) {
654 amu_init_el2_unused();
655 }
656
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000657 if (is_feat_mpam_supported()) {
658 mpam_init_el2_unused();
659 }
660
661 if (is_feat_trbe_supported()) {
662 trbe_init_el2_unused();
663 }
664
665 if (is_feat_sys_reg_trace_supported()) {
666 sys_reg_trace_init_el2_unused();
667 }
668
669 if (is_feat_trf_supported()) {
670 trf_init_el2_unused();
671 }
672
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000673 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000674
675 if (is_feat_sve_supported()) {
676 sve_init_el2_unused();
677 }
678
679 if (is_feat_sme_supported()) {
680 sme_init_el2_unused();
681 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000682
683#if ENABLE_PAUTH
684 enable_pauth_el2();
685#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000686#endif /* IMAGE_BL31 */
687}
688
689/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100690 * Enable architecture extensions on first entry to Secure world.
691 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500692static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100693{
694#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000695 if (is_feat_sve_supported()) {
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000696 if (ENABLE_SVE_FOR_SWD) {
697 /*
698 * Enable SVE and FPU in secure context, secure manager must
699 * ensure that the SVE and FPU register contexts are properly
700 * managed.
701 */
702 sve_enable(ctx);
703 } else {
704 /*
705 * Disable SVE and FPU in secure context so non-secure world
706 * can safely use them.
707 */
708 sve_disable(ctx);
709 }
710 }
711
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000712 if (is_feat_sme_supported()) {
713 if (ENABLE_SME_FOR_SWD) {
714 /*
715 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
716 * must ensure SME, SVE, and FPU/SIMD context properly managed.
717 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000718 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000719 sme_enable(ctx);
720 } else {
721 /*
722 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
723 * world can safely use the associated registers.
724 */
725 sme_disable(ctx);
726 }
727 }
Boyan Karatotev919d3c82023-02-13 16:32:47 +0000728
729 /* NS can access this but Secure shouldn't */
730 if (is_feat_sys_reg_trace_supported()) {
731 sys_reg_trace_disable(ctx);
732 }
johpow019baade32021-07-08 14:14:00 -0500733#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100734}
735
736/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100737 * The following function initializes the cpu_context for a CPU specified by
738 * its `cpu_idx` for first use, and sets the initial entrypoint state as
739 * specified by the entry_point_info structure.
740 ******************************************************************************/
741void cm_init_context_by_index(unsigned int cpu_idx,
742 const entry_point_info_t *ep)
743{
744 cpu_context_t *ctx;
745 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100746 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100747}
748
749/*******************************************************************************
750 * The following function initializes the cpu_context for the current CPU
751 * for first use, and sets the initial entrypoint state as specified by the
752 * entry_point_info structure.
753 ******************************************************************************/
754void cm_init_my_context(const entry_point_info_t *ep)
755{
756 cpu_context_t *ctx;
757 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100758 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100759}
760
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000761/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
762static __unused void init_nonsecure_el2_unused(cpu_context_t *ctx)
763{
764 u_register_t hcr_el2 = HCR_RESET_VAL;
765 u_register_t mdcr_el2;
766 u_register_t scr_el3;
767
768 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
769
770 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
771 if ((scr_el3 & SCR_RW_BIT) != 0U) {
772 hcr_el2 |= HCR_RW_BIT;
773 }
774
775 write_hcr_el2(hcr_el2);
776
777 /*
778 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
779 * All fields have architecturally UNKNOWN reset values.
780 */
781 write_cptr_el2(CPTR_EL2_RESET_VAL);
782
783 /*
784 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
785 * reset and are set to zero except for field(s) listed below.
786 *
787 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
788 * Non-secure EL0 and EL1 accesses to the physical timer registers.
789 *
790 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
791 * Non-secure EL0 and EL1 accesses to the physical counter registers.
792 */
793 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
794
795 /*
796 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
797 * UNKNOWN value.
798 */
799 write_cntvoff_el2(0);
800
801 /*
802 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
803 * respectively.
804 */
805 write_vpidr_el2(read_midr_el1());
806 write_vmpidr_el2(read_mpidr_el1());
807
808 /*
809 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
810 *
811 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
812 * translation is disabled, cache maintenance operations depend on the
813 * VMID.
814 *
815 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
816 * disabled.
817 */
818 write_vttbr_el2(VTTBR_RESET_VAL &
819 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
820 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
821
822 /*
823 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
824 * Some fields are architecturally UNKNOWN on reset.
825 *
826 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
827 * register accesses to the Debug ROM registers are not trapped to EL2.
828 *
829 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
830 * accesses to the powerdown debug registers are not trapped to EL2.
831 *
832 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
833 * debug registers do not trap to EL2.
834 *
835 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
836 * EL2.
837 */
838 mdcr_el2 = MDCR_EL2_RESET_VAL &
839 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
840 MDCR_EL2_TDE_BIT);
841
842 write_mdcr_el2(mdcr_el2);
843
844 /*
845 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
846 *
847 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
848 * EL1 accesses to System registers do not trap to EL2.
849 */
850 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
851
852 /*
853 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
854 * reset.
855 *
856 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
857 * and prevent timer interrupts.
858 */
859 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
860
861 manage_extensions_nonsecure_el2_unused();
862}
863
Soby Mathewb0082d22015-04-09 13:40:55 +0100864/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500865 * Prepare the CPU system registers for first entry into realm, secure, or
866 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100867 *
868 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
869 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
870 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
871 * For all entries, the EL1 registers are initialized from the cpu_context
872 ******************************************************************************/
873void cm_prepare_el3_exit(uint32_t security_state)
874{
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000875 u_register_t sctlr_elx, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100876 cpu_context_t *ctx = cm_get_context(security_state);
877
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000878 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100879
880 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600881 uint64_t el2_implemented = el_implemented(2);
882
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000883 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000884 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600885
886 if (((scr_el3 & SCR_HCE_BIT) != 0U)
887 || (el2_implemented != EL_IMPL_NONE)) {
888 /*
889 * If context is not being used for EL2, initialize
890 * HCRX_EL2 with its init value here.
891 */
892 if (is_feat_hcx_supported()) {
893 write_hcrx_el2(HCRX_EL2_INIT_VAL);
894 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500895
896 /*
897 * Initialize Fine-grained trap registers introduced
898 * by FEAT_FGT so all traps are initially disabled when
899 * switching to EL2 or a lower EL, preventing undesired
900 * behavior.
901 */
902 if (is_feat_fgt_supported()) {
903 /*
904 * Initialize HFG*_EL2 registers with a default
905 * value so legacy systems unaware of FEAT_FGT
906 * do not get trapped due to their lack of
907 * initialization for this feature.
908 */
909 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
910 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
911 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
912 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600913 }
914
Juan Pablo Condef7252982023-07-10 16:00:41 -0500915
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000916 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100917 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000918 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000919 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800920 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100921 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000922#if ERRATA_A75_764081
923 /*
924 * If workaround of errata 764081 for Cortex-A75 is used
925 * then set SCTLR_EL2.IESB to enable Implicit Error
926 * Synchronization Barrier.
927 */
928 sctlr_elx |= SCTLR_IESB_BIT;
929#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100930 write_sctlr_el2(sctlr_elx);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600931 } else if (el2_implemented != EL_IMPL_NONE) {
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000932 init_nonsecure_el2_unused(ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100933 }
934 }
935
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100936 cm_el1_sysregs_context_restore(security_state);
937 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100938}
939
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000940#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000941
942static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
943{
Andre Przywara8258f142023-02-15 15:56:15 +0000944 write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
945 if (is_feat_amu_supported()) {
946 write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000947 }
Andre Przywara8258f142023-02-15 15:56:15 +0000948 write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
949 write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
950 write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
951 write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000952}
953
954static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
955{
Andre Przywara8258f142023-02-15 15:56:15 +0000956 write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
957 if (is_feat_amu_supported()) {
958 write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000959 }
Andre Przywara8258f142023-02-15 15:56:15 +0000960 write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
961 write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
962 write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
963 write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000964}
965
Andre Przywara84b86532022-11-17 16:42:09 +0000966static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
967{
968 u_register_t mpam_idr = read_mpamidr_el1();
969
970 write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
971
972 /*
973 * The context registers that we intend to save would be part of the
974 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
975 */
976 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
977 return;
978 }
979
980 /*
981 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
982 * MPAMIDR_HAS_HCR_BIT == 1.
983 */
984 write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
985 write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
986 write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
987
988 /*
989 * The number of MPAMVPM registers is implementation defined, their
990 * number is stored in the MPAMIDR_EL1 register.
991 */
992 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
993 case 7:
994 write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
995 __fallthrough;
996 case 6:
997 write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
998 __fallthrough;
999 case 5:
1000 write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
1001 __fallthrough;
1002 case 4:
1003 write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
1004 __fallthrough;
1005 case 3:
1006 write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
1007 __fallthrough;
1008 case 2:
1009 write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
1010 __fallthrough;
1011 case 1:
1012 write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
1013 break;
1014 }
1015}
1016
1017static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
1018{
1019 u_register_t mpam_idr = read_mpamidr_el1();
1020
1021 write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
1022
1023 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1024 return;
1025 }
1026
1027 write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
1028 write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
1029 write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
1030
1031 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1032 case 7:
1033 write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
1034 __fallthrough;
1035 case 6:
1036 write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
1037 __fallthrough;
1038 case 5:
1039 write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
1040 __fallthrough;
1041 case 4:
1042 write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
1043 __fallthrough;
1044 case 3:
1045 write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
1046 __fallthrough;
1047 case 2:
1048 write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
1049 __fallthrough;
1050 case 1:
1051 write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
1052 break;
1053 }
1054}
1055
Boyan Karatoteva6989892023-05-15 15:09:16 +01001056/* -----------------------------------------------------
1057 * The following registers are not added:
1058 * AMEVCNTVOFF0<n>_EL2
1059 * AMEVCNTVOFF1<n>_EL2
1060 * ICH_AP0R<n>_EL2
1061 * ICH_AP1R<n>_EL2
1062 * ICH_LR<n>_EL2
1063 * -----------------------------------------------------
1064 */
1065static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1066{
1067 write_ctx_reg(ctx, CTX_ACTLR_EL2, read_actlr_el2());
1068 write_ctx_reg(ctx, CTX_AFSR0_EL2, read_afsr0_el2());
1069 write_ctx_reg(ctx, CTX_AFSR1_EL2, read_afsr1_el2());
1070 write_ctx_reg(ctx, CTX_AMAIR_EL2, read_amair_el2());
1071 write_ctx_reg(ctx, CTX_CNTHCTL_EL2, read_cnthctl_el2());
1072 write_ctx_reg(ctx, CTX_CNTVOFF_EL2, read_cntvoff_el2());
1073 write_ctx_reg(ctx, CTX_CPTR_EL2, read_cptr_el2());
1074 if (CTX_INCLUDE_AARCH32_REGS) {
1075 write_ctx_reg(ctx, CTX_DBGVCR32_EL2, read_dbgvcr32_el2());
1076 }
1077 write_ctx_reg(ctx, CTX_ELR_EL2, read_elr_el2());
1078 write_ctx_reg(ctx, CTX_ESR_EL2, read_esr_el2());
1079 write_ctx_reg(ctx, CTX_FAR_EL2, read_far_el2());
1080 write_ctx_reg(ctx, CTX_HACR_EL2, read_hacr_el2());
1081 write_ctx_reg(ctx, CTX_HCR_EL2, read_hcr_el2());
1082 write_ctx_reg(ctx, CTX_HPFAR_EL2, read_hpfar_el2());
1083 write_ctx_reg(ctx, CTX_HSTR_EL2, read_hstr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001084
1085 /*
1086 * Set the NS bit to be able to access the ICC_SRE_EL2 register
1087 * TODO: remove with root context
1088 */
1089 u_register_t scr_el3 = read_scr_el3();
1090
1091 write_scr_el3(scr_el3 | SCR_NS_BIT);
1092 isb();
Boyan Karatoteva6989892023-05-15 15:09:16 +01001093 write_ctx_reg(ctx, CTX_ICC_SRE_EL2, read_icc_sre_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001094
1095 write_scr_el3(scr_el3);
1096 isb();
1097
Boyan Karatoteva6989892023-05-15 15:09:16 +01001098 write_ctx_reg(ctx, CTX_ICH_HCR_EL2, read_ich_hcr_el2());
1099 write_ctx_reg(ctx, CTX_ICH_VMCR_EL2, read_ich_vmcr_el2());
1100 write_ctx_reg(ctx, CTX_MAIR_EL2, read_mair_el2());
1101 write_ctx_reg(ctx, CTX_MDCR_EL2, read_mdcr_el2());
1102 write_ctx_reg(ctx, CTX_SCTLR_EL2, read_sctlr_el2());
1103 write_ctx_reg(ctx, CTX_SPSR_EL2, read_spsr_el2());
1104 write_ctx_reg(ctx, CTX_SP_EL2, read_sp_el2());
1105 write_ctx_reg(ctx, CTX_TCR_EL2, read_tcr_el2());
1106 write_ctx_reg(ctx, CTX_TPIDR_EL2, read_tpidr_el2());
1107 write_ctx_reg(ctx, CTX_TTBR0_EL2, read_ttbr0_el2());
1108 write_ctx_reg(ctx, CTX_VBAR_EL2, read_vbar_el2());
1109 write_ctx_reg(ctx, CTX_VMPIDR_EL2, read_vmpidr_el2());
1110 write_ctx_reg(ctx, CTX_VPIDR_EL2, read_vpidr_el2());
1111 write_ctx_reg(ctx, CTX_VTCR_EL2, read_vtcr_el2());
1112 write_ctx_reg(ctx, CTX_VTTBR_EL2, read_vttbr_el2());
1113}
1114
1115static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1116{
1117 write_actlr_el2(read_ctx_reg(ctx, CTX_ACTLR_EL2));
1118 write_afsr0_el2(read_ctx_reg(ctx, CTX_AFSR0_EL2));
1119 write_afsr1_el2(read_ctx_reg(ctx, CTX_AFSR1_EL2));
1120 write_amair_el2(read_ctx_reg(ctx, CTX_AMAIR_EL2));
1121 write_cnthctl_el2(read_ctx_reg(ctx, CTX_CNTHCTL_EL2));
1122 write_cntvoff_el2(read_ctx_reg(ctx, CTX_CNTVOFF_EL2));
1123 write_cptr_el2(read_ctx_reg(ctx, CTX_CPTR_EL2));
1124 if (CTX_INCLUDE_AARCH32_REGS) {
1125 write_dbgvcr32_el2(read_ctx_reg(ctx, CTX_DBGVCR32_EL2));
1126 }
1127 write_elr_el2(read_ctx_reg(ctx, CTX_ELR_EL2));
1128 write_esr_el2(read_ctx_reg(ctx, CTX_ESR_EL2));
1129 write_far_el2(read_ctx_reg(ctx, CTX_FAR_EL2));
1130 write_hacr_el2(read_ctx_reg(ctx, CTX_HACR_EL2));
1131 write_hcr_el2(read_ctx_reg(ctx, CTX_HCR_EL2));
1132 write_hpfar_el2(read_ctx_reg(ctx, CTX_HPFAR_EL2));
1133 write_hstr_el2(read_ctx_reg(ctx, CTX_HSTR_EL2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001134
1135 /*
1136 * Set the NS bit to be able to access the ICC_SRE_EL2 register
1137 * TODO: remove with root context
1138 */
1139 u_register_t scr_el3 = read_scr_el3();
1140
1141 write_scr_el3(scr_el3 | SCR_NS_BIT);
1142 isb();
Boyan Karatoteva6989892023-05-15 15:09:16 +01001143 write_icc_sre_el2(read_ctx_reg(ctx, CTX_ICC_SRE_EL2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001144
1145 write_scr_el3(scr_el3);
1146 isb();
1147
Boyan Karatoteva6989892023-05-15 15:09:16 +01001148 write_ich_hcr_el2(read_ctx_reg(ctx, CTX_ICH_HCR_EL2));
1149 write_ich_vmcr_el2(read_ctx_reg(ctx, CTX_ICH_VMCR_EL2));
1150 write_mair_el2(read_ctx_reg(ctx, CTX_MAIR_EL2));
1151 write_mdcr_el2(read_ctx_reg(ctx, CTX_MDCR_EL2));
1152 write_sctlr_el2(read_ctx_reg(ctx, CTX_SCTLR_EL2));
1153 write_spsr_el2(read_ctx_reg(ctx, CTX_SPSR_EL2));
1154 write_sp_el2(read_ctx_reg(ctx, CTX_SP_EL2));
1155 write_tcr_el2(read_ctx_reg(ctx, CTX_TCR_EL2));
1156 write_tpidr_el2(read_ctx_reg(ctx, CTX_TPIDR_EL2));
1157 write_ttbr0_el2(read_ctx_reg(ctx, CTX_TTBR0_EL2));
1158 write_vbar_el2(read_ctx_reg(ctx, CTX_VBAR_EL2));
1159 write_vmpidr_el2(read_ctx_reg(ctx, CTX_VMPIDR_EL2));
1160 write_vpidr_el2(read_ctx_reg(ctx, CTX_VPIDR_EL2));
1161 write_vtcr_el2(read_ctx_reg(ctx, CTX_VTCR_EL2));
1162 write_vttbr_el2(read_ctx_reg(ctx, CTX_VTTBR_EL2));
1163}
1164
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001165/*******************************************************************************
1166 * Save EL2 sysreg context
1167 ******************************************************************************/
1168void cm_el2_sysregs_context_save(uint32_t security_state)
1169{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001170 cpu_context_t *ctx;
1171 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001172
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001173 ctx = cm_get_context(security_state);
1174 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001175
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001176 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001177
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001178 el2_sysregs_context_save_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001179#if CTX_INCLUDE_MTE_REGS
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001180 write_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2, read_tfsr_el2());
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001181#endif
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001182 if (is_feat_mpam_supported()) {
1183 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
1184 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001185
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001186 if (is_feat_fgt_supported()) {
1187 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1188 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001189
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001190 if (is_feat_ecv_v2_supported()) {
1191 write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2, read_cntpoff_el2());
1192 }
Andre Przywarac3464182022-11-17 17:30:43 +00001193
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001194 if (is_feat_vhe_supported()) {
1195 write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2, read_contextidr_el2());
1196 write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2, read_ttbr1_el2());
1197 }
Andre Przywara870627e2023-01-27 12:25:49 +00001198
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001199 if (is_feat_ras_supported()) {
1200 write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2, read_vdisr_el2());
1201 write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2, read_vsesr_el2());
1202 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001203
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001204 if (is_feat_nv2_supported()) {
1205 write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2, read_vncr_el2());
1206 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001207
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001208 if (is_feat_trf_supported()) {
1209 write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1210 }
Andre Przywara902c9022022-11-17 17:30:43 +00001211
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001212 if (is_feat_csv2_2_supported()) {
1213 write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2, read_scxtnum_el2());
1214 }
Andre Przywara902c9022022-11-17 17:30:43 +00001215
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001216 if (is_feat_hcx_supported()) {
1217 write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1218 }
1219 if (is_feat_tcr2_supported()) {
1220 write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1221 }
1222 if (is_feat_sxpie_supported()) {
1223 write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2());
1224 write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2());
1225 }
1226 if (is_feat_s2pie_supported()) {
1227 write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2());
1228 }
1229 if (is_feat_sxpoe_supported()) {
1230 write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2());
1231 }
1232 if (is_feat_gcs_supported()) {
1233 write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2());
1234 write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001235 }
1236}
1237
1238/*******************************************************************************
1239 * Restore EL2 sysreg context
1240 ******************************************************************************/
1241void cm_el2_sysregs_context_restore(uint32_t security_state)
1242{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001243 cpu_context_t *ctx;
1244 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001245
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001246 ctx = cm_get_context(security_state);
1247 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001248
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001249 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001250
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001251 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001252#if CTX_INCLUDE_MTE_REGS
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001253 write_tfsr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2));
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001254#endif
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001255 if (is_feat_mpam_supported()) {
1256 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
1257 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001258
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001259 if (is_feat_fgt_supported()) {
1260 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1261 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001262
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001263 if (is_feat_ecv_v2_supported()) {
1264 write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2));
1265 }
Andre Przywarac3464182022-11-17 17:30:43 +00001266
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001267 if (is_feat_vhe_supported()) {
1268 write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1269 write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1270 }
Andre Przywara870627e2023-01-27 12:25:49 +00001271
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001272 if (is_feat_ras_supported()) {
1273 write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2));
1274 write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2));
1275 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001276
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001277 if (is_feat_nv2_supported()) {
1278 write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1279 }
1280 if (is_feat_trf_supported()) {
1281 write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1282 }
Andre Przywara902c9022022-11-17 17:30:43 +00001283
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001284 if (is_feat_csv2_2_supported()) {
1285 write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2));
1286 }
Andre Przywara902c9022022-11-17 17:30:43 +00001287
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001288 if (is_feat_hcx_supported()) {
1289 write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1290 }
1291 if (is_feat_tcr2_supported()) {
1292 write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1293 }
1294 if (is_feat_sxpie_supported()) {
1295 write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2));
1296 write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2));
1297 }
1298 if (is_feat_s2pie_supported()) {
1299 write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2));
1300 }
1301 if (is_feat_sxpoe_supported()) {
1302 write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2));
1303 }
1304 if (is_feat_gcs_supported()) {
1305 write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2));
1306 write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001307 }
1308}
1309#endif /* CTX_INCLUDE_EL2_REGS */
1310
Andrew Thoelke4e126072014-06-04 21:10:52 +01001311/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001312 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1313 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1314 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1315 * cm_prepare_el3_exit function.
1316 ******************************************************************************/
1317void cm_prepare_el3_exit_ns(void)
1318{
1319#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001320#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001321 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1322 assert(ctx != NULL);
1323
Zelalem Aweke20126002022-04-08 16:48:05 -05001324 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001325 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001326 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1327 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001328#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001329
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001330 /* Restore EL2 and EL1 sysreg contexts */
1331 cm_el2_sysregs_context_restore(NON_SECURE);
1332 cm_el1_sysregs_context_restore(NON_SECURE);
1333 cm_set_next_eret_context(NON_SECURE);
1334#else
1335 cm_prepare_el3_exit(NON_SECURE);
1336#endif /* CTX_INCLUDE_EL2_REGS */
1337}
1338
1339/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001340 * The next four functions are used by runtime services to save and restore
1341 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001342 * state.
1343 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001344void cm_el1_sysregs_context_save(uint32_t security_state)
1345{
Dan Handleye2712bc2014-04-10 15:37:22 +01001346 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001347
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001348 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001349 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001350
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001351 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001352
1353#if IMAGE_BL31
1354 if (security_state == SECURE)
1355 PUBLISH_EVENT(cm_exited_secure_world);
1356 else
1357 PUBLISH_EVENT(cm_exited_normal_world);
1358#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001359}
1360
1361void cm_el1_sysregs_context_restore(uint32_t security_state)
1362{
Dan Handleye2712bc2014-04-10 15:37:22 +01001363 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001364
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001365 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001366 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001367
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001368 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001369
1370#if IMAGE_BL31
1371 if (security_state == SECURE)
1372 PUBLISH_EVENT(cm_entering_secure_world);
1373 else
1374 PUBLISH_EVENT(cm_entering_normal_world);
1375#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001376}
1377
1378/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001379 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1380 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001381 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001382void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001383{
Dan Handleye2712bc2014-04-10 15:37:22 +01001384 cpu_context_t *ctx;
1385 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001386
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001387 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001388 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001389
Andrew Thoelke4e126072014-06-04 21:10:52 +01001390 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001391 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001392 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001393}
1394
1395/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001396 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1397 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001398 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001399void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001400 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001401{
Dan Handleye2712bc2014-04-10 15:37:22 +01001402 cpu_context_t *ctx;
1403 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001404
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001405 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001406 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001407
1408 /* Populate EL3 state so that ERET jumps to the correct entry */
1409 state = get_el3state_ctx(ctx);
1410 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001411 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001412}
1413
1414/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001415 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1416 * pertaining to the given security state using the value and bit position
1417 * specified in the parameters. It preserves all other bits.
1418 ******************************************************************************/
1419void cm_write_scr_el3_bit(uint32_t security_state,
1420 uint32_t bit_pos,
1421 uint32_t value)
1422{
1423 cpu_context_t *ctx;
1424 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001425 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001426
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001427 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001428 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001429
1430 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001431 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001432
1433 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001434 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001435
1436 /*
1437 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1438 * and set it to its new value.
1439 */
1440 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001441 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001442 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001443 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001444 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1445}
1446
1447/*******************************************************************************
1448 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1449 * given security state.
1450 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001451u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001452{
1453 cpu_context_t *ctx;
1454 el3_state_t *state;
1455
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001456 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001457 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001458
1459 /* Populate EL3 state so that ERET jumps to the correct entry */
1460 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001461 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001462}
1463
1464/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001465 * This function is used to program the context that's used for exception
1466 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1467 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001468 ******************************************************************************/
1469void cm_set_next_eret_context(uint32_t security_state)
1470{
Dan Handleye2712bc2014-04-10 15:37:22 +01001471 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001472
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001473 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001474 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001475
Andrew Thoelke4e126072014-06-04 21:10:52 +01001476 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001477}