blob: 57efb80efbaa35b0e19dd5e13e4261b2bbfc1785 [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautierb76c61a2020-12-16 10:17:35 +01002 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier4b0c72a2018-07-16 10:54:09 +02007#include <assert.h>
Yann Gautier658775c2021-07-06 10:00:44 +02008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <string.h>
10
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/desc_image_load.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/generic_delay_timer.h>
Yann Gautiera3bd8d12021-06-18 11:33:26 +020016#include <drivers/mmc.h>
Yann Gautier3edc7c32019-05-20 19:17:08 +020017#include <drivers/st/bsec.h>
Pascal Pailletfc7b8052021-01-29 14:48:49 +010018#include <drivers/st/regulator_fixed.h>
Yann Gautier091eab52019-06-04 18:06:34 +020019#include <drivers/st/stm32_iwdg.h>
Nicolas Le Bayon5c66fab2020-12-02 16:23:49 +010020#include <drivers/st/stm32_rng.h>
Yann Gautier3d8497c2021-10-18 16:06:22 +020021#include <drivers/st/stm32_uart.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/st/stm32mp1_clk.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <drivers/st/stm32mp1_pwr.h>
24#include <drivers/st/stm32mp1_ram.h>
Yann Gautier0c810882021-12-17 09:53:04 +010025#include <drivers/st/stm32mp_pmic.h>
Yann Gautier658775c2021-07-06 10:00:44 +020026#include <lib/fconf/fconf.h>
27#include <lib/fconf/fconf_dyn_cfg_getter.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/mmio.h>
Yann Gautierb3386f72019-04-19 09:41:01 +020029#include <lib/optee_utils.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000030#include <lib/xlat_tables/xlat_tables_v2.h>
31#include <plat/common/platform.h>
32
Yann Gautier0c810882021-12-17 09:53:04 +010033#include <platform_def.h>
Sughosh Ganu03e2f802021-12-01 15:56:27 +053034#include <stm32mp_common.h>
Yann Gautier091eab52019-06-04 18:06:34 +020035#include <stm32mp1_dbgmcu.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020036
Lionel Debieve7192a002020-01-28 09:02:41 +010037#if DEBUG
38static const char debug_msg[] = {
39 "***************************************************\n"
40 "** DEBUG ACCESS PORT IS OPEN! **\n"
41 "** This boot image is only for debugging purpose **\n"
42 "** and is unsafe for production use. **\n"
43 "** **\n"
44 "** If you see this message and you are not **\n"
45 "** debugging report this immediately to your **\n"
46 "** vendor! **\n"
47 "***************************************************\n"
48};
49#endif
50
Yann Gautierf9d40d52019-01-17 14:41:46 +010051static void print_reset_reason(void)
52{
Yann Gautier3d78a2e2019-02-14 11:01:20 +010053 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
Yann Gautierf9d40d52019-01-17 14:41:46 +010054
55 if (rstsr == 0U) {
56 WARN("Reset reason unknown\n");
57 return;
58 }
59
60 INFO("Reset reason (0x%x):\n", rstsr);
61
62 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
63 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
64 INFO("System exits from STANDBY\n");
65 return;
66 }
67
68 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
69 INFO("MPU exits from CSTANDBY\n");
70 return;
71 }
72 }
73
74 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
75 INFO(" Power-on Reset (rst_por)\n");
76 return;
77 }
78
79 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
80 INFO(" Brownout Reset (rst_bor)\n");
81 return;
82 }
83
Yann Gautiercc5f89a2020-02-12 09:36:23 +010084#if STM32MP15
Yann Gautierf9d40d52019-01-17 14:41:46 +010085 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
86 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
87 INFO(" System reset generated by MCU (MCSYSRST)\n");
88 } else {
89 INFO(" Local reset generated by MCU (MCSYSRST)\n");
90 }
91 return;
92 }
Yann Gautiercc5f89a2020-02-12 09:36:23 +010093#endif
Yann Gautierf9d40d52019-01-17 14:41:46 +010094
95 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
96 INFO(" System reset generated by MPU (MPSYSRST)\n");
97 return;
98 }
99
100 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
101 INFO(" Reset due to a clock failure on HSE\n");
102 return;
103 }
104
105 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
106 INFO(" IWDG1 Reset (rst_iwdg1)\n");
107 return;
108 }
109
110 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
111 INFO(" IWDG2 Reset (rst_iwdg2)\n");
112 return;
113 }
114
115 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
116 INFO(" MPU Processor 0 Reset\n");
117 return;
118 }
119
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100120#if STM32MP15
Yann Gautierf9d40d52019-01-17 14:41:46 +0100121 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
122 INFO(" MPU Processor 1 Reset\n");
123 return;
124 }
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100125#endif
Yann Gautierf9d40d52019-01-17 14:41:46 +0100126
127 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
128 INFO(" Pad Reset from NRST\n");
129 return;
130 }
131
132 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
133 INFO(" Reset due to a failure of VDD_CORE\n");
134 return;
135 }
136
137 ERROR(" Unidentified reset reason\n");
138}
139
140void bl2_el3_early_platform_setup(u_register_t arg0,
141 u_register_t arg1 __unused,
142 u_register_t arg2 __unused,
143 u_register_t arg3 __unused)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200144{
Yann Gautierd1435742021-10-18 10:55:23 +0200145 stm32mp_setup_early_console();
146
Yann Gautiera2e2a302019-02-14 11:13:39 +0100147 stm32mp_save_boot_ctx_address(arg0);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200148}
149
150void bl2_platform_setup(void)
151{
Yann Gautiercaf575b2018-07-24 17:18:19 +0200152 int ret;
153
Yann Gautiercaf575b2018-07-24 17:18:19 +0200154 ret = stm32mp1_ddr_probe();
155 if (ret < 0) {
156 ERROR("Invalid DDR init: error %d\n", ret);
157 panic();
158 }
159
Yann Gautierf3bd87e2020-09-04 15:55:53 +0200160 /* Map DDR for binary load, now with cacheable attribute */
Yann Gautiera55169b2020-01-10 18:18:59 +0100161 ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
Yann Gautierf3bd87e2020-09-04 15:55:53 +0200162 STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
163 if (ret < 0) {
164 ERROR("DDR mapping: error %d\n", ret);
165 panic();
166 }
Yann Gautiera55169b2020-01-10 18:18:59 +0100167
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200168#if STM32MP_USE_STM32IMAGE
Yann Gautierb3386f72019-04-19 09:41:01 +0200169#ifdef AARCH32_SP_OPTEE
170 INFO("BL2 runs OP-TEE setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200171#else
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200172 INFO("BL2 runs SP_MIN setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200173#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200174#endif /* STM32MP_USE_STM32IMAGE */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200175}
176
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100177#if STM32MP15
Yann Gautier5c1dab32019-04-17 15:12:58 +0200178static void update_monotonic_counter(void)
179{
180 uint32_t version;
181 uint32_t otp;
182
183 CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE,
184 assert_stm32mp1_monotonic_counter_reach_max);
185
186 /* Check if monotonic counter needs to be incremented */
187 if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) {
188 panic();
189 }
190
191 if (stm32_get_otp_value_from_idx(otp, &version) != 0) {
192 panic();
193 }
194
195 if ((version + 1U) < BIT(STM32_TF_VERSION)) {
196 uint32_t result;
197
198 /* Need to increment the monotonic counter. */
199 version = BIT(STM32_TF_VERSION) - 1U;
200
201 result = bsec_program_otp(version, otp);
202 if (result != BSEC_OK) {
203 ERROR("BSEC: MONOTONIC_OTP program Error %u\n",
204 result);
205 panic();
206 }
207 INFO("Monotonic counter has been incremented (value 0x%x)\n",
208 version);
209 }
210}
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100211#endif
Yann Gautier5c1dab32019-04-17 15:12:58 +0200212
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200213void bl2_el3_plat_arch_setup(void)
214{
Yann Gautier69035a82018-07-05 16:48:16 +0200215 const char *board_model;
Yann Gautier41934662018-07-20 11:36:05 +0200216 boot_api_context_t *boot_context =
Yann Gautiera2e2a302019-02-14 11:13:39 +0100217 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100218 uintptr_t pwr_base;
219 uintptr_t rcc_base;
Yann Gautier41934662018-07-20 11:36:05 +0200220
Nicolas Le Bayon97287cd2019-05-20 18:35:02 +0200221 if (bsec_probe() != 0U) {
222 panic();
223 }
224
Yann Gautierf9d40d52019-01-17 14:41:46 +0100225 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
226 BL_CODE_END - BL_CODE_BASE,
227 MT_CODE | MT_SECURE);
228
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200229#if STM32MP_USE_STM32IMAGE
Yann Gautierb3386f72019-04-19 09:41:01 +0200230#ifdef AARCH32_SP_OPTEE
Yann Gautierb3386f72019-04-19 09:41:01 +0200231 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
232 STM32MP_OPTEE_SIZE,
233 MT_MEMORY | MT_RW | MT_SECURE);
Yann Gautier90f84d72021-07-13 14:44:09 +0200234#else
235 /* Prevent corruption of preloaded BL32 */
236 mmap_add_region(BL32_BASE, BL32_BASE,
237 BL32_LIMIT - BL32_BASE,
238 MT_RO_DATA | MT_SECURE);
Yann Gautierb3386f72019-04-19 09:41:01 +0200239#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200240#endif /* STM32MP_USE_STM32IMAGE */
241
Yann Gautierf9d40d52019-01-17 14:41:46 +0100242 /* Prevent corruption of preloaded Device Tree */
243 mmap_add_region(DTB_BASE, DTB_BASE,
244 DTB_LIMIT - DTB_BASE,
Yann Gautier3d33df62019-12-17 17:11:10 +0100245 MT_RO_DATA | MT_SECURE);
Yann Gautierf9d40d52019-01-17 14:41:46 +0100246
247 configure_mmu();
248
Yann Gautier05773eb2020-08-24 11:51:50 +0200249 if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100250 panic();
251 }
252
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100253 pwr_base = stm32mp_pwr_base();
254 rcc_base = stm32mp_rcc_base();
255
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200256 /*
257 * Disable the backup domain write protection.
258 * The protection is enable at each reset by hardware
259 * and must be disabled by software.
260 */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100261 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200262
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100263 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200264 ;
265 }
266
267 /* Reset backup domain on cold boot cases */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100268 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
269 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200270
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100271 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200272 0U) {
273 ;
274 }
275
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100276 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200277 }
278
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100279#if STM32MP15
Yann Gautiered342322019-02-15 17:33:27 +0100280 /* Disable MCKPROT */
281 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100282#endif
Yann Gautiered342322019-02-15 17:33:27 +0100283
Yann Gautierc0882f42021-04-27 18:19:13 +0200284 /*
285 * Set minimum reset pulse duration to 31ms for discrete power
286 * supplied boards.
287 */
288 if (dt_pmic_status() <= 0) {
289 mmio_clrsetbits_32(rcc_base + RCC_RDLSICR,
290 RCC_RDLSICR_MRD_MASK,
291 31U << RCC_RDLSICR_MRD_SHIFT);
292 }
293
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200294 generic_delay_timer_init();
295
Yann Gautier3d8497c2021-10-18 16:06:22 +0200296#if STM32MP_UART_PROGRAMMER
297 /* Disable programmer UART before changing clock tree */
298 if (boot_context->boot_interface_selected ==
299 BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
300 uintptr_t uart_prog_addr =
301 get_uart_address(boot_context->boot_interface_instance);
302
303 stm32_uart_stop(uart_prog_addr);
304 }
305#endif
Yann Gautier9aea69e2018-07-24 17:13:36 +0200306 if (stm32mp1_clk_probe() < 0) {
307 panic();
308 }
309
310 if (stm32mp1_clk_init() < 0) {
311 panic();
312 }
313
Yann Gautier6eef5252021-12-10 17:04:40 +0100314 stm32_save_boot_interface(boot_context->boot_interface_selected,
315 boot_context->boot_interface_instance);
Igor Opaniukf07e8f32022-06-23 21:19:26 +0300316 stm32_save_boot_auth(boot_context->auth_status,
317 boot_context->boot_partition_used_toboot);
Yann Gautier6eef5252021-12-10 17:04:40 +0100318
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100319#if STM32MP_USB_PROGRAMMER && STM32MP15
Yann Gautiercd16df32021-06-04 14:04:05 +0200320 /* Deconfigure all UART RX pins configured by ROM code */
321 stm32mp1_deconfigure_uart_pins();
322#endif
323
Yann Gautier66baa962021-10-18 14:01:00 +0200324 if (stm32mp_uart_console_setup() != 0) {
Yann Gautier69035a82018-07-05 16:48:16 +0200325 goto skip_console_init;
326 }
327
Yann Gautierc7374052019-06-04 18:02:37 +0200328 stm32mp_print_cpuinfo();
329
Yann Gautier69035a82018-07-05 16:48:16 +0200330 board_model = dt_get_board_model();
331 if (board_model != NULL) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100332 NOTICE("Model: %s\n", board_model);
Yann Gautier69035a82018-07-05 16:48:16 +0200333 }
334
Yann Gautier35dc0772019-05-13 18:34:48 +0200335 stm32mp_print_boardinfo();
336
Lionel Debieve7bd96f42019-09-03 12:22:23 +0200337 if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
338 NOTICE("Bootrom authentication %s\n",
339 (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
340 "failed" : "succeeded");
341 }
342
Yann Gautier69035a82018-07-05 16:48:16 +0200343skip_console_init:
Pascal Pailletfc7b8052021-01-29 14:48:49 +0100344 if (fixed_regulator_register() != 0) {
345 panic();
346 }
347
Yann Gautier45c1e582020-09-17 11:54:52 +0200348 if (dt_pmic_status() > 0) {
349 initialize_pmic();
Yann Gautierb2ba78e2022-01-18 10:39:52 +0100350 if (pmic_voltages_init() != 0) {
351 ERROR("PMIC voltages init failed\n");
352 panic();
353 }
Nicolas Le Bayon0b10b652019-11-18 13:13:36 +0100354 print_pmic_info_and_debug();
Yann Gautier45c1e582020-09-17 11:54:52 +0200355 }
356
357 stm32mp1_syscfg_init();
358
Yann Gautier091eab52019-06-04 18:06:34 +0200359 if (stm32_iwdg_init() < 0) {
360 panic();
361 }
362
363 stm32_iwdg_refresh();
364
Lionel Debieve7192a002020-01-28 09:02:41 +0100365 if (bsec_read_debug_conf() != 0U) {
366 if (stm32mp_is_closed_device()) {
367#if DEBUG
368 WARN("\n%s", debug_msg);
369#else
370 ERROR("***Debug opened on closed chip***\n");
371#endif
372 }
373 }
374
Nicolas Le Bayon5c66fab2020-12-02 16:23:49 +0100375#if STM32MP13
376 if (stm32_rng_init() != 0) {
377 panic();
378 }
379#endif
380
Yann Gautiercaf575b2018-07-24 17:18:19 +0200381 stm32mp1_arch_security_setup();
382
Yann Gautierf9d40d52019-01-17 14:41:46 +0100383 print_reset_reason();
384
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100385#if STM32MP15
Yann Gautier5c1dab32019-04-17 15:12:58 +0200386 update_monotonic_counter();
Yann Gautiercc5f89a2020-02-12 09:36:23 +0100387#endif
Yann Gautier5c1dab32019-04-17 15:12:58 +0200388
Yann Gautierb76c61a2020-12-16 10:17:35 +0100389 stm32mp1_syscfg_enable_io_compensation_finish();
390
Yann Gautier29f1f942021-07-13 18:07:41 +0200391#if !STM32MP_USE_STM32IMAGE
392 fconf_populate("TB_FW", STM32MP_DTB_BASE);
393#endif /* !STM32MP_USE_STM32IMAGE */
394
Yann Gautiera2e2a302019-02-14 11:13:39 +0100395 stm32mp_io_setup();
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200396}
Yann Gautierb3386f72019-04-19 09:41:01 +0200397
Yann Gautierb3386f72019-04-19 09:41:01 +0200398/*******************************************************************************
399 * This function can be used by the platforms to update/use image
400 * information for given `image_id`.
401 ******************************************************************************/
402int bl2_plat_handle_post_image_load(unsigned int image_id)
403{
404 int err = 0;
405 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
406 bl_mem_params_node_t *bl32_mem_params;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200407 bl_mem_params_node_t *pager_mem_params __unused;
408 bl_mem_params_node_t *paged_mem_params __unused;
Yann Gautier658775c2021-07-06 10:00:44 +0200409#if !STM32MP_USE_STM32IMAGE
410 const struct dyn_cfg_dtb_info_t *config_info;
411 bl_mem_params_node_t *tos_fw_mem_params;
412 unsigned int i;
Yann Gautierfd648352021-12-13 15:24:41 +0100413 unsigned int idx;
Yann Gautier658775c2021-07-06 10:00:44 +0200414 unsigned long long ddr_top __unused;
415 const unsigned int image_ids[] = {
416 BL32_IMAGE_ID,
417 BL33_IMAGE_ID,
418 HW_CONFIG_ID,
419 TOS_FW_CONFIG_ID,
420 };
421#endif /* !STM32MP_USE_STM32IMAGE */
Yann Gautierb3386f72019-04-19 09:41:01 +0200422
423 assert(bl_mem_params != NULL);
424
425 switch (image_id) {
Yann Gautier658775c2021-07-06 10:00:44 +0200426#if !STM32MP_USE_STM32IMAGE
427 case FW_CONFIG_ID:
428 /* Set global DTB info for fixed fw_config information */
Manish V Badarkhefab76282022-03-16 13:51:26 +0000429 set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
430 FW_CONFIG_ID);
Yann Gautier658775c2021-07-06 10:00:44 +0200431 fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
432
Yann Gautierfd648352021-12-13 15:24:41 +0100433 idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
434
Yann Gautier658775c2021-07-06 10:00:44 +0200435 /* Iterate through all the fw config IDs */
436 for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
Yann Gautierfd648352021-12-13 15:24:41 +0100437 if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
438 continue;
439 }
440
Yann Gautier658775c2021-07-06 10:00:44 +0200441 bl_mem_params = get_bl_mem_params_node(image_ids[i]);
442 assert(bl_mem_params != NULL);
443
444 config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
445 if (config_info == NULL) {
446 continue;
447 }
448
449 bl_mem_params->image_info.image_base = config_info->config_addr;
450 bl_mem_params->image_info.image_max_size = config_info->config_max_size;
451
452 bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
453
454 switch (image_ids[i]) {
455 case BL32_IMAGE_ID:
456 bl_mem_params->ep_info.pc = config_info->config_addr;
457
458 /* In case of OPTEE, initialize address space with tos_fw addr */
459 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
Yann Gautierc6f77b02022-05-06 09:50:43 +0200460 assert(pager_mem_params != NULL);
Yann Gautier658775c2021-07-06 10:00:44 +0200461 pager_mem_params->image_info.image_base = config_info->config_addr;
462 pager_mem_params->image_info.image_max_size =
463 config_info->config_max_size;
464
465 /* Init base and size for pager if exist */
466 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
Yann Gautiere622a3d2022-06-20 11:43:17 +0200467 if (paged_mem_params != NULL) {
468 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
469 (dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
470 STM32MP_DDR_SHMEM_SIZE);
471 paged_mem_params->image_info.image_max_size =
472 STM32MP_DDR_S_SIZE;
473 }
Yann Gautier658775c2021-07-06 10:00:44 +0200474 break;
475
476 case BL33_IMAGE_ID:
477 bl_mem_params->ep_info.pc = config_info->config_addr;
478 break;
479
480 case HW_CONFIG_ID:
481 case TOS_FW_CONFIG_ID:
482 break;
483
484 default:
485 return -EINVAL;
486 }
487 }
488 break;
489#endif /* !STM32MP_USE_STM32IMAGE */
490
Yann Gautierb3386f72019-04-19 09:41:01 +0200491 case BL32_IMAGE_ID:
Yann Gautier90f84d72021-07-13 14:44:09 +0200492 if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
Yann Gautiere622a3d2022-06-20 11:43:17 +0200493 image_info_t *paged_image_info = NULL;
494
Yann Gautier90f84d72021-07-13 14:44:09 +0200495 /* BL32 is OP-TEE header */
496 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
497 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
Yann Gautiere622a3d2022-06-20 11:43:17 +0200498 assert(pager_mem_params != NULL);
499
Yann Gautier90f84d72021-07-13 14:44:09 +0200500 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
Yann Gautiere622a3d2022-06-20 11:43:17 +0200501 if (paged_mem_params != NULL) {
502 paged_image_info = &paged_mem_params->image_info;
503 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200504
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200505#if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
Yann Gautier90f84d72021-07-13 14:44:09 +0200506 /* Set OP-TEE extra image load areas at run-time */
507 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
508 pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
Yann Gautierb3386f72019-04-19 09:41:01 +0200509
Yann Gautier90f84d72021-07-13 14:44:09 +0200510 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
511 dt_get_ddr_size() -
512 STM32MP_DDR_S_SIZE -
513 STM32MP_DDR_SHMEM_SIZE;
514 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200515#endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
Yann Gautierb3386f72019-04-19 09:41:01 +0200516
Yann Gautier90f84d72021-07-13 14:44:09 +0200517 err = parse_optee_header(&bl_mem_params->ep_info,
518 &pager_mem_params->image_info,
Yann Gautiere622a3d2022-06-20 11:43:17 +0200519 paged_image_info);
520 if (err != 0) {
Yann Gautier90f84d72021-07-13 14:44:09 +0200521 ERROR("OPTEE header parse error.\n");
522 panic();
523 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200524
Yann Gautier90f84d72021-07-13 14:44:09 +0200525 /* Set optee boot info from parsed header data */
Yann Gautiere622a3d2022-06-20 11:43:17 +0200526 if (paged_mem_params != NULL) {
527 bl_mem_params->ep_info.args.arg0 =
528 paged_mem_params->image_info.image_base;
529 } else {
530 bl_mem_params->ep_info.args.arg0 = 0U;
531 }
532
533 bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */
534 bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200535 } else {
536#if !STM32MP_USE_STM32IMAGE
537 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
Yann Gautier658775c2021-07-06 10:00:44 +0200538 tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
Yann Gautierc6f77b02022-05-06 09:50:43 +0200539 assert(tos_fw_mem_params != NULL);
Yann Gautier658775c2021-07-06 10:00:44 +0200540 bl_mem_params->image_info.image_max_size +=
541 tos_fw_mem_params->image_info.image_max_size;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200542#endif /* !STM32MP_USE_STM32IMAGE */
543 bl_mem_params->ep_info.args.arg0 = 0;
Yann Gautier90f84d72021-07-13 14:44:09 +0200544 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200545 break;
546
547 case BL33_IMAGE_ID:
548 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
549 assert(bl32_mem_params != NULL);
550 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
Sughosh Ganu03e2f802021-12-01 15:56:27 +0530551#if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT
552 stm32mp1_fwu_set_boot_idx();
553#endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */
Yann Gautierb3386f72019-04-19 09:41:01 +0200554 break;
555
556 default:
557 /* Do nothing in default case */
558 break;
559 }
560
Yann Gautiera3bd8d12021-06-18 11:33:26 +0200561#if STM32MP_SDMMC || STM32MP_EMMC
562 /*
563 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
564 * We take the worst case which is 2 MMC blocks.
565 */
566 if ((image_id != FW_CONFIG_ID) &&
567 ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
568 inv_dcache_range(bl_mem_params->image_info.image_base +
569 bl_mem_params->image_info.image_size,
570 2U * MMC_BLOCK_SIZE);
571 }
572#endif /* STM32MP_SDMMC || STM32MP_EMMC */
573
Yann Gautierb3386f72019-04-19 09:41:01 +0200574 return err;
575}
Yann Gautierd2d9b962021-08-16 11:58:01 +0200576
577void bl2_el3_plat_prepare_exit(void)
578{
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200579 uint16_t boot_itf = stm32mp_get_boot_itf_selected();
580
581 switch (boot_itf) {
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200582#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
583 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200584 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
585 /* Invalidate the downloaded buffer used with io_memmap */
586 inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
587 break;
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200588#endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200589 default:
590 /* Do nothing in default case */
591 break;
592 }
593
Yann Gautierd2d9b962021-08-16 11:58:01 +0200594 stm32mp1_security_setup();
595}