blob: 7de264ba06fab9fd5e97e55967e4fcb715e58099 [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautiera45433b2019-01-16 18:31:00 +01002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier4b0c72a2018-07-16 10:54:09 +02007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
Yann Gautier4b0c72a2018-07-16 10:54:09 +020010#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/desc_image_load.h>
16#include <drivers/delay_timer.h>
17#include <drivers/generic_delay_timer.h>
Yann Gautier3edc7c32019-05-20 19:17:08 +020018#include <drivers/st/bsec.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/st/stm32_console.h>
Yann Gautier091eab52019-06-04 18:06:34 +020020#include <drivers/st/stm32_iwdg.h>
Yann Gautiera45433b2019-01-16 18:31:00 +010021#include <drivers/st/stm32mp_pmic.h>
Yann Gautiera2e2a302019-02-14 11:13:39 +010022#include <drivers/st/stm32mp_reset.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <drivers/st/stm32mp1_clk.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <drivers/st/stm32mp1_pwr.h>
25#include <drivers/st/stm32mp1_ram.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/mmio.h>
Yann Gautierb3386f72019-04-19 09:41:01 +020027#include <lib/optee_utils.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/xlat_tables/xlat_tables_v2.h>
29#include <plat/common/platform.h>
30
Yann Gautier8593e442018-11-14 18:46:15 +010031#include <stm32mp1_context.h>
Yann Gautier091eab52019-06-04 18:06:34 +020032#include <stm32mp1_dbgmcu.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020033
Yann Gautier8593e442018-11-14 18:46:15 +010034static struct console_stm32 console;
35
Yann Gautierf9d40d52019-01-17 14:41:46 +010036static void print_reset_reason(void)
37{
Yann Gautier3d78a2e2019-02-14 11:01:20 +010038 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
Yann Gautierf9d40d52019-01-17 14:41:46 +010039
40 if (rstsr == 0U) {
41 WARN("Reset reason unknown\n");
42 return;
43 }
44
45 INFO("Reset reason (0x%x):\n", rstsr);
46
47 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
48 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
49 INFO("System exits from STANDBY\n");
50 return;
51 }
52
53 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
54 INFO("MPU exits from CSTANDBY\n");
55 return;
56 }
57 }
58
59 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
60 INFO(" Power-on Reset (rst_por)\n");
61 return;
62 }
63
64 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
65 INFO(" Brownout Reset (rst_bor)\n");
66 return;
67 }
68
69 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
70 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
71 INFO(" System reset generated by MCU (MCSYSRST)\n");
72 } else {
73 INFO(" Local reset generated by MCU (MCSYSRST)\n");
74 }
75 return;
76 }
77
78 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
79 INFO(" System reset generated by MPU (MPSYSRST)\n");
80 return;
81 }
82
83 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
84 INFO(" Reset due to a clock failure on HSE\n");
85 return;
86 }
87
88 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
89 INFO(" IWDG1 Reset (rst_iwdg1)\n");
90 return;
91 }
92
93 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
94 INFO(" IWDG2 Reset (rst_iwdg2)\n");
95 return;
96 }
97
98 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
99 INFO(" MPU Processor 0 Reset\n");
100 return;
101 }
102
103 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
104 INFO(" MPU Processor 1 Reset\n");
105 return;
106 }
107
108 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
109 INFO(" Pad Reset from NRST\n");
110 return;
111 }
112
113 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
114 INFO(" Reset due to a failure of VDD_CORE\n");
115 return;
116 }
117
118 ERROR(" Unidentified reset reason\n");
119}
120
121void bl2_el3_early_platform_setup(u_register_t arg0,
122 u_register_t arg1 __unused,
123 u_register_t arg2 __unused,
124 u_register_t arg3 __unused)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200125{
Yann Gautiera2e2a302019-02-14 11:13:39 +0100126 stm32mp_save_boot_ctx_address(arg0);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200127}
128
129void bl2_platform_setup(void)
130{
Yann Gautiercaf575b2018-07-24 17:18:19 +0200131 int ret;
132
Yann Gautierf3928f62019-02-14 11:15:03 +0100133 if (dt_pmic_status() > 0) {
Yann Gautierbb836ee2018-07-16 17:55:07 +0200134 initialize_pmic();
135 }
136
Yann Gautiercaf575b2018-07-24 17:18:19 +0200137 ret = stm32mp1_ddr_probe();
138 if (ret < 0) {
139 ERROR("Invalid DDR init: error %d\n", ret);
140 panic();
141 }
142
Yann Gautierb3386f72019-04-19 09:41:01 +0200143#ifdef AARCH32_SP_OPTEE
144 INFO("BL2 runs OP-TEE setup\n");
145 /* Initialize tzc400 after DDR initialization */
146 stm32mp1_security_setup();
147#else
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200148 INFO("BL2 runs SP_MIN setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200149#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200150}
151
152void bl2_el3_plat_arch_setup(void)
153{
Yann Gautier69035a82018-07-05 16:48:16 +0200154 int32_t result;
Yann Gautierf9d40d52019-01-17 14:41:46 +0100155 struct dt_node_info dt_uart_info;
Yann Gautier69035a82018-07-05 16:48:16 +0200156 const char *board_model;
Yann Gautier41934662018-07-20 11:36:05 +0200157 boot_api_context_t *boot_context =
Yann Gautiera2e2a302019-02-14 11:13:39 +0100158 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
Yann Gautier69035a82018-07-05 16:48:16 +0200159 uint32_t clk_rate;
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100160 uintptr_t pwr_base;
161 uintptr_t rcc_base;
Yann Gautier41934662018-07-20 11:36:05 +0200162
Yann Gautierf9d40d52019-01-17 14:41:46 +0100163 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
164 BL_CODE_END - BL_CODE_BASE,
165 MT_CODE | MT_SECURE);
166
Yann Gautierb3386f72019-04-19 09:41:01 +0200167#ifdef AARCH32_SP_OPTEE
168 /* OP-TEE image needs post load processing: keep RAM read/write */
169 mmap_add_region(STM32MP_DDR_BASE + dt_get_ddr_size() -
170 STM32MP_DDR_S_SIZE - STM32MP_DDR_SHMEM_SIZE,
171 STM32MP_DDR_BASE + dt_get_ddr_size() -
172 STM32MP_DDR_S_SIZE - STM32MP_DDR_SHMEM_SIZE,
173 STM32MP_DDR_S_SIZE,
174 MT_MEMORY | MT_RW | MT_SECURE);
175
176 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
177 STM32MP_OPTEE_SIZE,
178 MT_MEMORY | MT_RW | MT_SECURE);
179#else
Yann Gautierf9d40d52019-01-17 14:41:46 +0100180 /* Prevent corruption of preloaded BL32 */
181 mmap_add_region(BL32_BASE, BL32_BASE,
182 BL32_LIMIT - BL32_BASE,
183 MT_MEMORY | MT_RO | MT_SECURE);
184
Yann Gautierb3386f72019-04-19 09:41:01 +0200185#endif
Yann Gautierf9d40d52019-01-17 14:41:46 +0100186 /* Map non secure DDR for BL33 load and DDR training area restore */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100187 mmap_add_region(STM32MP_DDR_BASE,
188 STM32MP_DDR_BASE,
189 STM32MP_DDR_MAX_SIZE,
Yann Gautierf9d40d52019-01-17 14:41:46 +0100190 MT_MEMORY | MT_RW | MT_NS);
191
192 /* Prevent corruption of preloaded Device Tree */
193 mmap_add_region(DTB_BASE, DTB_BASE,
194 DTB_LIMIT - DTB_BASE,
195 MT_MEMORY | MT_RO | MT_SECURE);
196
197 configure_mmu();
198
199 if (dt_open_and_check() < 0) {
200 panic();
201 }
202
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100203 pwr_base = stm32mp_pwr_base();
204 rcc_base = stm32mp_rcc_base();
205
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200206 /*
207 * Disable the backup domain write protection.
208 * The protection is enable at each reset by hardware
209 * and must be disabled by software.
210 */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100211 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200212
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100213 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200214 ;
215 }
216
Yann Gautier3edc7c32019-05-20 19:17:08 +0200217 if (bsec_probe() != 0) {
218 panic();
219 }
220
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200221 /* Reset backup domain on cold boot cases */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100222 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
223 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200224
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100225 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200226 0U) {
227 ;
228 }
229
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100230 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200231 }
232
Yann Gautiered342322019-02-15 17:33:27 +0100233 /* Disable MCKPROT */
234 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
235
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200236 generic_delay_timer_init();
237
Yann Gautier9aea69e2018-07-24 17:13:36 +0200238 if (stm32mp1_clk_probe() < 0) {
239 panic();
240 }
241
242 if (stm32mp1_clk_init() < 0) {
243 panic();
244 }
245
Yann Gautier3edc7c32019-05-20 19:17:08 +0200246 stm32mp1_syscfg_init();
247
Yann Gautierf9d40d52019-01-17 14:41:46 +0100248 result = dt_get_stdout_uart_info(&dt_uart_info);
Yann Gautier69035a82018-07-05 16:48:16 +0200249
250 if ((result <= 0) ||
Yann Gautierf9d40d52019-01-17 14:41:46 +0100251 (dt_uart_info.status == 0U) ||
252 (dt_uart_info.clock < 0) ||
253 (dt_uart_info.reset < 0)) {
Yann Gautier69035a82018-07-05 16:48:16 +0200254 goto skip_console_init;
255 }
256
257 if (dt_set_stdout_pinctrl() != 0) {
258 goto skip_console_init;
259 }
260
Yann Gautiere4a3c352019-02-14 10:53:33 +0100261 stm32mp_clk_enable((unsigned long)dt_uart_info.clock);
Yann Gautier69035a82018-07-05 16:48:16 +0200262
Yann Gautiera2e2a302019-02-14 11:13:39 +0100263 stm32mp_reset_assert((uint32_t)dt_uart_info.reset);
Yann Gautier69035a82018-07-05 16:48:16 +0200264 udelay(2);
Yann Gautiera2e2a302019-02-14 11:13:39 +0100265 stm32mp_reset_deassert((uint32_t)dt_uart_info.reset);
Yann Gautier69035a82018-07-05 16:48:16 +0200266 mdelay(1);
267
Yann Gautiera2e2a302019-02-14 11:13:39 +0100268 clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock);
Yann Gautier69035a82018-07-05 16:48:16 +0200269
Yann Gautierf9d40d52019-01-17 14:41:46 +0100270 if (console_stm32_register(dt_uart_info.base, clk_rate,
Yann Gautiera2e2a302019-02-14 11:13:39 +0100271 STM32MP_UART_BAUDRATE, &console) == 0) {
Yann Gautier69035a82018-07-05 16:48:16 +0200272 panic();
273 }
274
275 board_model = dt_get_board_model();
276 if (board_model != NULL) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100277 NOTICE("Model: %s\n", board_model);
Yann Gautier69035a82018-07-05 16:48:16 +0200278 }
279
280skip_console_init:
Yann Gautier091eab52019-06-04 18:06:34 +0200281 if (stm32_iwdg_init() < 0) {
282 panic();
283 }
284
285 stm32_iwdg_refresh();
286
287 result = stm32mp1_dbgmcu_freeze_iwdg2();
288 if (result != 0) {
289 INFO("IWDG2 freeze error : %i\n", result);
290 }
Yann Gautier69035a82018-07-05 16:48:16 +0200291
Yann Gautier41934662018-07-20 11:36:05 +0200292 if (stm32_save_boot_interface(boot_context->boot_interface_selected,
293 boot_context->boot_interface_instance) !=
294 0) {
295 ERROR("Cannot save boot interface\n");
296 }
297
Yann Gautiercaf575b2018-07-24 17:18:19 +0200298 stm32mp1_arch_security_setup();
299
Yann Gautierf9d40d52019-01-17 14:41:46 +0100300 print_reset_reason();
301
Yann Gautiera2e2a302019-02-14 11:13:39 +0100302 stm32mp_io_setup();
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200303}
Yann Gautierb3386f72019-04-19 09:41:01 +0200304
305#if defined(AARCH32_SP_OPTEE)
306/*******************************************************************************
307 * This function can be used by the platforms to update/use image
308 * information for given `image_id`.
309 ******************************************************************************/
310int bl2_plat_handle_post_image_load(unsigned int image_id)
311{
312 int err = 0;
313 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
314 bl_mem_params_node_t *bl32_mem_params;
315 bl_mem_params_node_t *pager_mem_params;
316 bl_mem_params_node_t *paged_mem_params;
317
318 assert(bl_mem_params != NULL);
319
320 switch (image_id) {
321 case BL32_IMAGE_ID:
322 bl_mem_params->ep_info.pc =
323 bl_mem_params->image_info.image_base;
324
325 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
326 assert(pager_mem_params != NULL);
327 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
328 pager_mem_params->image_info.image_max_size =
329 STM32MP_OPTEE_SIZE;
330
331 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
332 assert(paged_mem_params != NULL);
333 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
334 (dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
335 STM32MP_DDR_SHMEM_SIZE);
336 paged_mem_params->image_info.image_max_size =
337 STM32MP_DDR_S_SIZE;
338
339 err = parse_optee_header(&bl_mem_params->ep_info,
340 &pager_mem_params->image_info,
341 &paged_mem_params->image_info);
342 if (err) {
343 ERROR("OPTEE header parse error.\n");
344 panic();
345 }
346
347 /* Set optee boot info from parsed header data */
348 bl_mem_params->ep_info.pc =
349 pager_mem_params->image_info.image_base;
350 bl_mem_params->ep_info.args.arg0 =
351 paged_mem_params->image_info.image_base;
352 bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
353 bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
354 break;
355
356 case BL33_IMAGE_ID:
357 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
358 assert(bl32_mem_params != NULL);
359 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
360 break;
361
362 default:
363 /* Do nothing in default case */
364 break;
365 }
366
367 return err;
368}
369#endif