blob: 1a62de8808a6b898f824ec4b1e3ca25d2bd83edc [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautierdca61542021-02-10 18:19:23 +01002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier4b0c72a2018-07-16 10:54:09 +02007#include <assert.h>
Yann Gautier658775c2021-07-06 10:00:44 +02008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <string.h>
10
Yann Gautier4b0c72a2018-07-16 10:54:09 +020011#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012
13#include <arch_helpers.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <common/desc_image_load.h>
17#include <drivers/delay_timer.h>
18#include <drivers/generic_delay_timer.h>
Yann Gautiera3bd8d12021-06-18 11:33:26 +020019#include <drivers/mmc.h>
Yann Gautier3edc7c32019-05-20 19:17:08 +020020#include <drivers/st/bsec.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <drivers/st/stm32_console.h>
Yann Gautier091eab52019-06-04 18:06:34 +020022#include <drivers/st/stm32_iwdg.h>
Yann Gautiera45433b2019-01-16 18:31:00 +010023#include <drivers/st/stm32mp_pmic.h>
Yann Gautiera2e2a302019-02-14 11:13:39 +010024#include <drivers/st/stm32mp_reset.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <drivers/st/stm32mp1_clk.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <drivers/st/stm32mp1_pwr.h>
27#include <drivers/st/stm32mp1_ram.h>
Yann Gautier658775c2021-07-06 10:00:44 +020028#include <lib/fconf/fconf.h>
29#include <lib/fconf/fconf_dyn_cfg_getter.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000030#include <lib/mmio.h>
Yann Gautierb3386f72019-04-19 09:41:01 +020031#include <lib/optee_utils.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/xlat_tables/xlat_tables_v2.h>
33#include <plat/common/platform.h>
34
Yann Gautier091eab52019-06-04 18:06:34 +020035#include <stm32mp1_dbgmcu.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020036
Etienne Carrieref02647a2019-12-08 08:14:40 +010037#define RESET_TIMEOUT_US_1MS 1000U
38
Andre Przywara678c6fa2020-01-25 00:58:35 +000039static console_t console;
Lionel Debieve7bd96f42019-09-03 12:22:23 +020040static struct stm32mp_auth_ops stm32mp1_auth_ops;
Yann Gautier8593e442018-11-14 18:46:15 +010041
Yann Gautierf9d40d52019-01-17 14:41:46 +010042static void print_reset_reason(void)
43{
Yann Gautier3d78a2e2019-02-14 11:01:20 +010044 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
Yann Gautierf9d40d52019-01-17 14:41:46 +010045
46 if (rstsr == 0U) {
47 WARN("Reset reason unknown\n");
48 return;
49 }
50
51 INFO("Reset reason (0x%x):\n", rstsr);
52
53 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
54 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
55 INFO("System exits from STANDBY\n");
56 return;
57 }
58
59 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
60 INFO("MPU exits from CSTANDBY\n");
61 return;
62 }
63 }
64
65 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
66 INFO(" Power-on Reset (rst_por)\n");
67 return;
68 }
69
70 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
71 INFO(" Brownout Reset (rst_bor)\n");
72 return;
73 }
74
75 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
76 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
77 INFO(" System reset generated by MCU (MCSYSRST)\n");
78 } else {
79 INFO(" Local reset generated by MCU (MCSYSRST)\n");
80 }
81 return;
82 }
83
84 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
85 INFO(" System reset generated by MPU (MPSYSRST)\n");
86 return;
87 }
88
89 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
90 INFO(" Reset due to a clock failure on HSE\n");
91 return;
92 }
93
94 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
95 INFO(" IWDG1 Reset (rst_iwdg1)\n");
96 return;
97 }
98
99 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
100 INFO(" IWDG2 Reset (rst_iwdg2)\n");
101 return;
102 }
103
104 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
105 INFO(" MPU Processor 0 Reset\n");
106 return;
107 }
108
109 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
110 INFO(" MPU Processor 1 Reset\n");
111 return;
112 }
113
114 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
115 INFO(" Pad Reset from NRST\n");
116 return;
117 }
118
119 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
120 INFO(" Reset due to a failure of VDD_CORE\n");
121 return;
122 }
123
124 ERROR(" Unidentified reset reason\n");
125}
126
127void bl2_el3_early_platform_setup(u_register_t arg0,
128 u_register_t arg1 __unused,
129 u_register_t arg2 __unused,
130 u_register_t arg3 __unused)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200131{
Yann Gautiera2e2a302019-02-14 11:13:39 +0100132 stm32mp_save_boot_ctx_address(arg0);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200133}
134
135void bl2_platform_setup(void)
136{
Yann Gautiercaf575b2018-07-24 17:18:19 +0200137 int ret;
138
Yann Gautierf3928f62019-02-14 11:15:03 +0100139 if (dt_pmic_status() > 0) {
Yann Gautierbb836ee2018-07-16 17:55:07 +0200140 initialize_pmic();
141 }
142
Yann Gautiercaf575b2018-07-24 17:18:19 +0200143 ret = stm32mp1_ddr_probe();
144 if (ret < 0) {
145 ERROR("Invalid DDR init: error %d\n", ret);
146 panic();
147 }
148
Yann Gautierf3bd87e2020-09-04 15:55:53 +0200149 /* Map DDR for binary load, now with cacheable attribute */
Yann Gautiera55169b2020-01-10 18:18:59 +0100150 ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
Yann Gautierf3bd87e2020-09-04 15:55:53 +0200151 STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
152 if (ret < 0) {
153 ERROR("DDR mapping: error %d\n", ret);
154 panic();
155 }
Yann Gautiera55169b2020-01-10 18:18:59 +0100156
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200157#if STM32MP_USE_STM32IMAGE
Yann Gautierb3386f72019-04-19 09:41:01 +0200158#ifdef AARCH32_SP_OPTEE
159 INFO("BL2 runs OP-TEE setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200160#else
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200161 INFO("BL2 runs SP_MIN setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200162#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200163#endif /* STM32MP_USE_STM32IMAGE */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200164}
165
166void bl2_el3_plat_arch_setup(void)
167{
Yann Gautier69035a82018-07-05 16:48:16 +0200168 int32_t result;
Yann Gautierf9d40d52019-01-17 14:41:46 +0100169 struct dt_node_info dt_uart_info;
Yann Gautier69035a82018-07-05 16:48:16 +0200170 const char *board_model;
Yann Gautier41934662018-07-20 11:36:05 +0200171 boot_api_context_t *boot_context =
Yann Gautiera2e2a302019-02-14 11:13:39 +0100172 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
Yann Gautier69035a82018-07-05 16:48:16 +0200173 uint32_t clk_rate;
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100174 uintptr_t pwr_base;
175 uintptr_t rcc_base;
Yann Gautier41934662018-07-20 11:36:05 +0200176
Yann Gautierf9d40d52019-01-17 14:41:46 +0100177 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
178 BL_CODE_END - BL_CODE_BASE,
179 MT_CODE | MT_SECURE);
180
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200181#if STM32MP_USE_STM32IMAGE
Yann Gautierb3386f72019-04-19 09:41:01 +0200182#ifdef AARCH32_SP_OPTEE
Yann Gautierb3386f72019-04-19 09:41:01 +0200183 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
184 STM32MP_OPTEE_SIZE,
185 MT_MEMORY | MT_RW | MT_SECURE);
Yann Gautier90f84d72021-07-13 14:44:09 +0200186#else
187 /* Prevent corruption of preloaded BL32 */
188 mmap_add_region(BL32_BASE, BL32_BASE,
189 BL32_LIMIT - BL32_BASE,
190 MT_RO_DATA | MT_SECURE);
Yann Gautierb3386f72019-04-19 09:41:01 +0200191#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200192#endif /* STM32MP_USE_STM32IMAGE */
193
Yann Gautierf9d40d52019-01-17 14:41:46 +0100194 /* Prevent corruption of preloaded Device Tree */
195 mmap_add_region(DTB_BASE, DTB_BASE,
196 DTB_LIMIT - DTB_BASE,
Yann Gautier3d33df62019-12-17 17:11:10 +0100197 MT_RO_DATA | MT_SECURE);
Yann Gautierf9d40d52019-01-17 14:41:46 +0100198
199 configure_mmu();
200
Yann Gautier05773eb2020-08-24 11:51:50 +0200201 if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100202 panic();
203 }
204
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100205 pwr_base = stm32mp_pwr_base();
206 rcc_base = stm32mp_rcc_base();
207
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200208 /*
209 * Disable the backup domain write protection.
210 * The protection is enable at each reset by hardware
211 * and must be disabled by software.
212 */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100213 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200214
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100215 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200216 ;
217 }
218
Yann Gautier3edc7c32019-05-20 19:17:08 +0200219 if (bsec_probe() != 0) {
220 panic();
221 }
222
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200223 /* Reset backup domain on cold boot cases */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100224 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
225 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200226
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100227 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200228 0U) {
229 ;
230 }
231
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100232 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200233 }
234
Yann Gautiered342322019-02-15 17:33:27 +0100235 /* Disable MCKPROT */
236 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
237
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200238 generic_delay_timer_init();
239
Yann Gautier9aea69e2018-07-24 17:13:36 +0200240 if (stm32mp1_clk_probe() < 0) {
241 panic();
242 }
243
244 if (stm32mp1_clk_init() < 0) {
245 panic();
246 }
247
Yann Gautier3edc7c32019-05-20 19:17:08 +0200248 stm32mp1_syscfg_init();
249
Yann Gautier6eef5252021-12-10 17:04:40 +0100250 stm32_save_boot_interface(boot_context->boot_interface_selected,
251 boot_context->boot_interface_instance);
252
Yann Gautiercd16df32021-06-04 14:04:05 +0200253#if STM32MP_USB_PROGRAMMER
254 /* Deconfigure all UART RX pins configured by ROM code */
255 stm32mp1_deconfigure_uart_pins();
256#endif
257
Yann Gautierf9d40d52019-01-17 14:41:46 +0100258 result = dt_get_stdout_uart_info(&dt_uart_info);
Yann Gautier69035a82018-07-05 16:48:16 +0200259
260 if ((result <= 0) ||
Yann Gautierf9d40d52019-01-17 14:41:46 +0100261 (dt_uart_info.status == 0U) ||
262 (dt_uart_info.clock < 0) ||
263 (dt_uart_info.reset < 0)) {
Yann Gautier69035a82018-07-05 16:48:16 +0200264 goto skip_console_init;
265 }
266
267 if (dt_set_stdout_pinctrl() != 0) {
268 goto skip_console_init;
269 }
270
Yann Gautiere4a3c352019-02-14 10:53:33 +0100271 stm32mp_clk_enable((unsigned long)dt_uart_info.clock);
Yann Gautier69035a82018-07-05 16:48:16 +0200272
Etienne Carrieref02647a2019-12-08 08:14:40 +0100273 if (stm32mp_reset_assert((uint32_t)dt_uart_info.reset,
274 RESET_TIMEOUT_US_1MS) != 0) {
275 panic();
276 }
277
Yann Gautier69035a82018-07-05 16:48:16 +0200278 udelay(2);
Etienne Carrieref02647a2019-12-08 08:14:40 +0100279
280 if (stm32mp_reset_deassert((uint32_t)dt_uart_info.reset,
281 RESET_TIMEOUT_US_1MS) != 0) {
282 panic();
283 }
284
Yann Gautier69035a82018-07-05 16:48:16 +0200285 mdelay(1);
286
Yann Gautiera2e2a302019-02-14 11:13:39 +0100287 clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock);
Yann Gautier69035a82018-07-05 16:48:16 +0200288
Yann Gautierf9d40d52019-01-17 14:41:46 +0100289 if (console_stm32_register(dt_uart_info.base, clk_rate,
Yann Gautiera2e2a302019-02-14 11:13:39 +0100290 STM32MP_UART_BAUDRATE, &console) == 0) {
Yann Gautier69035a82018-07-05 16:48:16 +0200291 panic();
292 }
293
Andre Przywara678c6fa2020-01-25 00:58:35 +0000294 console_set_scope(&console, CONSOLE_FLAG_BOOT |
Yann Gautiera30e5f72019-09-04 11:55:10 +0200295 CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF);
296
Yann Gautierc7374052019-06-04 18:02:37 +0200297 stm32mp_print_cpuinfo();
298
Yann Gautier69035a82018-07-05 16:48:16 +0200299 board_model = dt_get_board_model();
300 if (board_model != NULL) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100301 NOTICE("Model: %s\n", board_model);
Yann Gautier69035a82018-07-05 16:48:16 +0200302 }
303
Yann Gautier35dc0772019-05-13 18:34:48 +0200304 stm32mp_print_boardinfo();
305
Lionel Debieve7bd96f42019-09-03 12:22:23 +0200306 if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
307 NOTICE("Bootrom authentication %s\n",
308 (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
309 "failed" : "succeeded");
310 }
311
Yann Gautier69035a82018-07-05 16:48:16 +0200312skip_console_init:
Yann Gautier091eab52019-06-04 18:06:34 +0200313 if (stm32_iwdg_init() < 0) {
314 panic();
315 }
316
317 stm32_iwdg_refresh();
318
319 result = stm32mp1_dbgmcu_freeze_iwdg2();
320 if (result != 0) {
321 INFO("IWDG2 freeze error : %i\n", result);
322 }
Yann Gautier69035a82018-07-05 16:48:16 +0200323
Lionel Debieve7bd96f42019-09-03 12:22:23 +0200324 stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key;
325 stm32mp1_auth_ops.verify_signature =
326 boot_context->bootrom_ecdsa_verify_signature;
327
328 stm32mp_init_auth(&stm32mp1_auth_ops);
329
Yann Gautiercaf575b2018-07-24 17:18:19 +0200330 stm32mp1_arch_security_setup();
331
Yann Gautierf9d40d52019-01-17 14:41:46 +0100332 print_reset_reason();
333
Yann Gautier29f1f942021-07-13 18:07:41 +0200334#if !STM32MP_USE_STM32IMAGE
335 fconf_populate("TB_FW", STM32MP_DTB_BASE);
336#endif /* !STM32MP_USE_STM32IMAGE */
337
Yann Gautiera2e2a302019-02-14 11:13:39 +0100338 stm32mp_io_setup();
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200339}
Yann Gautierb3386f72019-04-19 09:41:01 +0200340
Yann Gautierb3386f72019-04-19 09:41:01 +0200341/*******************************************************************************
342 * This function can be used by the platforms to update/use image
343 * information for given `image_id`.
344 ******************************************************************************/
345int bl2_plat_handle_post_image_load(unsigned int image_id)
346{
347 int err = 0;
348 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
349 bl_mem_params_node_t *bl32_mem_params;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200350 bl_mem_params_node_t *pager_mem_params __unused;
351 bl_mem_params_node_t *paged_mem_params __unused;
Yann Gautier658775c2021-07-06 10:00:44 +0200352#if !STM32MP_USE_STM32IMAGE
353 const struct dyn_cfg_dtb_info_t *config_info;
354 bl_mem_params_node_t *tos_fw_mem_params;
355 unsigned int i;
356 unsigned long long ddr_top __unused;
357 const unsigned int image_ids[] = {
358 BL32_IMAGE_ID,
359 BL33_IMAGE_ID,
360 HW_CONFIG_ID,
361 TOS_FW_CONFIG_ID,
362 };
363#endif /* !STM32MP_USE_STM32IMAGE */
Yann Gautierb3386f72019-04-19 09:41:01 +0200364
365 assert(bl_mem_params != NULL);
366
367 switch (image_id) {
Yann Gautier658775c2021-07-06 10:00:44 +0200368#if !STM32MP_USE_STM32IMAGE
369 case FW_CONFIG_ID:
370 /* Set global DTB info for fixed fw_config information */
371 set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID);
372 fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
373
374 /* Iterate through all the fw config IDs */
375 for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
376 bl_mem_params = get_bl_mem_params_node(image_ids[i]);
377 assert(bl_mem_params != NULL);
378
379 config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
380 if (config_info == NULL) {
381 continue;
382 }
383
384 bl_mem_params->image_info.image_base = config_info->config_addr;
385 bl_mem_params->image_info.image_max_size = config_info->config_max_size;
386
387 bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
388
389 switch (image_ids[i]) {
390 case BL32_IMAGE_ID:
391 bl_mem_params->ep_info.pc = config_info->config_addr;
392
393 /* In case of OPTEE, initialize address space with tos_fw addr */
394 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
395 pager_mem_params->image_info.image_base = config_info->config_addr;
396 pager_mem_params->image_info.image_max_size =
397 config_info->config_max_size;
398
399 /* Init base and size for pager if exist */
400 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
401 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
402 (dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
403 STM32MP_DDR_SHMEM_SIZE);
404 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
405 break;
406
407 case BL33_IMAGE_ID:
408 bl_mem_params->ep_info.pc = config_info->config_addr;
409 break;
410
411 case HW_CONFIG_ID:
412 case TOS_FW_CONFIG_ID:
413 break;
414
415 default:
416 return -EINVAL;
417 }
418 }
419 break;
420#endif /* !STM32MP_USE_STM32IMAGE */
421
Yann Gautierb3386f72019-04-19 09:41:01 +0200422 case BL32_IMAGE_ID:
Yann Gautier90f84d72021-07-13 14:44:09 +0200423 if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
424 /* BL32 is OP-TEE header */
425 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
426 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
427 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
428 assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
Yann Gautierb3386f72019-04-19 09:41:01 +0200429
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200430#if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
Yann Gautier90f84d72021-07-13 14:44:09 +0200431 /* Set OP-TEE extra image load areas at run-time */
432 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
433 pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
Yann Gautierb3386f72019-04-19 09:41:01 +0200434
Yann Gautier90f84d72021-07-13 14:44:09 +0200435 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
436 dt_get_ddr_size() -
437 STM32MP_DDR_S_SIZE -
438 STM32MP_DDR_SHMEM_SIZE;
439 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200440#endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
Yann Gautierb3386f72019-04-19 09:41:01 +0200441
Yann Gautier90f84d72021-07-13 14:44:09 +0200442 err = parse_optee_header(&bl_mem_params->ep_info,
443 &pager_mem_params->image_info,
444 &paged_mem_params->image_info);
445 if (err) {
446 ERROR("OPTEE header parse error.\n");
447 panic();
448 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200449
Yann Gautier90f84d72021-07-13 14:44:09 +0200450 /* Set optee boot info from parsed header data */
451 bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
452 bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
453 bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200454 } else {
455#if !STM32MP_USE_STM32IMAGE
456 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
Yann Gautier658775c2021-07-06 10:00:44 +0200457 tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
458 bl_mem_params->image_info.image_max_size +=
459 tos_fw_mem_params->image_info.image_max_size;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200460#endif /* !STM32MP_USE_STM32IMAGE */
461 bl_mem_params->ep_info.args.arg0 = 0;
Yann Gautier90f84d72021-07-13 14:44:09 +0200462 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200463 break;
464
465 case BL33_IMAGE_ID:
466 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
467 assert(bl32_mem_params != NULL);
468 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
469 break;
470
471 default:
472 /* Do nothing in default case */
473 break;
474 }
475
Yann Gautiera3bd8d12021-06-18 11:33:26 +0200476#if STM32MP_SDMMC || STM32MP_EMMC
477 /*
478 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
479 * We take the worst case which is 2 MMC blocks.
480 */
481 if ((image_id != FW_CONFIG_ID) &&
482 ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
483 inv_dcache_range(bl_mem_params->image_info.image_base +
484 bl_mem_params->image_info.image_size,
485 2U * MMC_BLOCK_SIZE);
486 }
487#endif /* STM32MP_SDMMC || STM32MP_EMMC */
488
Yann Gautierb3386f72019-04-19 09:41:01 +0200489 return err;
490}
Yann Gautierd2d9b962021-08-16 11:58:01 +0200491
492void bl2_el3_plat_prepare_exit(void)
493{
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200494 uint16_t boot_itf = stm32mp_get_boot_itf_selected();
495
496 switch (boot_itf) {
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200497#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
498 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200499 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
500 /* Invalidate the downloaded buffer used with io_memmap */
501 inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
502 break;
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200503#endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200504 default:
505 /* Do nothing in default case */
506 break;
507 }
508
Yann Gautierd2d9b962021-08-16 11:58:01 +0200509 stm32mp1_security_setup();
510}