blob: 512afa832a29c1a0dfe3671bda777814041f1b25 [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautierdca61542021-02-10 18:19:23 +01002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier4b0c72a2018-07-16 10:54:09 +02007#include <assert.h>
Yann Gautier658775c2021-07-06 10:00:44 +02008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <string.h>
10
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/desc_image_load.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/generic_delay_timer.h>
Yann Gautiera3bd8d12021-06-18 11:33:26 +020016#include <drivers/mmc.h>
Yann Gautier3edc7c32019-05-20 19:17:08 +020017#include <drivers/st/bsec.h>
Yann Gautier091eab52019-06-04 18:06:34 +020018#include <drivers/st/stm32_iwdg.h>
Yann Gautier3d8497c2021-10-18 16:06:22 +020019#include <drivers/st/stm32_uart.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <drivers/st/stm32mp1_clk.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <drivers/st/stm32mp1_pwr.h>
22#include <drivers/st/stm32mp1_ram.h>
Yann Gautier0c810882021-12-17 09:53:04 +010023#include <drivers/st/stm32mp_pmic.h>
Yann Gautier658775c2021-07-06 10:00:44 +020024#include <lib/fconf/fconf.h>
25#include <lib/fconf/fconf_dyn_cfg_getter.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/mmio.h>
Yann Gautierb3386f72019-04-19 09:41:01 +020027#include <lib/optee_utils.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/xlat_tables/xlat_tables_v2.h>
29#include <plat/common/platform.h>
30
Yann Gautier0c810882021-12-17 09:53:04 +010031#include <platform_def.h>
Yann Gautier091eab52019-06-04 18:06:34 +020032#include <stm32mp1_dbgmcu.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020033
Lionel Debieve7bd96f42019-09-03 12:22:23 +020034static struct stm32mp_auth_ops stm32mp1_auth_ops;
Yann Gautier8593e442018-11-14 18:46:15 +010035
Yann Gautierf9d40d52019-01-17 14:41:46 +010036static void print_reset_reason(void)
37{
Yann Gautier3d78a2e2019-02-14 11:01:20 +010038 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
Yann Gautierf9d40d52019-01-17 14:41:46 +010039
40 if (rstsr == 0U) {
41 WARN("Reset reason unknown\n");
42 return;
43 }
44
45 INFO("Reset reason (0x%x):\n", rstsr);
46
47 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
48 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
49 INFO("System exits from STANDBY\n");
50 return;
51 }
52
53 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
54 INFO("MPU exits from CSTANDBY\n");
55 return;
56 }
57 }
58
59 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
60 INFO(" Power-on Reset (rst_por)\n");
61 return;
62 }
63
64 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
65 INFO(" Brownout Reset (rst_bor)\n");
66 return;
67 }
68
69 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
70 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
71 INFO(" System reset generated by MCU (MCSYSRST)\n");
72 } else {
73 INFO(" Local reset generated by MCU (MCSYSRST)\n");
74 }
75 return;
76 }
77
78 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
79 INFO(" System reset generated by MPU (MPSYSRST)\n");
80 return;
81 }
82
83 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
84 INFO(" Reset due to a clock failure on HSE\n");
85 return;
86 }
87
88 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
89 INFO(" IWDG1 Reset (rst_iwdg1)\n");
90 return;
91 }
92
93 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
94 INFO(" IWDG2 Reset (rst_iwdg2)\n");
95 return;
96 }
97
98 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
99 INFO(" MPU Processor 0 Reset\n");
100 return;
101 }
102
103 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
104 INFO(" MPU Processor 1 Reset\n");
105 return;
106 }
107
108 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
109 INFO(" Pad Reset from NRST\n");
110 return;
111 }
112
113 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
114 INFO(" Reset due to a failure of VDD_CORE\n");
115 return;
116 }
117
118 ERROR(" Unidentified reset reason\n");
119}
120
121void bl2_el3_early_platform_setup(u_register_t arg0,
122 u_register_t arg1 __unused,
123 u_register_t arg2 __unused,
124 u_register_t arg3 __unused)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200125{
Yann Gautiera2e2a302019-02-14 11:13:39 +0100126 stm32mp_save_boot_ctx_address(arg0);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200127}
128
129void bl2_platform_setup(void)
130{
Yann Gautiercaf575b2018-07-24 17:18:19 +0200131 int ret;
132
Yann Gautierf3928f62019-02-14 11:15:03 +0100133 if (dt_pmic_status() > 0) {
Yann Gautierbb836ee2018-07-16 17:55:07 +0200134 initialize_pmic();
135 }
136
Yann Gautiercaf575b2018-07-24 17:18:19 +0200137 ret = stm32mp1_ddr_probe();
138 if (ret < 0) {
139 ERROR("Invalid DDR init: error %d\n", ret);
140 panic();
141 }
142
Yann Gautierf3bd87e2020-09-04 15:55:53 +0200143 /* Map DDR for binary load, now with cacheable attribute */
Yann Gautiera55169b2020-01-10 18:18:59 +0100144 ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
Yann Gautierf3bd87e2020-09-04 15:55:53 +0200145 STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
146 if (ret < 0) {
147 ERROR("DDR mapping: error %d\n", ret);
148 panic();
149 }
Yann Gautiera55169b2020-01-10 18:18:59 +0100150
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200151#if STM32MP_USE_STM32IMAGE
Yann Gautierb3386f72019-04-19 09:41:01 +0200152#ifdef AARCH32_SP_OPTEE
153 INFO("BL2 runs OP-TEE setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200154#else
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200155 INFO("BL2 runs SP_MIN setup\n");
Yann Gautierb3386f72019-04-19 09:41:01 +0200156#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200157#endif /* STM32MP_USE_STM32IMAGE */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200158}
159
160void bl2_el3_plat_arch_setup(void)
161{
Yann Gautier69035a82018-07-05 16:48:16 +0200162 int32_t result;
Yann Gautier69035a82018-07-05 16:48:16 +0200163 const char *board_model;
Yann Gautier41934662018-07-20 11:36:05 +0200164 boot_api_context_t *boot_context =
Yann Gautiera2e2a302019-02-14 11:13:39 +0100165 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100166 uintptr_t pwr_base;
167 uintptr_t rcc_base;
Yann Gautier41934662018-07-20 11:36:05 +0200168
Yann Gautierf9d40d52019-01-17 14:41:46 +0100169 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
170 BL_CODE_END - BL_CODE_BASE,
171 MT_CODE | MT_SECURE);
172
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200173#if STM32MP_USE_STM32IMAGE
Yann Gautierb3386f72019-04-19 09:41:01 +0200174#ifdef AARCH32_SP_OPTEE
Yann Gautierb3386f72019-04-19 09:41:01 +0200175 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
176 STM32MP_OPTEE_SIZE,
177 MT_MEMORY | MT_RW | MT_SECURE);
Yann Gautier90f84d72021-07-13 14:44:09 +0200178#else
179 /* Prevent corruption of preloaded BL32 */
180 mmap_add_region(BL32_BASE, BL32_BASE,
181 BL32_LIMIT - BL32_BASE,
182 MT_RO_DATA | MT_SECURE);
Yann Gautierb3386f72019-04-19 09:41:01 +0200183#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200184#endif /* STM32MP_USE_STM32IMAGE */
185
Yann Gautierf9d40d52019-01-17 14:41:46 +0100186 /* Prevent corruption of preloaded Device Tree */
187 mmap_add_region(DTB_BASE, DTB_BASE,
188 DTB_LIMIT - DTB_BASE,
Yann Gautier3d33df62019-12-17 17:11:10 +0100189 MT_RO_DATA | MT_SECURE);
Yann Gautierf9d40d52019-01-17 14:41:46 +0100190
191 configure_mmu();
192
Yann Gautier05773eb2020-08-24 11:51:50 +0200193 if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100194 panic();
195 }
196
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100197 pwr_base = stm32mp_pwr_base();
198 rcc_base = stm32mp_rcc_base();
199
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200200 /*
201 * Disable the backup domain write protection.
202 * The protection is enable at each reset by hardware
203 * and must be disabled by software.
204 */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100205 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200206
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100207 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200208 ;
209 }
210
Yann Gautier3edc7c32019-05-20 19:17:08 +0200211 if (bsec_probe() != 0) {
212 panic();
213 }
214
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200215 /* Reset backup domain on cold boot cases */
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100216 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
217 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200218
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100219 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200220 0U) {
221 ;
222 }
223
Yann Gautier3d78a2e2019-02-14 11:01:20 +0100224 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200225 }
226
Yann Gautiered342322019-02-15 17:33:27 +0100227 /* Disable MCKPROT */
228 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
229
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200230 generic_delay_timer_init();
231
Yann Gautier3d8497c2021-10-18 16:06:22 +0200232#if STM32MP_UART_PROGRAMMER
233 /* Disable programmer UART before changing clock tree */
234 if (boot_context->boot_interface_selected ==
235 BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
236 uintptr_t uart_prog_addr =
237 get_uart_address(boot_context->boot_interface_instance);
238
239 stm32_uart_stop(uart_prog_addr);
240 }
241#endif
Yann Gautier9aea69e2018-07-24 17:13:36 +0200242 if (stm32mp1_clk_probe() < 0) {
243 panic();
244 }
245
246 if (stm32mp1_clk_init() < 0) {
247 panic();
248 }
249
Yann Gautier3edc7c32019-05-20 19:17:08 +0200250 stm32mp1_syscfg_init();
251
Yann Gautier6eef5252021-12-10 17:04:40 +0100252 stm32_save_boot_interface(boot_context->boot_interface_selected,
253 boot_context->boot_interface_instance);
254
Yann Gautiercd16df32021-06-04 14:04:05 +0200255#if STM32MP_USB_PROGRAMMER
256 /* Deconfigure all UART RX pins configured by ROM code */
257 stm32mp1_deconfigure_uart_pins();
258#endif
259
Yann Gautier66baa962021-10-18 14:01:00 +0200260 if (stm32mp_uart_console_setup() != 0) {
Yann Gautier69035a82018-07-05 16:48:16 +0200261 goto skip_console_init;
262 }
263
Yann Gautierc7374052019-06-04 18:02:37 +0200264 stm32mp_print_cpuinfo();
265
Yann Gautier69035a82018-07-05 16:48:16 +0200266 board_model = dt_get_board_model();
267 if (board_model != NULL) {
Yann Gautierf9d40d52019-01-17 14:41:46 +0100268 NOTICE("Model: %s\n", board_model);
Yann Gautier69035a82018-07-05 16:48:16 +0200269 }
270
Yann Gautier35dc0772019-05-13 18:34:48 +0200271 stm32mp_print_boardinfo();
272
Lionel Debieve7bd96f42019-09-03 12:22:23 +0200273 if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
274 NOTICE("Bootrom authentication %s\n",
275 (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
276 "failed" : "succeeded");
277 }
278
Yann Gautier69035a82018-07-05 16:48:16 +0200279skip_console_init:
Yann Gautier091eab52019-06-04 18:06:34 +0200280 if (stm32_iwdg_init() < 0) {
281 panic();
282 }
283
284 stm32_iwdg_refresh();
285
286 result = stm32mp1_dbgmcu_freeze_iwdg2();
287 if (result != 0) {
288 INFO("IWDG2 freeze error : %i\n", result);
289 }
Yann Gautier69035a82018-07-05 16:48:16 +0200290
Lionel Debieve7bd96f42019-09-03 12:22:23 +0200291 stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key;
292 stm32mp1_auth_ops.verify_signature =
293 boot_context->bootrom_ecdsa_verify_signature;
294
295 stm32mp_init_auth(&stm32mp1_auth_ops);
296
Yann Gautiercaf575b2018-07-24 17:18:19 +0200297 stm32mp1_arch_security_setup();
298
Yann Gautierf9d40d52019-01-17 14:41:46 +0100299 print_reset_reason();
300
Yann Gautier29f1f942021-07-13 18:07:41 +0200301#if !STM32MP_USE_STM32IMAGE
302 fconf_populate("TB_FW", STM32MP_DTB_BASE);
303#endif /* !STM32MP_USE_STM32IMAGE */
304
Yann Gautiera2e2a302019-02-14 11:13:39 +0100305 stm32mp_io_setup();
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200306}
Yann Gautierb3386f72019-04-19 09:41:01 +0200307
Yann Gautierb3386f72019-04-19 09:41:01 +0200308/*******************************************************************************
309 * This function can be used by the platforms to update/use image
310 * information for given `image_id`.
311 ******************************************************************************/
312int bl2_plat_handle_post_image_load(unsigned int image_id)
313{
314 int err = 0;
315 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
316 bl_mem_params_node_t *bl32_mem_params;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200317 bl_mem_params_node_t *pager_mem_params __unused;
318 bl_mem_params_node_t *paged_mem_params __unused;
Yann Gautier658775c2021-07-06 10:00:44 +0200319#if !STM32MP_USE_STM32IMAGE
320 const struct dyn_cfg_dtb_info_t *config_info;
321 bl_mem_params_node_t *tos_fw_mem_params;
322 unsigned int i;
Yann Gautierfd648352021-12-13 15:24:41 +0100323 unsigned int idx;
Yann Gautier658775c2021-07-06 10:00:44 +0200324 unsigned long long ddr_top __unused;
325 const unsigned int image_ids[] = {
326 BL32_IMAGE_ID,
327 BL33_IMAGE_ID,
328 HW_CONFIG_ID,
329 TOS_FW_CONFIG_ID,
330 };
331#endif /* !STM32MP_USE_STM32IMAGE */
Yann Gautierb3386f72019-04-19 09:41:01 +0200332
333 assert(bl_mem_params != NULL);
334
335 switch (image_id) {
Yann Gautier658775c2021-07-06 10:00:44 +0200336#if !STM32MP_USE_STM32IMAGE
337 case FW_CONFIG_ID:
338 /* Set global DTB info for fixed fw_config information */
339 set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID);
340 fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
341
Yann Gautierfd648352021-12-13 15:24:41 +0100342 idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
343
Yann Gautier658775c2021-07-06 10:00:44 +0200344 /* Iterate through all the fw config IDs */
345 for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
Yann Gautierfd648352021-12-13 15:24:41 +0100346 if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
347 continue;
348 }
349
Yann Gautier658775c2021-07-06 10:00:44 +0200350 bl_mem_params = get_bl_mem_params_node(image_ids[i]);
351 assert(bl_mem_params != NULL);
352
353 config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
354 if (config_info == NULL) {
355 continue;
356 }
357
358 bl_mem_params->image_info.image_base = config_info->config_addr;
359 bl_mem_params->image_info.image_max_size = config_info->config_max_size;
360
361 bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
362
363 switch (image_ids[i]) {
364 case BL32_IMAGE_ID:
365 bl_mem_params->ep_info.pc = config_info->config_addr;
366
367 /* In case of OPTEE, initialize address space with tos_fw addr */
368 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
369 pager_mem_params->image_info.image_base = config_info->config_addr;
370 pager_mem_params->image_info.image_max_size =
371 config_info->config_max_size;
372
373 /* Init base and size for pager if exist */
374 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
375 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
376 (dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
377 STM32MP_DDR_SHMEM_SIZE);
378 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
379 break;
380
381 case BL33_IMAGE_ID:
382 bl_mem_params->ep_info.pc = config_info->config_addr;
383 break;
384
385 case HW_CONFIG_ID:
386 case TOS_FW_CONFIG_ID:
387 break;
388
389 default:
390 return -EINVAL;
391 }
392 }
393 break;
394#endif /* !STM32MP_USE_STM32IMAGE */
395
Yann Gautierb3386f72019-04-19 09:41:01 +0200396 case BL32_IMAGE_ID:
Yann Gautier90f84d72021-07-13 14:44:09 +0200397 if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
398 /* BL32 is OP-TEE header */
399 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
400 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
401 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
402 assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
Yann Gautierb3386f72019-04-19 09:41:01 +0200403
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200404#if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
Yann Gautier90f84d72021-07-13 14:44:09 +0200405 /* Set OP-TEE extra image load areas at run-time */
406 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
407 pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
Yann Gautierb3386f72019-04-19 09:41:01 +0200408
Yann Gautier90f84d72021-07-13 14:44:09 +0200409 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
410 dt_get_ddr_size() -
411 STM32MP_DDR_S_SIZE -
412 STM32MP_DDR_SHMEM_SIZE;
413 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200414#endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
Yann Gautierb3386f72019-04-19 09:41:01 +0200415
Yann Gautier90f84d72021-07-13 14:44:09 +0200416 err = parse_optee_header(&bl_mem_params->ep_info,
417 &pager_mem_params->image_info,
418 &paged_mem_params->image_info);
419 if (err) {
420 ERROR("OPTEE header parse error.\n");
421 panic();
422 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200423
Yann Gautier90f84d72021-07-13 14:44:09 +0200424 /* Set optee boot info from parsed header data */
425 bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
426 bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
427 bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200428 } else {
429#if !STM32MP_USE_STM32IMAGE
430 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
Yann Gautier658775c2021-07-06 10:00:44 +0200431 tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
432 bl_mem_params->image_info.image_max_size +=
433 tos_fw_mem_params->image_info.image_max_size;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200434#endif /* !STM32MP_USE_STM32IMAGE */
435 bl_mem_params->ep_info.args.arg0 = 0;
Yann Gautier90f84d72021-07-13 14:44:09 +0200436 }
Yann Gautierb3386f72019-04-19 09:41:01 +0200437 break;
438
439 case BL33_IMAGE_ID:
440 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
441 assert(bl32_mem_params != NULL);
442 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
443 break;
444
445 default:
446 /* Do nothing in default case */
447 break;
448 }
449
Yann Gautiera3bd8d12021-06-18 11:33:26 +0200450#if STM32MP_SDMMC || STM32MP_EMMC
451 /*
452 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
453 * We take the worst case which is 2 MMC blocks.
454 */
455 if ((image_id != FW_CONFIG_ID) &&
456 ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
457 inv_dcache_range(bl_mem_params->image_info.image_base +
458 bl_mem_params->image_info.image_size,
459 2U * MMC_BLOCK_SIZE);
460 }
461#endif /* STM32MP_SDMMC || STM32MP_EMMC */
462
Yann Gautierb3386f72019-04-19 09:41:01 +0200463 return err;
464}
Yann Gautierd2d9b962021-08-16 11:58:01 +0200465
466void bl2_el3_plat_prepare_exit(void)
467{
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200468 uint16_t boot_itf = stm32mp_get_boot_itf_selected();
469
470 switch (boot_itf) {
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200471#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
472 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200473 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
474 /* Invalidate the downloaded buffer used with io_memmap */
475 inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
476 break;
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200477#endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200478 default:
479 /* Do nothing in default case */
480 break;
481 }
482
Yann Gautierd2d9b962021-08-16 11:58:01 +0200483 stm32mp1_security_setup();
484}