blob: 48cbdb9f444c65016afd131a27d6b5999c5d53a2 [file] [log] [blame]
Paul Beesleyfc9ee362019-03-07 15:47:15 +00001User Guide
2==========
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
Dan Handley610e7e12018-03-01 18:44:00 +00004This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01005tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +00006Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01007possible to use other software components, configurations and platforms but that
8is outside the scope of this document.
9
10This document assumes that the reader has previous experience running a fully
11bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010012filesystems provided by `Linaro`_. Further information may be found in the
13`Linaro instructions`_. It also assumes that the user understands the role of
14the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010015
16- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
17- Normal world bootloader (e.g. UEFI or U-Boot)
18- Device tree
19- Linux kernel image
20- Root filesystem
21
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010022This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010023the different command line options available to launch the model.
24
25This document should be used in conjunction with the `Firmware Design`_.
26
27Host machine requirements
28-------------------------
29
30The minimum recommended machine specification for building the software and
31running the FVP models is a dual-core processor running at 2GHz with 12GB of
32RAM. For best performance, use a machine with a quad-core processor running at
332.6GHz with 16GB of RAM.
34
Joel Huttonfe027712018-03-19 11:59:57 +000035The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010036building the software were installed from that distribution unless otherwise
37specified.
38
39The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010040Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010041
42Tools
43-----
44
Dan Handley610e7e12018-03-01 18:44:00 +000045Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010046
Paul Beesley493e3492019-03-13 15:11:04 +000047.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +010048
Sathees Balya2d0aeb02018-07-10 14:46:51 +010049 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010050
David Cunado05845bf2017-12-19 16:33:25 +000051TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010052
Louis Mayencourt7cf418c2019-07-15 10:23:58 +010053Download and install the AArch32 (arm-eabi) or AArch64 little-endian
54(aarch64-linux-gnu) GCC cross compiler. If you would like to use the latest
55features available, download GCC 8.3-2019.03 compiler from
56`arm Developer page`_. Otherwise, the `Linaro Release Notes`_ documents which
57version of the compiler to use for a given Linaro Release. Also, these
58`Linaro instructions`_ provide further guidance and a script, which can be used
59to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010060
Roberto Vargas0489bc02018-04-16 15:43:26 +010061Optionally, TF-A can be built using clang version 4.0 or newer or Arm
62Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010063
64In addition, the following optional packages and tools may be needed:
65
Sathees Balya017a67e2018-08-17 10:22:01 +010066- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
67 Tree (FDT) source files (``.dts`` files) provided with this software. The
68 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010069
Dan Handley610e7e12018-03-01 18:44:00 +000070- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010071
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010072- To create and modify the diagram files included in the documentation, `Dia`_.
73 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010074 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010075
Dan Handley610e7e12018-03-01 18:44:00 +000076Getting the TF-A source code
77----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010078
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000079Clone the repository from the Gerrit server. The project details may be found
80on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
81commit-msg hook`" clone method, which will setup the git commit hook that
82automatically generates and inserts appropriate `Change-Id:` lines in your
83commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000085Checking source code style
86~~~~~~~~~~~~~~~~~~~~~~~~~~
87
88Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
89source, for submission to the project, the source must be in compliance with
90this style guide.
91
92Additional, project-specific guidelines are defined in the `Trusted Firmware-A
93Coding Guidelines`_ document.
94
95To assist with coding style compliance, the project Makefile contains two
96targets which both utilise the `checkpatch.pl` script that ships with the Linux
97source tree. The project also defines certain *checkpatch* options in the
98``.checkpatch.conf`` file in the top-level directory.
99
Paul Beesleyba3ed402019-03-13 16:20:44 +0000100.. note::
101 Checkpatch errors will gate upstream merging of pull requests.
102 Checkpatch warnings will not gate merging but should be reviewed and fixed if
103 possible.
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000104
105To check the entire source tree, you must first download copies of
106``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
107in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
108environment variable to point to ``checkpatch.pl`` (with the other 2 files in
109the same directory) and build the `checkcodebase` target:
110
Paul Beesley493e3492019-03-13 15:11:04 +0000111.. code:: shell
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000112
113 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
114
115To just check the style on the files that differ between your local branch and
116the remote master, use:
117
Paul Beesley493e3492019-03-13 15:11:04 +0000118.. code:: shell
Paul Beesley8b4bdeb2019-01-21 12:06:24 +0000119
120 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
121
122If you wish to check your patch against something other than the remote master,
123set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
124is set to ``origin/master``.
125
Dan Handley610e7e12018-03-01 18:44:00 +0000126Building TF-A
127-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100128
Dan Handley610e7e12018-03-01 18:44:00 +0000129- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
130 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
132 For AArch64:
133
Paul Beesley493e3492019-03-13 15:11:04 +0000134 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
137
138 For AArch32:
139
Paul Beesley493e3492019-03-13 15:11:04 +0000140 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100141
Louis Mayencourt7cf418c2019-07-15 10:23:58 +0100142 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-eabi-
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100143
Roberto Vargas07b1e242018-04-23 08:38:12 +0100144 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
145 ``CC`` needs to point to the clang or armclang binary, which will
146 also select the clang or armclang assembler. Be aware that the
147 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000148 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100149 known to work with TF-A.
150
151 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100152
Dan Handley610e7e12018-03-01 18:44:00 +0000153 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100154 to ``CC`` matches the string 'armclang'.
155
Dan Handley610e7e12018-03-01 18:44:00 +0000156 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100157
Paul Beesley493e3492019-03-13 15:11:04 +0000158 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100159
160 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
161 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
162
163 Clang will be selected when the base name of the path assigned to ``CC``
164 contains the string 'clang'. This is to allow both clang and clang-X.Y
165 to work.
166
167 For AArch64 using clang:
168
Paul Beesley493e3492019-03-13 15:11:04 +0000169 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100170
171 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
172 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
173
Dan Handley610e7e12018-03-01 18:44:00 +0000174- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100175
176 For AArch64:
177
Paul Beesley493e3492019-03-13 15:11:04 +0000178 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100179
180 make PLAT=<platform> all
181
182 For AArch32:
183
Paul Beesley493e3492019-03-13 15:11:04 +0000184 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100185
186 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
187
188 Notes:
189
190 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
191 `Summary of build options`_ for more information on available build
192 options.
193
194 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
195
196 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100197 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000198 provided by TF-A to demonstrate how PSCI Library can be integrated with
199 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
200 include other runtime services, for example Trusted OS services. A guide
201 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
202 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100203
204 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
205 image, is not compiled in by default. Refer to the
206 `Building the Test Secure Payload`_ section below.
207
208 - By default this produces a release version of the build. To produce a
209 debug version instead, refer to the "Debugging options" section below.
210
211 - The build process creates products in a ``build`` directory tree, building
212 the objects and binaries for each boot loader stage in separate
213 sub-directories. The following boot loader binary files are created
214 from the corresponding ELF files:
215
216 - ``build/<platform>/<build-type>/bl1.bin``
217 - ``build/<platform>/<build-type>/bl2.bin``
218 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
219 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
220
221 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
222 is either ``debug`` or ``release``. The actual number of images might differ
223 depending on the platform.
224
225- Build products for a specific build variant can be removed using:
226
Paul Beesley493e3492019-03-13 15:11:04 +0000227 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100228
229 make DEBUG=<D> PLAT=<platform> clean
230
231 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
232
233 The build tree can be removed completely using:
234
Paul Beesley493e3492019-03-13 15:11:04 +0000235 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100236
237 make realclean
238
239Summary of build options
240~~~~~~~~~~~~~~~~~~~~~~~~
241
Dan Handley610e7e12018-03-01 18:44:00 +0000242The TF-A build system supports the following build options. Unless mentioned
243otherwise, these options are expected to be specified at the build command
244line and are not to be modified in any component makefiles. Note that the
245build system doesn't track dependency for build options. Therefore, if any of
246the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100247performed.
248
249Common build options
250^^^^^^^^^^^^^^^^^^^^
251
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100252- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
253 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
254 code having a smaller resulting size.
255
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100256- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
257 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
258 directory containing the SP source, relative to the ``bl32/``; the directory
259 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
260
Dan Handley610e7e12018-03-01 18:44:00 +0000261- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
262 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
263 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
266 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
267 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
268 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100269
Dan Handley610e7e12018-03-01 18:44:00 +0000270- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
271 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
272 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100274- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000275 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
276 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
278- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000279 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100280
John Tsichritzisee10e792018-06-06 09:38:10 +0100281- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000282 BL2 at EL3 execution level.
283
John Tsichritzisee10e792018-06-06 09:38:10 +0100284- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000285 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
286 the RW sections in RAM, while leaving the RO sections in place. This option
287 enable this use-case. For now, this option is only supported when BL2_AT_EL3
288 is set to '1'.
289
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100290- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000291 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
292 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100293
294- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
295 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
296 this file name will be used to save the key.
297
298- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000299 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
300 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100301
John Tsichritzisee10e792018-06-06 09:38:10 +0100302- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100303 Trusted OS Extra1 image for the ``fip`` target.
304
John Tsichritzisee10e792018-06-06 09:38:10 +0100305- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100306 Trusted OS Extra2 image for the ``fip`` target.
307
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100308- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
309 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
310 this file name will be used to save the key.
311
312- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000313 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100314
315- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
316 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
317 this file name will be used to save the key.
318
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100319- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
320 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
321 If enabled, it is needed to use a compiler that supports the option
322 ``-mbranch-protection``. Selects the branch protection features to use:
323- 0: Default value turns off all types of branch protection
324- 1: Enables all types of branch protection features
325- 2: Return address signing to its standard level
326- 3: Extend the signing to include leaf functions
327
328 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
329 and resulting PAuth/BTI features.
330
331 +-------+--------------+-------+-----+
332 | Value | GCC option | PAuth | BTI |
333 +=======+==============+=======+=====+
334 | 0 | none | N | N |
335 +-------+--------------+-------+-----+
336 | 1 | standard | Y | Y |
337 +-------+--------------+-------+-----+
338 | 2 | pac-ret | Y | N |
339 +-------+--------------+-------+-----+
340 | 3 | pac-ret+leaf | Y | N |
341 +-------+--------------+-------+-----+
342
343 This option defaults to 0 and this is an experimental feature.
344 Note that Pointer Authentication is enabled for Non-secure world
345 irrespective of the value of this option if the CPU supports it.
346
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100347- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
348 compilation of each build. It must be set to a C string (including quotes
349 where applicable). Defaults to a string that contains the time and date of
350 the compilation.
351
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100352- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000353 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100354
355- ``CFLAGS``: Extra user options appended on the compiler's command line in
356 addition to the options set by the build system.
357
358- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
359 release several CPUs out of reset. It can take either 0 (several CPUs may be
360 brought up) or 1 (only one CPU will ever be brought up during cold reset).
361 Default is 0. If the platform always brings up a single CPU, there is no
362 need to distinguish between primary and secondary CPUs and the boot path can
363 be optimised. The ``plat_is_my_cpu_primary()`` and
364 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
365 to be implemented in this case.
366
367- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
368 register state when an unexpected exception occurs during execution of
369 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
370 this is only enabled for a debug build of the firmware.
371
372- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
373 certificate generation tool to create new keys in case no valid keys are
374 present or specified. Allowed options are '0' or '1'. Default is '1'.
375
376- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
377 the AArch32 system registers to be included when saving and restoring the
378 CPU context. The option must be set to 0 for AArch64-only platforms (that
379 is on hardware that does not implement AArch32, or at least not at EL1 and
380 higher ELs). Default value is 1.
381
382- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
383 registers to be included when saving and restoring the CPU context. Default
384 is 0.
385
Justin Chadwell55c73512019-07-18 16:16:32 +0100386- ``CTX_INCLUDE_MTE_REGS``: Enables register saving/reloading support for
387 ARMv8.5 Memory Tagging Extension. A value of 0 will disable
388 saving/reloading and restrict the use of MTE to the normal world if the
389 CPU has support, while a value of 1 enables the saving/reloading, allowing
390 the use of MTE in both the secure and non-secure worlds. Default is 0
391 (disabled) and this feature is experimental.
392
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100393- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
394 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
395 registers to be included when saving and restoring the CPU context as
396 part of world switch. Default value is 0 and this is an experimental feature.
397 Note that Pointer Authentication is enabled for Non-secure world irrespective
398 of the value of this flag if the CPU supports it.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000399
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100400- ``DEBUG``: Chooses between a debug and release build. It can take either 0
401 (release) or 1 (debug) as values. 0 is the default.
402
Christoph Müllner4f088e42019-04-24 09:45:30 +0200403- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
404 of the binary image. If set to 1, then only the ELF image is built.
405 0 is the default.
406
John Tsichritzisee10e792018-06-06 09:38:10 +0100407- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
408 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100409 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
410 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100411
Ambroise Vincentba0442d2019-06-06 10:26:41 +0100412- ``E``: Boolean option to make warnings into errors. Default is 1.
413
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100414- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
415 the normal boot flow. It must specify the entry point address of the EL3
416 payload. Please refer to the "Booting an EL3 payload" section for more
417 details.
418
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100419- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100420 This is an optional architectural feature available on v8.4 onwards. Some
421 v8.2 implementations also implement an AMU and this option can be used to
422 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100423
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100424- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
425 are compiled out. For debug builds, this option defaults to 1, and calls to
426 ``assert()`` are left in place. For release builds, this option defaults to 0
427 and calls to ``assert()`` function are compiled out. This option can be set
428 independently of ``DEBUG``. It can also be used to hide any auxiliary code
429 that is only required for the assertion and does not fit in the assertion
430 itself.
431
Douglas Raillard77414632018-08-21 12:54:45 +0100432- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
433 dumps or not. It is supported in both AArch64 and AArch32. However, in
434 AArch32 the format of the frame records are not defined in the AAPCS and they
435 are defined by the implementation. This implementation of backtrace only
436 supports the format used by GCC when T32 interworking is disabled. For this
437 reason enabling this option in AArch32 will force the compiler to only
438 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000439 builds, but this behaviour can be overridden in each platform's Makefile or
440 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100441
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100442- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
443 feature. MPAM is an optional Armv8.4 extension that enables various memory
444 system components and resources to define partitions; software running at
445 various ELs can assign themselves to desired partition to control their
446 performance aspects.
447
448 When this option is set to ``1``, EL3 allows lower ELs to access their own
449 MPAM registers without trapping into EL3. This option doesn't make use of
450 partitioning in EL3, however. Platform initialisation code should configure
451 and use partitions in EL3 as required. This option defaults to ``0``.
452
Soby Mathew078f1a42018-08-28 11:13:55 +0100453- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
454 support within generic code in TF-A. This option is currently only supported
455 in BL31. Default is 0.
456
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100457- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
458 Measurement Framework(PMF). Default is 0.
459
460- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
461 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
462 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
463 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
464 software.
465
466- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000467 instrumentation which injects timestamp collection points into TF-A to
468 allow runtime performance to be measured. Currently, only PSCI is
469 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
470 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100471
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100472- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100473 extensions. This is an optional architectural feature for AArch64.
474 The default is 1 but is automatically disabled when the target architecture
475 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100476
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200477- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
478 Refer to the `Secure Partition Manager Design guide`_ for more details about
479 this feature. Default is 0.
480
David Cunadoce88eee2017-10-20 11:30:57 +0100481- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
482 (SVE) for the Non-secure world only. SVE is an optional architectural feature
483 for AArch64. Note that when SVE is enabled for the Non-secure world, access
484 to SIMD and floating-point functionality from the Secure world is disabled.
485 This is to avoid corruption of the Non-secure world data in the Z-registers
486 which are aliased by the SIMD and FP registers. The build option is not
487 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
488 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
489 1. The default is 1 but is automatically disabled when the target
490 architecture is AArch32.
491
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000493 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
494 default value is set to "none". "strong" is the recommended stack protection
495 level if this feature is desired. "none" disables the stack protection. For
496 all values other than "none", the ``plat_get_stack_protector_canary()``
497 platform hook needs to be implemented. The value is passed as the last
498 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100499
500- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
501 deprecated platform APIs, helper functions or drivers within Trusted
502 Firmware as error. It can take the value 1 (flag the use of deprecated
503 APIs as error) or 0. The default is 0.
504
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100505- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
506 targeted at EL3. When set ``0`` (default), no exceptions are expected or
507 handled at EL3, and a panic will result. This is supported only for AArch64
508 builds.
509
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000510- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000511 injection from lower ELs, and this build option enables lower ELs to use
512 Error Records accessed via System Registers to inject faults. This is
513 applicable only to AArch64 builds.
514
515 This feature is intended for testing purposes only, and is advisable to keep
516 disabled for production images.
517
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100518- ``FIP_NAME``: This is an optional build option which specifies the FIP
519 filename for the ``fip`` target. Default is ``fip.bin``.
520
521- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
522 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
523
524- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
525 tool to create certificates as per the Chain of Trust described in
526 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100527 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100528
529 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
530 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
531 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100532 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100533
534 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
535 images will not include support for Trusted Board Boot. The FIP will still
536 include the corresponding certificates. This FIP can be used to verify the
537 Chain of Trust on the host machine through other mechanisms.
538
539 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100540 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100541 will not include the corresponding certificates, causing a boot failure.
542
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100543- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
544 inherent support for specific EL3 type interrupts. Setting this build option
545 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
546 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
547 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
548 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
549 the Secure Payload interrupts needs to be synchronously handed over to Secure
550 EL1 for handling. The default value of this option is ``0``, which means the
551 Group 0 interrupts are assumed to be handled by Secure EL1.
552
553 .. __: `platform-interrupt-controller-API.rst`
554 .. __: `interrupt-framework-design.rst`
555
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700556- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
557 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
558 ``0`` (default), these exceptions will be trapped in the current exception
559 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100560
Dan Handley610e7e12018-03-01 18:44:00 +0000561- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100562 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000563 However, newer systems exist where CPUs' entry to and exit from coherency
564 is managed in hardware. Such systems require software to only initiate these
565 operations, and the rest is managed in hardware, minimizing active software
566 management. In such systems, this boolean option enables TF-A to carry out
567 build and run-time optimizations during boot and power management operations.
568 This option defaults to 0 and if it is enabled, then it implies
569 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
570
571 If this flag is disabled while the platform which TF-A is compiled for
572 includes cores that manage coherency in hardware, then a compilation error is
573 generated. This is based on the fact that a system cannot have, at the same
574 time, cores that manage coherency in hardware and cores that don't. In other
575 words, a platform cannot have, at the same time, cores that require
576 ``HW_ASSISTED_COHERENCY=1`` and cores that require
577 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100578
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100579 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
580 translation library (xlat tables v2) must be used; version 1 of translation
581 library is not supported.
582
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100583- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
584 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
585 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
586 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
587 images.
588
Soby Mathew13b16052017-08-31 11:49:32 +0100589- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
590 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000591 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
592 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
593 compliant and is retained only for compatibility. The default value of this
594 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100595
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800596- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000597 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800598 The default value of this flag is ``sha256``.
599
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100600- ``LDFLAGS``: Extra user options appended to the linkers' command line in
601 addition to the one set by the build system.
602
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100603- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
604 output compiled into the build. This should be one of the following:
605
606 ::
607
608 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100609 10 (LOG_LEVEL_ERROR)
610 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100611 30 (LOG_LEVEL_WARNING)
612 40 (LOG_LEVEL_INFO)
613 50 (LOG_LEVEL_VERBOSE)
614
John Tsichritzis35006c42018-10-05 12:02:29 +0100615 All log output up to and including the selected log level is compiled into
616 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100617
618- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
619 specifies the file that contains the Non-Trusted World private key in PEM
620 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
621
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100622- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100623 optional. It is only needed if the platform makefile specifies that it
624 is required in order to build the ``fwu_fip`` target.
625
626- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
627 contents upon world switch. It can take either 0 (don't save and restore) or
628 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
629 wants the timer registers to be saved and restored.
630
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100631- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800632 for the BL image. It can be either 0 (include) or 1 (remove). The default
633 value is 0.
634
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100635- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
636 the underlying hardware is not a full PL011 UART but a minimally compliant
637 generic UART, which is a subset of the PL011. The driver will not access
638 any register that is not part of the SBSA generic UART specification.
639 Default value is 0 (a full PL011 compliant UART is present).
640
Dan Handley610e7e12018-03-01 18:44:00 +0000641- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
642 must be subdirectory of any depth under ``plat/``, and must contain a
643 platform makefile named ``platform.mk``. For example, to build TF-A for the
644 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100645
646- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
647 instead of the normal boot flow. When defined, it must specify the entry
648 point address for the preloaded BL33 image. This option is incompatible with
649 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
650 over ``PRELOADED_BL33_BASE``.
651
652- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
653 vector address can be programmed or is fixed on the platform. It can take
654 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
655 programmable reset address, it is expected that a CPU will start executing
656 code directly at the right address, both on a cold and warm reset. In this
657 case, there is no need to identify the entrypoint on boot and the boot path
658 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
659 does not need to be implemented in this case.
660
661- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000662 possible for the PSCI power-state parameter: original and extended State-ID
663 formats. This flag if set to 1, configures the generic PSCI layer to use the
664 extended format. The default value of this flag is 0, which means by default
665 the original power-state format is used by the PSCI implementation. This flag
666 should be specified by the platform makefile and it governs the return value
667 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
668 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
669 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100670
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100671- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
672 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
673 or later CPUs.
674
675 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
676 set to ``1``.
677
678 This option is disabled by default.
679
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100680- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
681 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
682 entrypoint) or 1 (CPU reset to BL31 entrypoint).
683 The default value is 0.
684
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100685- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
686 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000687 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100688 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100689
690- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
691 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
692 file name will be used to save the key.
693
Justin Chadwell83e04882019-08-20 11:01:52 +0100694- ``SANITIZE_UB``: This option enables the Undefined Behaviour sanitizer. It
695 can take 3 values: 'off' (default), 'on' and 'trap'. When using 'trap',
696 gcc and clang will insert calls to ``__builtin_trap`` on detected
697 undefined behaviour, which defaults to a ``brk`` instruction. When using
698 'on', undefined behaviour is translated to a call to special handlers which
699 prints the exact location of the problem and its cause and then panics.
700
701 .. note::
702 Because of the space penalty of the Undefined Behaviour sanitizer,
703 this option will increase the size of the binary. Depending on the
704 memory constraints of the target platform, it may not be possible to
705 enable the sanitizer for all images (BL1 and BL2 are especially
706 likely to be memory constrained). We recommend that the
707 sanitizer is enabled only in debug builds.
708
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100709- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
710 certificate generation tool to save the keys used to establish the Chain of
711 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
712
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100713- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
714 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100715 target.
716
717- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100718 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100719 this file name will be used to save the key.
720
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100721- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100722 optional. It is only needed if the platform makefile specifies that it
723 is required in order to build the ``fwu_fip`` target.
724
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100725- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
726 Delegated Exception Interface to BL31 image. This defaults to ``0``.
727
728 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
729 set to ``1``.
730
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100731- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
732 isolated on separate memory pages. This is a trade-off between security and
733 memory usage. See "Isolating code and read-only data on separate memory
734 pages" section in `Firmware Design`_. This flag is disabled by default and
735 affects all BL images.
736
Dan Handley610e7e12018-03-01 18:44:00 +0000737- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
738 This build option is only valid if ``ARCH=aarch64``. The value should be
739 the path to the directory containing the SPD source, relative to
740 ``services/spd/``; the directory is expected to contain a makefile called
741 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100742
743- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
744 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
745 execution in BL1 just before handing over to BL31. At this point, all
746 firmware images have been loaded in memory, and the MMU and caches are
747 turned off. Refer to the "Debugging options" section for more details.
748
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100749- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200750 secure interrupts (caught through the FIQ line). Platforms can enable
751 this directive if they need to handle such interruption. When enabled,
752 the FIQ are handled in monitor mode and non secure world is not allowed
753 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
754 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
755
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100756- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
757 Boot feature. When set to '1', BL1 and BL2 images include support to load
758 and verify the certificates and images in a FIP, and BL1 includes support
759 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100760 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100761 ``GENERATE_COT`` option.
762
Paul Beesleyba3ed402019-03-13 16:20:44 +0000763 .. warning::
764 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
765 already exist in disk, they will be overwritten without further notice.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100766
767- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
768 specifies the file that contains the Trusted World private key in PEM
769 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
770
771- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
772 synchronous, (see "Initializing a BL32 Image" section in
773 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
774 synchronous method) or 1 (BL32 is initialized using asynchronous method).
775 Default is 0.
776
777- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
778 routing model which routes non-secure interrupts asynchronously from TSP
779 to EL3 causing immediate preemption of TSP. The EL3 is responsible
780 for saving and restoring the TSP context in this routing model. The
781 default routing model (when the value is 0) is to route non-secure
782 interrupts to TSP allowing it to save its context and hand over
783 synchronously to EL3 via an SMC.
784
Paul Beesleyba3ed402019-03-13 16:20:44 +0000785 .. note::
786 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
787 must also be set to ``1``.
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000788
Varun Wadekar4d034c52019-01-11 14:47:48 -0800789- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
790 linker. When the ``LINKER`` build variable points to the armlink linker,
791 this flag is enabled automatically. To enable support for armlink, platforms
792 will have to provide a scatter file for the BL image. Currently, Tegra
793 platforms use the armlink support to compile BL3-1 images.
794
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100795- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
796 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000797 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100798 (Coherent memory region is included) or 0 (Coherent memory region is
799 excluded). Default is 1.
800
John Tsichritzis2e42b622019-03-19 12:12:55 +0000801- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
802 This feature creates a library of functions to be placed in ROM and thus
803 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
804 is 0.
805
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100806- ``V``: Verbose build. If assigned anything other than 0, the build commands
807 are printed. Default is 0.
808
Dan Handley610e7e12018-03-01 18:44:00 +0000809- ``VERSION_STRING``: String used in the log output for each TF-A image.
810 Defaults to a string formed by concatenating the version number, build type
811 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100812
Ambroise Vincentba0442d2019-06-06 10:26:41 +0100813- ``W``: Warning level. Some compiler warning options of interest have been
814 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
815 each level enabling more warning options. Default is 0.
816
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100817- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
818 the CPU after warm boot. This is applicable for platforms which do not
819 require interconnect programming to enable cache coherency (eg: single
820 cluster platforms). If this option is enabled, then warm boot path
821 enables D-caches immediately after enabling MMU. This option defaults to 0.
822
Justin Chadwell55c73512019-07-18 16:16:32 +0100823
Dan Handley610e7e12018-03-01 18:44:00 +0000824Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100825^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
826
827- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
828 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
829 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
830 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
831 flag.
832
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100833- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
834 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
835 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
836 match the frame used by the Non-Secure image (normally the Linux kernel).
837 Default is true (access to the frame is allowed).
838
839- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000840 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100841 an error is encountered during the boot process (for example, when an image
842 could not be loaded or authenticated). The watchdog is enabled in the early
843 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
844 Trusted Watchdog may be disabled at build time for testing or development
845 purposes.
846
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100847- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
848 have specific values at boot. This boolean option allows the Trusted Firmware
849 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000850 values before jumping to BL33. This option defaults to 0 (disabled). For
851 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
852 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
853 to the location of a device tree blob (DTB) already loaded in memory. The
854 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
855 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100856
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100857- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
858 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
859 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
860 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
861 this flag is 0. Note that this option is not used on FVP platforms.
862
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100863- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
864 for the construction of composite state-ID in the power-state parameter.
865 The existing PSCI clients currently do not support this encoding of
866 State-ID yet. Hence this flag is used to configure whether to use the
867 recommended State-ID encoding or not. The default value of this flag is 0,
868 in which case the platform is configured to expect NULL in the State-ID
869 field of power-state parameter.
870
871- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
872 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000873 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100874 must be specified using the ``ROT_KEY`` option when building the Trusted
875 Firmware. This private key will be used by the certificate generation tool
876 to sign the BL2 and Trusted Key certificates. Available options for
877 ``ARM_ROTPK_LOCATION`` are:
878
879 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
880 registers. The private key corresponding to this ROTPK hash is not
881 currently available.
882 - ``devel_rsa`` : return a development public key hash embedded in the BL1
883 and BL2 binaries. This hash has been obtained from the RSA public key
884 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
885 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
886 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800887 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
888 and BL2 binaries. This hash has been obtained from the ECDSA public key
889 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
890 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
891 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100892
893- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
894
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800895 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100896 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100897 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
898 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100899
Dan Handley610e7e12018-03-01 18:44:00 +0000900- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
901 of the translation tables library instead of version 2. It is set to 0 by
902 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100903
Dan Handley610e7e12018-03-01 18:44:00 +0000904- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
905 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
906 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100907 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
908
Dan Handley610e7e12018-03-01 18:44:00 +0000909For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100910map is explained in the `Firmware Design`_.
911
Dan Handley610e7e12018-03-01 18:44:00 +0000912Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100913^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
914
915- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
916 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
917 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000918 TF-A no longer supports earlier SCP versions. If this option is set to 1
919 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100920
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100921- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
922 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100923 during boot. Default is 1.
924
Soby Mathew1ced6b82017-06-12 12:37:10 +0100925- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
926 instead of SCPI/BOM driver for communicating with the SCP during power
927 management operations and for SCP RAM Firmware transfer. If this option
928 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100929
Dan Handley610e7e12018-03-01 18:44:00 +0000930Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100931^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
932
933- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000934 build the topology tree within TF-A. By default TF-A is configured for dual
935 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100936
937- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
938 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
939 explained in the options below:
940
941 - ``FVP_CCI`` : The CCI driver is selected. This is the default
942 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
943 - ``FVP_CCN`` : The CCN driver is selected. This is the default
944 if ``FVP_CLUSTER_COUNT`` > 2.
945
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000946- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
947 a single cluster. This option defaults to 4.
948
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000949- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
950 in the system. This option defaults to 1. Note that the build option
951 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
952
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100953- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
954
955 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
956 - ``FVP_GICV2`` : The GICv2 only driver is selected
957 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100958
959- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
960 for functions that wait for an arbitrary time length (udelay and mdelay).
961 The default value is 0.
962
Soby Mathewb1bf0442018-02-16 14:52:52 +0000963- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
964 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
965 details on HW_CONFIG. By default, this is initialized to a sensible DTS
966 file in ``fdts/`` folder depending on other build options. But some cases,
967 like shifted affinity format for MPIDR, cannot be detected at build time
968 and this option is needed to specify the appropriate DTS file.
969
970- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
971 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
972 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
973 HW_CONFIG blob instead of the DTS file. This option is useful to override
974 the default HW_CONFIG selected by the build system.
975
Summer Qin13b95c22018-03-02 15:51:14 +0800976ARM JUNO platform specific build options
977^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
978
979- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
980 Media Protection (TZ-MP1). Default value of this flag is 0.
981
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100982Debugging options
983~~~~~~~~~~~~~~~~~
984
985To compile a debug version and make the build more verbose use
986
Paul Beesley493e3492019-03-13 15:11:04 +0000987.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100988
989 make PLAT=<platform> DEBUG=1 V=1 all
990
991AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
992example DS-5) might not support this and may need an older version of DWARF
993symbols to be emitted by GCC. This can be achieved by using the
994``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
995version to 2 is recommended for DS-5 versions older than 5.16.
996
997When debugging logic problems it might also be useful to disable all compiler
998optimizations by using ``-O0``.
999
Paul Beesleyba3ed402019-03-13 16:20:44 +00001000.. warning::
1001 Using ``-O0`` could cause output images to be larger and base addresses
1002 might need to be recalculated (see the **Memory layout on Arm development
1003 platforms** section in the `Firmware Design`_).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001004
1005Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1006``LDFLAGS``:
1007
Paul Beesley493e3492019-03-13 15:11:04 +00001008.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001009
1010 CFLAGS='-O0 -gdwarf-2' \
1011 make PLAT=<platform> DEBUG=1 V=1 all
1012
1013Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1014ignored as the linker is called directly.
1015
1016It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +00001017post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1018``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001019section. In this case, the developer may take control of the target using a
1020debugger when indicated by the console output. When using DS-5, the following
1021commands can be used:
1022
1023::
1024
1025 # Stop target execution
1026 interrupt
1027
1028 #
1029 # Prepare your debugging environment, e.g. set breakpoints
1030 #
1031
1032 # Jump over the debug loop
1033 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1034
1035 # Resume execution
1036 continue
1037
1038Building the Test Secure Payload
1039~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1040
1041The TSP is coupled with a companion runtime service in the BL31 firmware,
1042called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
1043must be recompiled as well. For more information on SPs and SPDs, see the
1044`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
1045
Dan Handley610e7e12018-03-01 18:44:00 +00001046First clean the TF-A build directory to get rid of any previous BL31 binary.
1047Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001048
Paul Beesley493e3492019-03-13 15:11:04 +00001049.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001050
1051 make PLAT=<platform> SPD=tspd all
1052
1053An additional boot loader binary file is created in the ``build`` directory:
1054
1055::
1056
1057 build/<platform>/<build-type>/bl32.bin
1058
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001059
1060Building and using the FIP tool
1061~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1062
Dan Handley610e7e12018-03-01 18:44:00 +00001063Firmware Image Package (FIP) is a packaging format used by TF-A to package
1064firmware images in a single binary. The number and type of images that should
1065be packed in a FIP is platform specific and may include TF-A images and other
1066firmware images required by the platform. For example, most platforms require
1067a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1068U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001069
Dan Handley610e7e12018-03-01 18:44:00 +00001070The TF-A build system provides the make target ``fip`` to create a FIP file
1071for the specified platform using the FIP creation tool included in the TF-A
1072project. Examples below show how to build a FIP file for FVP, packaging TF-A
1073and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001074
1075For AArch64:
1076
Paul Beesley493e3492019-03-13 15:11:04 +00001077.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001078
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001079 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001080
1081For AArch32:
1082
Paul Beesley493e3492019-03-13 15:11:04 +00001083.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001084
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001085 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001086
1087The resulting FIP may be found in:
1088
1089::
1090
1091 build/fvp/<build-type>/fip.bin
1092
1093For advanced operations on FIP files, it is also possible to independently build
1094the tool and create or modify FIPs using this tool. To do this, follow these
1095steps:
1096
1097It is recommended to remove old artifacts before building the tool:
1098
Paul Beesley493e3492019-03-13 15:11:04 +00001099.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001100
1101 make -C tools/fiptool clean
1102
1103Build the tool:
1104
Paul Beesley493e3492019-03-13 15:11:04 +00001105.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001106
1107 make [DEBUG=1] [V=1] fiptool
1108
1109The tool binary can be located in:
1110
1111::
1112
1113 ./tools/fiptool/fiptool
1114
Alexei Fedorov2831d582019-03-13 11:05:07 +00001115Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001116options.
1117
1118Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1119
Paul Beesley493e3492019-03-13 15:11:04 +00001120.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001121
1122 ./tools/fiptool/fiptool create \
1123 --tb-fw build/<platform>/<build-type>/bl2.bin \
1124 --soc-fw build/<platform>/<build-type>/bl31.bin \
1125 fip.bin
1126
1127Example 2: view the contents of an existing Firmware package:
1128
Paul Beesley493e3492019-03-13 15:11:04 +00001129.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001130
1131 ./tools/fiptool/fiptool info <path-to>/fip.bin
1132
1133Example 3: update the entries of an existing Firmware package:
1134
Paul Beesley493e3492019-03-13 15:11:04 +00001135.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001136
1137 # Change the BL2 from Debug to Release version
1138 ./tools/fiptool/fiptool update \
1139 --tb-fw build/<platform>/release/bl2.bin \
1140 build/<platform>/debug/fip.bin
1141
1142Example 4: unpack all entries from an existing Firmware package:
1143
Paul Beesley493e3492019-03-13 15:11:04 +00001144.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001145
1146 # Images will be unpacked to the working directory
1147 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1148
1149Example 5: remove an entry from an existing Firmware package:
1150
Paul Beesley493e3492019-03-13 15:11:04 +00001151.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001152
1153 ./tools/fiptool/fiptool remove \
1154 --tb-fw build/<platform>/debug/fip.bin
1155
1156Note that if the destination FIP file exists, the create, update and
1157remove operations will automatically overwrite it.
1158
1159The unpack operation will fail if the images already exist at the
1160destination. In that case, use -f or --force to continue.
1161
1162More information about FIP can be found in the `Firmware Design`_ document.
1163
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001164Building FIP images with support for Trusted Board Boot
1165~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1166
1167Trusted Board Boot primarily consists of the following two features:
1168
1169- Image Authentication, described in `Trusted Board Boot`_, and
1170- Firmware Update, described in `Firmware Update`_
1171
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001172The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001173images with support for these features:
1174
1175#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1176 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001177 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001178 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001179 information. The latest version of TF-A is tested with tag
zelalem-aweke8f97ba92019-09-04 16:16:51 -05001180 ``mbedtls-2.16.2``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001181
1182 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1183 source files the modules depend upon.
1184 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1185 options required to build the mbed TLS sources.
1186
1187 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001188 license. Using mbed TLS source code will affect the licensing of TF-A
1189 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001190
1191#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001192 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001193
1194 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1195 - ``TRUSTED_BOARD_BOOT=1``
1196 - ``GENERATE_COT=1``
1197
Dan Handley610e7e12018-03-01 18:44:00 +00001198 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001199 specified at build time. Two locations are currently supported (see
1200 ``ARM_ROTPK_LOCATION`` build option):
1201
1202 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1203 root-key storage registers present in the platform. On Juno, this
1204 registers are read-only. On FVP Base and Cortex models, the registers
1205 are read-only, but the value can be specified using the command line
1206 option ``bp.trusted_key_storage.public_key`` when launching the model.
1207 On both Juno and FVP models, the default value corresponds to an
1208 ECDSA-SECP256R1 public key hash, whose private part is not currently
1209 available.
1210
1211 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001212 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001213 found in ``plat/arm/board/common/rotpk``.
1214
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001215 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001216 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001217 found in ``plat/arm/board/common/rotpk``.
1218
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001219 Example of command line using RSA development keys:
1220
Paul Beesley493e3492019-03-13 15:11:04 +00001221 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001222
1223 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1224 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1225 ARM_ROTPK_LOCATION=devel_rsa \
1226 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1227 BL33=<path-to>/<bl33_image> \
1228 all fip
1229
1230 The result of this build will be the bl1.bin and the fip.bin binaries. This
1231 FIP will include the certificates corresponding to the Chain of Trust
1232 described in the TBBR-client document. These certificates can also be found
1233 in the output build directory.
1234
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001235#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001236 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001237 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001238 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001239
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001240 - NS_BL2U. The AP non-secure Firmware Updater image.
1241 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001242
1243 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1244 targets using RSA development:
1245
1246 ::
1247
1248 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1249 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1250 ARM_ROTPK_LOCATION=devel_rsa \
1251 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1252 BL33=<path-to>/<bl33_image> \
1253 SCP_BL2=<path-to>/<scp_bl2_image> \
1254 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1255 NS_BL2U=<path-to>/<ns_bl2u_image> \
1256 all fip fwu_fip
1257
Paul Beesleyba3ed402019-03-13 16:20:44 +00001258 .. note::
1259 The BL2U image will be built by default and added to the FWU_FIP.
1260 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1261 to the command line above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001262
Paul Beesleyba3ed402019-03-13 16:20:44 +00001263 .. note::
1264 Building and installing the non-secure and SCP FWU images (NS_BL1U,
1265 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001266
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001267 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1268 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001269 Chain of Trust described in the TBBR-client document. These certificates
1270 can also be found in the output build directory.
1271
1272Building the Certificate Generation Tool
1273~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1274
Dan Handley610e7e12018-03-01 18:44:00 +00001275The ``cert_create`` tool is built as part of the TF-A build process when the
1276``fip`` make target is specified and TBB is enabled (as described in the
1277previous section), but it can also be built separately with the following
1278command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001279
Paul Beesley493e3492019-03-13 15:11:04 +00001280.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001281
1282 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1283
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001284For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001285'cert_create' tool can be built with the following command. Note that the target
1286platform must define its IDs within a ``platform_oid.h`` header file for the
1287build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001288
Paul Beesley493e3492019-03-13 15:11:04 +00001289.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001290
Paul Beesley62761cd2019-04-11 13:35:26 +01001291 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001292
1293``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1294verbose. The following command should be used to obtain help about the tool:
1295
Paul Beesley493e3492019-03-13 15:11:04 +00001296.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001297
1298 ./tools/cert_create/cert_create -h
1299
1300Building a FIP for Juno and FVP
1301-------------------------------
1302
1303This section provides Juno and FVP specific instructions to build Trusted
1304Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001305a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001306
Paul Beesleyba3ed402019-03-13 16:20:44 +00001307.. note::
1308 Pre-built binaries for AArch32 are available from Linaro Release 16.12
1309 onwards. Before that release, pre-built binaries are only available for
1310 AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001311
Paul Beesleyba3ed402019-03-13 16:20:44 +00001312.. warning::
1313 Follow the full instructions for one platform before switching to a
1314 different one. Mixing instructions for different platforms may result in
1315 corrupted binaries.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001316
Paul Beesleyba3ed402019-03-13 16:20:44 +00001317.. warning::
1318 The uboot image downloaded by the Linaro workspace script does not always
1319 match the uboot image packaged as BL33 in the corresponding fip file. It is
1320 recommended to use the version that is packaged in the fip file using the
1321 instructions below.
Joel Huttonfe027712018-03-19 11:59:57 +00001322
Paul Beesleyba3ed402019-03-13 16:20:44 +00001323.. note::
1324 For the FVP, the kernel FDT is packaged in FIP during build and loaded
1325 by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1326 section for more info on selecting the right FDT to use.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001327
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001328#. Clean the working directory
1329
Paul Beesley493e3492019-03-13 15:11:04 +00001330 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001331
1332 make realclean
1333
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001334#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001335
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001336 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001337 package included in the Linaro release:
1338
Paul Beesley493e3492019-03-13 15:11:04 +00001339 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001340
1341 # Build the fiptool
1342 make [DEBUG=1] [V=1] fiptool
1343
1344 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001345 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001346
1347 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001348 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001349 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001350
Paul Beesleyba3ed402019-03-13 16:20:44 +00001351 .. note::
1352 The fiptool will complain if the images to be unpacked already
1353 exist in the current directory. If that is the case, either delete those
1354 files or use the ``--force`` option to overwrite.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001355
Paul Beesleyba3ed402019-03-13 16:20:44 +00001356 .. note::
1357 For AArch32, the instructions below assume that nt-fw.bin is a
1358 normal world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001359
Dan Handley610e7e12018-03-01 18:44:00 +00001360#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001361
Paul Beesley493e3492019-03-13 15:11:04 +00001362 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001363
1364 # AArch64
1365 make PLAT=fvp BL33=nt-fw.bin all fip
1366
1367 # AArch32
1368 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1369
Dan Handley610e7e12018-03-01 18:44:00 +00001370#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001371
1372 For AArch64:
1373
1374 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1375 as a build parameter.
1376
Paul Beesley493e3492019-03-13 15:11:04 +00001377 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001378
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001379 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001380
1381 For AArch32:
1382
1383 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1384 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1385 separately for AArch32.
1386
1387 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1388 to the AArch32 Linaro cross compiler.
1389
Paul Beesley493e3492019-03-13 15:11:04 +00001390 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001391
1392 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1393
1394 - Build BL32 in AArch32.
1395
Paul Beesley493e3492019-03-13 15:11:04 +00001396 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001397
1398 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1399 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1400
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001401 - Save ``bl32.bin`` to a temporary location and clean the build products.
1402
1403 ::
1404
1405 cp <path-to-build>/bl32.bin <path-to-temporary>
1406 make realclean
1407
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001408 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1409 must point to the AArch64 Linaro cross compiler.
1410
Paul Beesley493e3492019-03-13 15:11:04 +00001411 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001412
1413 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1414
1415 - The following parameters should be used to build BL1 and BL2 in AArch64
1416 and point to the BL32 file.
1417
Paul Beesley493e3492019-03-13 15:11:04 +00001418 .. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001419
Soby Mathew97b1bff2018-09-27 16:46:41 +01001420 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001421 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1422 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001423
1424The resulting BL1 and FIP images may be found in:
1425
1426::
1427
1428 # Juno
1429 ./build/juno/release/bl1.bin
1430 ./build/juno/release/fip.bin
1431
1432 # FVP
1433 ./build/fvp/release/bl1.bin
1434 ./build/fvp/release/fip.bin
1435
Roberto Vargas096f3a02017-10-17 10:19:00 +01001436
1437Booting Firmware Update images
1438-------------------------------------
1439
1440When Firmware Update (FWU) is enabled there are at least 2 new images
1441that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1442FWU FIP.
1443
1444Juno
1445~~~~
1446
1447The new images must be programmed in flash memory by adding
1448an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1449on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1450Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1451programming" for more information. User should ensure these do not
1452overlap with any other entries in the file.
1453
1454::
1455
1456 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1457 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1458 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1459 NOR10LOAD: 00000000 ;Image Load Address
1460 NOR10ENTRY: 00000000 ;Image Entry Point
1461
1462 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1463 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1464 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1465 NOR11LOAD: 00000000 ;Image Load Address
1466
1467The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1468In the same way, the address ns_bl2u_base_address is the value of
1469NS_BL2U_BASE - 0x8000000.
1470
1471FVP
1472~~~
1473
1474The additional fip images must be loaded with:
1475
1476::
1477
1478 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1479 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1480
1481The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1482In the same way, the address ns_bl2u_base_address is the value of
1483NS_BL2U_BASE.
1484
1485
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001486EL3 payloads alternative boot flow
1487----------------------------------
1488
1489On a pre-production system, the ability to execute arbitrary, bare-metal code at
1490the highest exception level is required. It allows full, direct access to the
1491hardware, for example to run silicon soak tests.
1492
1493Although it is possible to implement some baremetal secure firmware from
1494scratch, this is a complex task on some platforms, depending on the level of
1495configuration required to put the system in the expected state.
1496
1497Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001498``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1499boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1500other BL images and passing control to BL31. It reduces the complexity of
1501developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001502
1503- putting the system into a known architectural state;
1504- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001505- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001506
Dan Handley610e7e12018-03-01 18:44:00 +00001507When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001508TrustZone controller is simplified such that only region 0 is enabled and is
1509configured to permit secure access only. This gives full access to the whole
1510DRAM to the EL3 payload.
1511
1512The system is left in the same state as when entering BL31 in the default boot
1513flow. In particular:
1514
1515- Running in EL3;
1516- Current state is AArch64;
1517- Little-endian data access;
1518- All exceptions disabled;
1519- MMU disabled;
1520- Caches disabled.
1521
1522Booting an EL3 payload
1523~~~~~~~~~~~~~~~~~~~~~~
1524
1525The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001526not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001527
1528- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1529 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001530 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001531
1532- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1533 run-time.
1534
1535To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1536used. The infinite loop that it introduces in BL1 stops execution at the right
1537moment for a debugger to take control of the target and load the payload (for
1538example, over JTAG).
1539
1540It is expected that this loading method will work in most cases, as a debugger
1541connection is usually available in a pre-production system. The user is free to
1542use any other platform-specific mechanism to load the EL3 payload, though.
1543
1544Booting an EL3 payload on FVP
1545^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1546
1547The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1548the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1549is undefined on the FVP platform and the FVP platform code doesn't clear it.
1550Therefore, one must modify the way the model is normally invoked in order to
1551clear the mailbox at start-up.
1552
1553One way to do that is to create an 8-byte file containing all zero bytes using
1554the following command:
1555
Paul Beesley493e3492019-03-13 15:11:04 +00001556.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001557
1558 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1559
1560and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1561using the following model parameters:
1562
1563::
1564
1565 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1566 --data=mailbox.dat@0x04000000 [Foundation FVP]
1567
1568To provide the model with the EL3 payload image, the following methods may be
1569used:
1570
1571#. If the EL3 payload is able to execute in place, it may be programmed into
1572 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1573 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1574 used for the FIP):
1575
1576 ::
1577
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001578 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001579
1580 On Foundation FVP, there is no flash loader component and the EL3 payload
1581 may be programmed anywhere in flash using method 3 below.
1582
1583#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1584 command may be used to load the EL3 payload ELF image over JTAG:
1585
1586 ::
1587
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001588 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001589
1590#. The EL3 payload may be pre-loaded in volatile memory using the following
1591 model parameters:
1592
1593 ::
1594
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001595 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1596 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001597
1598 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001599 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001600
1601Booting an EL3 payload on Juno
1602^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1603
1604If the EL3 payload is able to execute in place, it may be programmed in flash
1605memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1606on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1607Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1608programming" for more information.
1609
1610Alternatively, the same DS-5 command mentioned in the FVP section above can
1611be used to load the EL3 payload's ELF file over JTAG on Juno.
1612
1613Preloaded BL33 alternative boot flow
1614------------------------------------
1615
1616Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001617on TF-A to load it. This may simplify packaging of the normal world code and
1618improve performance in a development environment. When secure world cold boot
1619is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001620
1621For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001622used when compiling TF-A. For example, the following command will create a FIP
1623without a BL33 and prepare to jump to a BL33 image loaded at address
16240x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001625
Paul Beesley493e3492019-03-13 15:11:04 +00001626.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001627
1628 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1629
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001630Boot of a preloaded kernel image on Base FVP
1631~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001632
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001633The following example uses a simplified boot flow by directly jumping from the
1634TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1635useful if both the kernel and the device tree blob (DTB) are already present in
1636memory (like in FVP).
1637
1638For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1639address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001640
Paul Beesley493e3492019-03-13 15:11:04 +00001641.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001642
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001643 CROSS_COMPILE=aarch64-linux-gnu- \
1644 make PLAT=fvp DEBUG=1 \
1645 RESET_TO_BL31=1 \
1646 ARM_LINUX_KERNEL_AS_BL33=1 \
1647 PRELOADED_BL33_BASE=0x80080000 \
1648 ARM_PRELOADED_DTB_BASE=0x82000000 \
1649 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001650
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001651Now, it is needed to modify the DTB so that the kernel knows the address of the
1652ramdisk. The following script generates a patched DTB from the provided one,
1653assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1654script assumes that the user is using a ramdisk image prepared for U-Boot, like
1655the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1656offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001657
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001658.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001659
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001660 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001661
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001662 # Path to the input DTB
1663 KERNEL_DTB=<path-to>/<fdt>
1664 # Path to the output DTB
1665 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1666 # Base address of the ramdisk
1667 INITRD_BASE=0x84000000
1668 # Path to the ramdisk
1669 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001670
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001671 # Skip uboot header (64 bytes)
1672 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1673 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1674 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1675
1676 CHOSEN_NODE=$(echo \
1677 "/ { \
1678 chosen { \
1679 linux,initrd-start = <${INITRD_START}>; \
1680 linux,initrd-end = <${INITRD_END}>; \
1681 }; \
1682 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001683
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001684 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1685 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001686
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001687And the FVP binary can be run with the following command:
1688
Paul Beesley493e3492019-03-13 15:11:04 +00001689.. code:: shell
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001690
1691 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1692 -C pctl.startup=0.0.0.0 \
1693 -C bp.secure_memory=1 \
1694 -C cluster0.NUM_CORES=4 \
1695 -C cluster1.NUM_CORES=4 \
1696 -C cache_state_modelled=1 \
1697 -C cluster0.cpu0.RVBAR=0x04020000 \
1698 -C cluster0.cpu1.RVBAR=0x04020000 \
1699 -C cluster0.cpu2.RVBAR=0x04020000 \
1700 -C cluster0.cpu3.RVBAR=0x04020000 \
1701 -C cluster1.cpu0.RVBAR=0x04020000 \
1702 -C cluster1.cpu1.RVBAR=0x04020000 \
1703 -C cluster1.cpu2.RVBAR=0x04020000 \
1704 -C cluster1.cpu3.RVBAR=0x04020000 \
1705 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1706 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1707 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1708 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1709
1710Boot of a preloaded kernel image on Juno
1711~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001712
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001713The Trusted Firmware must be compiled in a similar way as for FVP explained
1714above. The process to load binaries to memory is the one explained in
1715`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001716
1717Running the software on FVP
1718---------------------------
1719
David Cunado7c032642018-03-12 18:47:05 +00001720The latest version of the AArch64 build of TF-A has been tested on the following
1721Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1722(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001723
Paul Beesleyba3ed402019-03-13 16:20:44 +00001724.. note::
1725 The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001726
David Cunado05845bf2017-12-19 16:33:25 +00001727- ``FVP_Base_AEMv8A-AEMv8A``
1728- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001729- ``FVP_Base_RevC-2xAEMv8A``
1730- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001731- ``FVP_Base_Cortex-A35x4``
1732- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001733- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1734- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001735- ``FVP_Base_Cortex-A57x1-A53x1``
1736- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001737- ``FVP_Base_Cortex-A57x4-A53x4``
1738- ``FVP_Base_Cortex-A57x4``
1739- ``FVP_Base_Cortex-A72x4-A53x4``
1740- ``FVP_Base_Cortex-A72x4``
1741- ``FVP_Base_Cortex-A73x4-A53x4``
1742- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001743- ``FVP_Base_Cortex-A75x4``
1744- ``FVP_Base_Cortex-A76x4``
John Tsichritzisd1894252019-05-20 13:09:34 +01001745- ``FVP_Base_Cortex-A76AEx4``
1746- ``FVP_Base_Cortex-A76AEx8``
Balint Dobszaycc942642019-07-03 13:02:56 +02001747- ``FVP_Base_Cortex-A77x4`` (Version 11.7 build 36)
John Tsichritzisd1894252019-05-20 13:09:34 +01001748- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001749- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001750- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1751- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzisd1894252019-05-20 13:09:34 +01001752- ``FVP_RD_N1Edge``
David Cunado05845bf2017-12-19 16:33:25 +00001753- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001754
1755The latest version of the AArch32 build of TF-A has been tested on the following
1756Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1757(64-bit host machine only).
1758
1759- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001760- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001761
Paul Beesleyba3ed402019-03-13 16:20:44 +00001762.. note::
1763 The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1764 is not compatible with legacy GIC configurations. Therefore this FVP does not
1765 support these legacy GIC configurations.
David Cunado7c032642018-03-12 18:47:05 +00001766
Paul Beesleyba3ed402019-03-13 16:20:44 +00001767.. note::
1768 The build numbers quoted above are those reported by launching the FVP
1769 with the ``--version`` parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001770
Paul Beesleyba3ed402019-03-13 16:20:44 +00001771.. note::
1772 Linaro provides a ramdisk image in prebuilt FVP configurations and full
1773 file systems that can be downloaded separately. To run an FVP with a virtio
1774 file system image an additional FVP configuration option
1775 ``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1776 used.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001777
Paul Beesleyba3ed402019-03-13 16:20:44 +00001778.. note::
1779 The software will not work on Version 1.0 of the Foundation FVP.
1780 The commands below would report an ``unhandled argument`` error in this case.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001781
Paul Beesleyba3ed402019-03-13 16:20:44 +00001782.. note::
1783 FVPs can be launched with ``--cadi-server`` option such that a
1784 CADI-compliant debugger (for example, Arm DS-5) can connect to and control
1785 its execution.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001786
Paul Beesleyba3ed402019-03-13 16:20:44 +00001787.. warning::
1788 Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
1789 the internal synchronisation timings changed compared to older versions of
1790 the models. The models can be launched with ``-Q 100`` option if they are
1791 required to match the run time characteristics of the older versions.
David Cunado97309462017-07-31 12:24:51 +01001792
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001793The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001794downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001795
David Cunado124415e2017-06-27 17:31:12 +01001796The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001797`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001798
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001799Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001800parameter options. A brief description of the important ones that affect TF-A
1801and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001802
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001803Obtaining the Flattened Device Trees
1804~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1805
1806Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001807FDT files are required. FDT source files for the Foundation and Base FVPs can
1808be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1809a subset of the Base FVP components. For example, the Foundation FVP lacks
1810CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001811
Paul Beesleyba3ed402019-03-13 16:20:44 +00001812.. note::
1813 It is not recommended to use the FDTs built along the kernel because not
1814 all FDTs are available from there.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001815
Soby Mathewecd94ad2018-05-09 13:59:29 +01001816The dynamic configuration capability is enabled in the firmware for FVPs.
1817This means that the firmware can authenticate and load the FDT if present in
1818FIP. A default FDT is packaged into FIP during the build based on
1819the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1820or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1821`Arm FVP platform specific build options`_ section for detail on the options).
1822
1823- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001824
David Cunado7c032642018-03-12 18:47:05 +00001825 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1826 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001827
Soby Mathewecd94ad2018-05-09 13:59:29 +01001828- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001829
David Cunado7c032642018-03-12 18:47:05 +00001830 For use with models such as the Cortex-A32 Base FVPs without shifted
1831 affinities and running Linux in AArch32 state with Base memory map
1832 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001833
Soby Mathewecd94ad2018-05-09 13:59:29 +01001834- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001835
David Cunado7c032642018-03-12 18:47:05 +00001836 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1837 affinities and with Base memory map configuration and Linux GICv3 support.
1838
Soby Mathewecd94ad2018-05-09 13:59:29 +01001839- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001840
1841 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1842 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1843
Soby Mathewecd94ad2018-05-09 13:59:29 +01001844- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001845
1846 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1847 single cluster, single threaded CPUs, Base memory map configuration and Linux
1848 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001849
Soby Mathewecd94ad2018-05-09 13:59:29 +01001850- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001851
David Cunado7c032642018-03-12 18:47:05 +00001852 For use with models such as the Cortex-A32 Base FVPs without shifted
1853 affinities and running Linux in AArch32 state with Base memory map
1854 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001855
Soby Mathewecd94ad2018-05-09 13:59:29 +01001856- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001857
1858 For use with Foundation FVP with Base memory map configuration.
1859
Soby Mathewecd94ad2018-05-09 13:59:29 +01001860- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001861
1862 (Default) For use with Foundation FVP with Base memory map configuration
1863 and Linux GICv3 support.
1864
1865Running on the Foundation FVP with reset to BL1 entrypoint
1866~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1867
1868The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018694 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001870
Paul Beesley493e3492019-03-13 15:11:04 +00001871.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001872
1873 <path-to>/Foundation_Platform \
1874 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001875 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001876 --secure-memory \
1877 --visualization \
1878 --gicv3 \
1879 --data="<path-to>/<bl1-binary>"@0x0 \
1880 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001881 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001882 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001883
1884Notes:
1885
1886- BL1 is loaded at the start of the Trusted ROM.
1887- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001888- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1889 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001890- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1891 and enable the GICv3 device in the model. Note that without this option,
1892 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001893 is not supported by TF-A.
1894- In order for TF-A to run correctly on the Foundation FVP, the architecture
1895 versions must match. The Foundation FVP defaults to the highest v8.x
1896 version it supports but the default build for TF-A is for v8.0. To avoid
1897 issues either start the Foundation FVP to use v8.0 architecture using the
1898 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1899 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001900
1901Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1902~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1903
David Cunado7c032642018-03-12 18:47:05 +00001904The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001905with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001906
Paul Beesley493e3492019-03-13 15:11:04 +00001907.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001908
David Cunado7c032642018-03-12 18:47:05 +00001909 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001910 -C pctl.startup=0.0.0.0 \
1911 -C bp.secure_memory=1 \
1912 -C bp.tzc_400.diagnostics=1 \
1913 -C cluster0.NUM_CORES=4 \
1914 -C cluster1.NUM_CORES=4 \
1915 -C cache_state_modelled=1 \
1916 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1917 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001918 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001919 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001920
Paul Beesleyba3ed402019-03-13 16:20:44 +00001921.. note::
1922 The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires
1923 a specific DTS for all the CPUs to be loaded.
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001924
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001925Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1926~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1927
1928The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001929with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001930
Paul Beesley493e3492019-03-13 15:11:04 +00001931.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001932
1933 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1934 -C pctl.startup=0.0.0.0 \
1935 -C bp.secure_memory=1 \
1936 -C bp.tzc_400.diagnostics=1 \
1937 -C cluster0.NUM_CORES=4 \
1938 -C cluster1.NUM_CORES=4 \
1939 -C cache_state_modelled=1 \
1940 -C cluster0.cpu0.CONFIG64=0 \
1941 -C cluster0.cpu1.CONFIG64=0 \
1942 -C cluster0.cpu2.CONFIG64=0 \
1943 -C cluster0.cpu3.CONFIG64=0 \
1944 -C cluster1.cpu0.CONFIG64=0 \
1945 -C cluster1.cpu1.CONFIG64=0 \
1946 -C cluster1.cpu2.CONFIG64=0 \
1947 -C cluster1.cpu3.CONFIG64=0 \
1948 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1949 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001950 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001951 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001952
1953Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1954~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1955
1956The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001957boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001958
Paul Beesley493e3492019-03-13 15:11:04 +00001959.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001960
1961 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1962 -C pctl.startup=0.0.0.0 \
1963 -C bp.secure_memory=1 \
1964 -C bp.tzc_400.diagnostics=1 \
1965 -C cache_state_modelled=1 \
1966 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1967 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001968 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001969 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001970
1971Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1972~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1973
1974The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001975boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001976
Paul Beesley493e3492019-03-13 15:11:04 +00001977.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001978
1979 <path-to>/FVP_Base_Cortex-A32x4 \
1980 -C pctl.startup=0.0.0.0 \
1981 -C bp.secure_memory=1 \
1982 -C bp.tzc_400.diagnostics=1 \
1983 -C cache_state_modelled=1 \
1984 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1985 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001986 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001987 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001988
1989Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1990~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1991
David Cunado7c032642018-03-12 18:47:05 +00001992The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001993with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001994
Paul Beesley493e3492019-03-13 15:11:04 +00001995.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001996
David Cunado7c032642018-03-12 18:47:05 +00001997 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001998 -C pctl.startup=0.0.0.0 \
1999 -C bp.secure_memory=1 \
2000 -C bp.tzc_400.diagnostics=1 \
2001 -C cluster0.NUM_CORES=4 \
2002 -C cluster1.NUM_CORES=4 \
2003 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002004 -C cluster0.cpu0.RVBAR=0x04010000 \
2005 -C cluster0.cpu1.RVBAR=0x04010000 \
2006 -C cluster0.cpu2.RVBAR=0x04010000 \
2007 -C cluster0.cpu3.RVBAR=0x04010000 \
2008 -C cluster1.cpu0.RVBAR=0x04010000 \
2009 -C cluster1.cpu1.RVBAR=0x04010000 \
2010 -C cluster1.cpu2.RVBAR=0x04010000 \
2011 -C cluster1.cpu3.RVBAR=0x04010000 \
2012 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2013 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002014 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002015 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002016 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002017 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002018
2019Notes:
2020
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00002021- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00002022 in this config, it can be loaded at any valid address for execution.
2023
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002024- Since a FIP is not loaded when using BL31 as reset entrypoint, the
2025 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
2026 parameter is needed to load the individual bootloader images in memory.
2027 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01002028 Payload. For the same reason, the FDT needs to be compiled from the DT source
2029 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
2030 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002031
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00002032- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
2033 specific DTS for all the CPUs to be loaded.
2034
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002035- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
2036 X and Y are the cluster and CPU numbers respectively, is used to set the
2037 reset vector for each core.
2038
2039- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
2040 changing the value of
2041 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
2042 ``BL32_BASE``.
2043
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002044Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
2045~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002046
2047The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00002048with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002049
Paul Beesley493e3492019-03-13 15:11:04 +00002050.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002051
2052 <path-to>/FVP_Base_AEMv8A-AEMv8A \
2053 -C pctl.startup=0.0.0.0 \
2054 -C bp.secure_memory=1 \
2055 -C bp.tzc_400.diagnostics=1 \
2056 -C cluster0.NUM_CORES=4 \
2057 -C cluster1.NUM_CORES=4 \
2058 -C cache_state_modelled=1 \
2059 -C cluster0.cpu0.CONFIG64=0 \
2060 -C cluster0.cpu1.CONFIG64=0 \
2061 -C cluster0.cpu2.CONFIG64=0 \
2062 -C cluster0.cpu3.CONFIG64=0 \
2063 -C cluster1.cpu0.CONFIG64=0 \
2064 -C cluster1.cpu1.CONFIG64=0 \
2065 -C cluster1.cpu2.CONFIG64=0 \
2066 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002067 -C cluster0.cpu0.RVBAR=0x04002000 \
2068 -C cluster0.cpu1.RVBAR=0x04002000 \
2069 -C cluster0.cpu2.RVBAR=0x04002000 \
2070 -C cluster0.cpu3.RVBAR=0x04002000 \
2071 -C cluster1.cpu0.RVBAR=0x04002000 \
2072 -C cluster1.cpu1.RVBAR=0x04002000 \
2073 -C cluster1.cpu2.RVBAR=0x04002000 \
2074 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002075 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002076 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002077 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002078 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002079 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002080
Paul Beesleyba3ed402019-03-13 16:20:44 +00002081.. note::
2082 The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2083 It should match the address programmed into the RVBAR register as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002084
2085Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2086~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2087
2088The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002089boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002090
Paul Beesley493e3492019-03-13 15:11:04 +00002091.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002092
2093 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2094 -C pctl.startup=0.0.0.0 \
2095 -C bp.secure_memory=1 \
2096 -C bp.tzc_400.diagnostics=1 \
2097 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002098 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2099 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2100 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2101 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2102 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2103 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2104 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2105 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2106 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2107 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002108 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002109 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002110 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002111 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002112
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002113Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2114~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002115
2116The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002117boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002118
Paul Beesley493e3492019-03-13 15:11:04 +00002119.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002120
2121 <path-to>/FVP_Base_Cortex-A32x4 \
2122 -C pctl.startup=0.0.0.0 \
2123 -C bp.secure_memory=1 \
2124 -C bp.tzc_400.diagnostics=1 \
2125 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002126 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2127 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2128 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2129 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002130 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002131 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002132 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002133 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002134 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002135
2136Running the software on Juno
2137----------------------------
2138
Dan Handley610e7e12018-03-01 18:44:00 +00002139This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002140
2141To execute the software stack on Juno, the version of the Juno board recovery
2142image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2143earlier version installed or are unsure which version is installed, please
2144re-install the recovery image by following the
2145`Instructions for using Linaro's deliverables on Juno`_.
2146
Dan Handley610e7e12018-03-01 18:44:00 +00002147Preparing TF-A images
2148~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002149
Dan Handley610e7e12018-03-01 18:44:00 +00002150After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2151``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002152
2153Other Juno software information
2154~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2155
Dan Handley610e7e12018-03-01 18:44:00 +00002156Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002157software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002158get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002159configure it.
2160
2161Testing SYSTEM SUSPEND on Juno
2162~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2163
2164The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2165to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2166on Juno, at the linux shell prompt, issue the following command:
2167
Paul Beesley493e3492019-03-13 15:11:04 +00002168.. code:: shell
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002169
2170 echo +10 > /sys/class/rtc/rtc0/wakealarm
2171 echo -n mem > /sys/power/state
2172
2173The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2174wakeup interrupt from RTC.
2175
2176--------------
2177
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002178*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002179
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002180.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002181.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002182.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002183.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2184.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002185.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002186.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002187.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002188.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002189.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002190.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002191.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002192.. _here: psci-lib-integration-guide.rst
John Tsichritzis2fd3d922019-05-28 13:13:39 +01002193.. _Trusted Board Boot: ../design/trusted-board-boot.rst
2194.. _TB_FW_CONFIG for FVP: ../../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
2195.. _Secure-EL1 Payloads and Dispatchers: ../design/firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
2196.. _Firmware Update: ../components/firmware-update.rst
2197.. _Firmware Design: ../design/firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002198.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2199.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002200.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002201.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002202.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002203.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
John Tsichritzis2fd3d922019-05-28 13:13:39 +01002204.. _Secure Partition Manager Design guide: ../components/secure-partition-manager-design.rst
2205.. _`Trusted Firmware-A Coding Guidelines`: ../process/coding-guidelines.rst
2206.. _Library at ROM: ../components/romlib-design.rst