blob: a7b805bc674b572fc9c68639f9b91bc2d7eff46c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06003 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05004 *
wdenk9c53f402003-10-15 23:53:47 +00005 * (C) Copyright 2003 Motorola Inc.
6 * Modified by Xianghua Xiao, X.Xiao@motorola.com
7 *
8 * (C) Copyright 2000
9 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk9c53f402003-10-15 23:53:47 +000010 */
11
Simon Glass1ab16922022-07-31 12:28:48 -060012#include <display_options.h>
Simon Glassdb229612019-08-01 09:46:42 -060013#include <env.h>
Simon Glassa7b51302019-11-14 12:57:46 -070014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
wdenk9c53f402003-10-15 23:53:47 +000016#include <watchdog.h>
17#include <asm/processor.h>
18#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050019#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050020#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000021#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050022#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060023#include <asm/mmu.h>
Shengzhou Liu7d8dfb82015-11-20 15:52:03 +080024#include <fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060025#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050026#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000027#include <asm/fsl_srio.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053028#ifdef CONFIG_FSL_CORENET
29#include <asm/fsl_portals.h>
30#include <asm/fsl_liodn.h>
Ahmed Mansouraa270b42017-12-15 16:01:00 -050031#include <fsl_qbman.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053032#endif
ramneek mehreshc65e8822013-08-05 16:00:16 +053033#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000034#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060035#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060036#include <linux/delay.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060037#include "mp.h"
Aneesh Bansalc6249092016-01-22 16:37:27 +053038#ifdef CONFIG_CHAIN_OF_TRUST
39#include <fsl_validate.h>
40#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +053041#ifdef CONFIG_FSL_CAAM
42#include <fsl_sec.h>
43#endif
Udit Agarwald2dd2f72019-11-07 16:11:39 +000044#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_CORENET)
Aneesh Bansal4b636c32016-01-22 17:05:59 +053045#include <asm/fsl_pamu.h>
46#include <fsl_secboot_err.h>
47#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -060048#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050049#include <nand.h>
50#include <errno.h>
51#endif
Shengzhou Liu15875a52016-11-21 11:36:48 +080052#ifndef CONFIG_ARCH_QEMU_E500
53#include <fsl_ddr.h>
54#endif
Simon Glass2c844c42017-06-14 21:28:26 -060055#include "../../../../drivers/ata/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080056#ifdef CONFIG_U_QE
Qianyu Gongae6a7582016-02-18 13:01:59 +080057#include <fsl_qe.h>
Zhao Qiangb818ba22014-03-21 16:21:45 +080058#endif
Gaurav Jain7f19c3b2022-03-24 11:50:37 +053059#include <dm.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060060
Nikhil Badola006e83a2014-04-15 14:44:52 +053061#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
62/*
63 * For deriving usb clock from 100MHz sysclk, reference divisor is set
64 * to a value of 5, which gives an intermediate value 20(100/5). The
65 * multiplication factor integer is set to 24, which when multiplied to
66 * above intermediate value provides clock for usb ip.
67 */
68void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
69{
70 sys_info_t sysinfo;
71
72 get_sys_info(&sysinfo);
73 if (sysinfo.diff_sysclk == 1) {
74 clrbits_be32(&usb_phy->pllprg[1],
Tom Rini364d0022023-01-10 11:19:45 -050075 CFG_SYS_FSL_USB_PLLPRG2_MFI);
Nikhil Badola006e83a2014-04-15 14:44:52 +053076 setbits_be32(&usb_phy->pllprg[1],
Tom Rini364d0022023-01-10 11:19:45 -050077 CFG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
78 CFG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
79 CFG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +053080 }
81}
82#endif
83
Suresh Gupta086f0a72014-02-26 14:29:12 +053084#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
85void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
86{
87#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
88 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
89
90 /* Increase Disconnect Threshold by 50mV */
Tom Rini364d0022023-01-10 11:19:45 -050091 xcvrprg &= ~CFG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
Suresh Gupta086f0a72014-02-26 14:29:12 +053092 INC_DCNT_THRESHOLD_50MV;
93 /* Enable programming of USB High speed Disconnect threshold */
Tom Rini364d0022023-01-10 11:19:45 -050094 xcvrprg |= CFG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
Suresh Gupta086f0a72014-02-26 14:29:12 +053095 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
96
97 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
98 /* Increase Disconnect Threshold by 50mV */
Tom Rini364d0022023-01-10 11:19:45 -050099 xcvrprg &= ~CFG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
Suresh Gupta086f0a72014-02-26 14:29:12 +0530100 INC_DCNT_THRESHOLD_50MV;
101 /* Enable programming of USB High speed Disconnect threshold */
Tom Rini364d0022023-01-10 11:19:45 -0500102 xcvrprg |= CFG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530103 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
104#else
105
106 u32 temp = 0;
107 u32 status = in_be32(&usb_phy->status1);
108
109 u32 squelch_prog_rd_0_2 =
Tom Rini364d0022023-01-10 11:19:45 -0500110 (status >> CFG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
111 & CFG_SYS_FSL_USB_SQUELCH_PROG_MASK;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530112
113 u32 squelch_prog_rd_3_5 =
Tom Rini364d0022023-01-10 11:19:45 -0500114 (status >> CFG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
115 & CFG_SYS_FSL_USB_SQUELCH_PROG_MASK;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530116
117 setbits_be32(&usb_phy->config1,
Tom Rini364d0022023-01-10 11:19:45 -0500118 CFG_SYS_FSL_USB_HS_DISCNCT_INC);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530119 setbits_be32(&usb_phy->config2,
Tom Rini364d0022023-01-10 11:19:45 -0500120 CFG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530121
Tom Rini364d0022023-01-10 11:19:45 -0500122 temp = squelch_prog_rd_0_2 << CFG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530123 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
124
Tom Rini364d0022023-01-10 11:19:45 -0500125 temp = squelch_prog_rd_3_5 << CFG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530126 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
127#endif
128}
129#endif
130
Zhao Qiangb818ba22014-03-21 16:21:45 +0800131#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500132extern qe_iop_conf_t qe_iop_conf_tab[];
133extern void qe_config_iopin(u8 port, u8 pin, int dir,
134 int open_drain, int assign);
135extern void qe_init(uint qe_base);
136extern void qe_reset(void);
137
138static void config_qe_ioports(void)
139{
140 u8 port, pin;
141 int dir, open_drain, assign;
142 int i;
143
144 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
145 port = qe_iop_conf_tab[i].port;
146 pin = qe_iop_conf_tab[i].pin;
147 dir = qe_iop_conf_tab[i].dir;
148 open_drain = qe_iop_conf_tab[i].open_drain;
149 assign = qe_iop_conf_tab[i].assign;
150 qe_config_iopin(port, pin, dir, open_drain, assign);
151 }
152}
153#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500154
Kumar Gala76eef3e2009-03-19 03:40:08 -0500155#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530156#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
Tang Yuantianefd6da62014-07-04 17:39:26 +0800157void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500158{
159 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500160
Tom Rini376b88a2022-10-28 20:27:13 -0400161 cpc_corenet_t *cpc = (cpc_corenet_t *)CFG_SYS_FSL_CPC_ADDR;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500162
Tom Rini0a2bac72022-11-16 13:10:29 -0500163 for (i = 0; i < CFG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800164 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
165 /* find and disable LAW of SRAM */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500166 struct law_entry law = find_law(CFG_SYS_INIT_L3_ADDR);
Shaohui Xie25a2b392011-03-16 10:10:32 +0800167
168 if (law.index == -1) {
169 printf("\nFatal error happened\n");
170 return;
171 }
172 disable_law(law.index);
173
174 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
175 out_be32(&cpc->cpccsr0, 0);
176 out_be32(&cpc->cpcsrcr0, 0);
177 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530178 }
179}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800180#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500181
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530182#if defined(T1040_TDM_QUIRK_CCSR_BASE)
183#ifdef CONFIG_POST
184#error POST memory test cannot be enabled with TDM
185#endif
186static void enable_tdm_law(void)
187{
188 int ret;
189 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
190 int tdm_hwconfig_enabled = 0;
191
192 /*
193 * Extract hwconfig from environment since environment
194 * is not setup properly yet. Search for tdm entry in
195 * hwconfig.
196 */
Simon Glass64b723f2017-08-03 12:22:12 -0600197 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530198 if (ret > 0) {
199 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
200 /* If tdm is defined in hwconfig, set law for tdm workaround */
201 if (tdm_hwconfig_enabled)
202 set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
203 LAW_TRGT_IF_CCSR);
204 }
205}
206#endif
207
Tang Yuantianefd6da62014-07-04 17:39:26 +0800208void enable_cpc(void)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530209{
210 int i;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530211 int ret;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530212 u32 size = 0;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530213 u32 cpccfg0;
214 char buffer[HWCONFIG_BUFFER_SIZE];
215 char cpc_subarg[16];
216 bool have_hwconfig = false;
217 int cpc_args = 0;
Tom Rini376b88a2022-10-28 20:27:13 -0400218 cpc_corenet_t *cpc = (cpc_corenet_t *)CFG_SYS_FSL_CPC_ADDR;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530219
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530220 /* Extract hwconfig from environment */
Simon Glass64b723f2017-08-03 12:22:12 -0600221 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530222 if (ret > 0) {
223 /*
224 * If "en_cpc" is not defined in hwconfig then by default all
225 * cpcs are enable. If this config is defined then individual
226 * cpcs which have to be enabled should also be defined.
227 * e.g en_cpc:cpc1,cpc2;
228 */
229 if (hwconfig_f("en_cpc", buffer))
230 have_hwconfig = true;
231 }
232
Tom Rini0a2bac72022-11-16 13:10:29 -0500233 for (i = 0; i < CFG_SYS_NUM_CPC; i++, cpc++) {
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530234 if (have_hwconfig) {
235 sprintf(cpc_subarg, "cpc%u", i + 1);
236 cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer);
237 if (cpc_args == 0)
238 continue;
239 }
240 cpccfg0 = in_be32(&cpc->cpccfg0);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530241 size += CPC_CFG0_SZ_K(cpccfg0);
242
Kumar Gala9780b592011-01-13 01:54:01 -0600243#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
244 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
245#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600246#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
247 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
248#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500249#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
250 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
251#endif
York Sunb1954252013-09-16 12:49:31 -0700252#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
253 if (has_erratum_a006379()) {
254 setbits_be32(&cpc->cpchdbcr0,
255 CPC_HDBCR0_SPLRU_LEVEL_EN);
256 }
257#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600258
Kumar Gala76eef3e2009-03-19 03:40:08 -0500259 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
260 /* Read back to sync write */
261 in_be32(&cpc->cpccsr0);
262
263 }
264
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500265 puts("Corenet Platform Cache: ");
266 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500267}
268
Kim Phillips402673f2012-10-29 13:34:38 +0000269static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500270{
271 int i;
Tom Rini376b88a2022-10-28 20:27:13 -0400272 cpc_corenet_t *cpc = (cpc_corenet_t *)CFG_SYS_FSL_CPC_ADDR;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500273
Tom Rini0a2bac72022-11-16 13:10:29 -0500274 for (i = 0; i < CFG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800275 /* skip CPC when it used as all SRAM */
276 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
277 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500278 /* Flash invalidate the CPC and clear all the locks */
279 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
280 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
281 ;
282 }
283}
284#else
285#define enable_cpc()
286#define invalidate_cpc()
Tang Yuantianefd6da62014-07-04 17:39:26 +0800287#define disable_cpc_sram()
Kumar Gala76eef3e2009-03-19 03:40:08 -0500288#endif /* CONFIG_SYS_FSL_CPC */
289
wdenk9c53f402003-10-15 23:53:47 +0000290/*
291 * Breathe some life into the CPU...
292 *
293 * Set up the memory map
294 * initialize a bunch of registers
295 */
296
Kumar Gala24f86a82009-09-17 01:52:37 -0500297#ifdef CONFIG_FSL_CORENET
298static void corenet_tb_init(void)
299{
300 volatile ccsr_rcpm_t *rcpm =
Tom Rini376b88a2022-10-28 20:27:13 -0400301 (void *)(CFG_SYS_FSL_CORENET_RCPM_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500302 volatile ccsr_pic_t *pic =
Tom Rinid5c3bf22022-10-28 20:27:12 -0400303 (void *)(CFG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500304 u32 whoami = in_be32(&pic->whoami);
305
306 /* Enable the timebase register for this core */
307 out_be32(&rcpm->ctbenrl, (1 << whoami));
308}
309#endif
310
York Sun7b083df2014-03-28 15:07:27 -0700311#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
312void fsl_erratum_a007212_workaround(void)
313{
Tom Rinid5c3bf22022-10-28 20:27:12 -0400314 ccsr_gur_t __iomem *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
York Sun7b083df2014-03-28 15:07:27 -0700315 u32 ddr_pll_ratio;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500316 u32 __iomem *plldgdcr1 = (void *)(CFG_SYS_DCSRBAR + 0x21c20);
317 u32 __iomem *plldadcr1 = (void *)(CFG_SYS_DCSRBAR + 0x21c28);
318 u32 __iomem *dpdovrcr4 = (void *)(CFG_SYS_DCSRBAR + 0x21e80);
York Sunfe845072016-12-28 08:43:45 -0800319#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500320 u32 __iomem *plldgdcr2 = (void *)(CFG_SYS_DCSRBAR + 0x21c40);
321 u32 __iomem *plldadcr2 = (void *)(CFG_SYS_DCSRBAR + 0x21c48);
York Sunfe845072016-12-28 08:43:45 -0800322#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500323 u32 __iomem *plldgdcr3 = (void *)(CFG_SYS_DCSRBAR + 0x21c60);
324 u32 __iomem *plldadcr3 = (void *)(CFG_SYS_DCSRBAR + 0x21c68);
York Sun7b083df2014-03-28 15:07:27 -0700325#endif
326#endif
327 /*
328 * Even this workaround applies to selected version of SoCs, it is
329 * safe to apply to all versions, with the limitation of odd ratios.
330 * If RCW has disabled DDR PLL, we have to apply this workaround,
331 * otherwise DDR will not work.
332 */
333 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
334 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
335 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
336 /* check if RCW sets ratio to 0, required by this workaround */
337 if (ddr_pll_ratio != 0)
338 return;
339 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
340 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
341 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
342 /* check if reserved bits have the desired ratio */
343 if (ddr_pll_ratio == 0) {
344 printf("Error: Unknown DDR PLL ratio!\n");
345 return;
346 }
347 ddr_pll_ratio >>= 1;
348
349 setbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800350#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700351 setbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800352#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700353 setbits_be32(plldadcr3, 0x02000001);
354#endif
355#endif
356 setbits_be32(dpdovrcr4, 0xe0000000);
357 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800358#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700359 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800360#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700361 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
362#endif
363#endif
364 udelay(100);
365 clrbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800366#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700367 clrbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800368#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700369 clrbits_be32(plldadcr3, 0x02000001);
370#endif
371#endif
372 clrbits_be32(dpdovrcr4, 0xe0000000);
373}
374#endif
375
York Sun695c0c32014-04-30 14:43:47 -0700376ulong cpu_init_f(void)
wdenk9c53f402003-10-15 23:53:47 +0000377{
wdenk9c53f402003-10-15 23:53:47 +0000378 extern void m8560_cpm_reset (void);
Tom Rini6a5dccc2022-11-16 13:10:41 -0500379#ifdef CFG_SYS_DCSRBAR_PHYS
Tom Rinid5c3bf22022-10-28 20:27:12 -0400380 ccsr_gur_t *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Stephen George5bbf29c2011-07-20 09:47:26 -0500381#endif
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000382#if defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000383 struct law_entry law;
384#endif
York Sunefc49e02016-11-15 13:52:34 -0800385#ifdef CONFIG_ARCH_MPC8548
Tom Rinid5c3bf22022-10-28 20:27:12 -0400386 ccsr_local_ecm_t *ecm = (void *)(CFG_SYS_MPC85xx_ECM_ADDR);
Peter Tyser30103c62008-11-11 10:17:10 -0600387 uint svr = get_svr();
388
389 /*
390 * CPU2 errata workaround: A core hang possible while executing
391 * a msync instruction and a snoopable transaction from an I/O
392 * master tagged to make quick forward progress is present.
393 * Fixed in silicon rev 2.1.
394 */
395 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
396 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
397#endif
wdenk9c53f402003-10-15 23:53:47 +0000398
Kumar Gala9772ee72008-01-16 22:38:34 -0600399 disable_tlb(14);
400 disable_tlb(15);
401
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000402#if defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000403 /* Disable the LAW created for NOR flash by the PBI commands */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500404 law = find_law(CFG_SYS_PBI_FLASH_BASE);
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000405 if (law.index != -1)
406 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530407
408#if defined(CONFIG_SYS_CPC_REINIT_F)
409 disable_cpc_sram();
410#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000411#endif
412
Becky Bruce0d4cee12010-06-17 11:37:20 -0500413 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000414
Zhao Qiangb818ba22014-03-21 16:21:45 +0800415#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500416 /* Config QE ioports */
417 config_qe_ioports();
418#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800419
Peter Tysera9af1dc2009-06-30 17:15:47 -0500420#if defined(CONFIG_FSL_DMA)
421 dma_init();
422#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500423#ifdef CONFIG_FSL_CORENET
424 corenet_tb_init();
425#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600426 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500427
428 /* Invalidate the CPC before DDR gets enabled */
429 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500430
Tom Rini6a5dccc2022-11-16 13:10:41 -0500431 #ifdef CFG_SYS_DCSRBAR_PHYS
Stephen George5bbf29c2011-07-20 09:47:26 -0500432 /* set DCSRCR so that DCSR space is 1G */
433 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
434 in_be32(&gur->dcsrcr);
435#endif
436
York Sun7b083df2014-03-28 15:07:27 -0700437#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
438 fsl_erratum_a007212_workaround();
439#endif
440
tang yuantiana4341912014-12-18 10:26:34 +0800441 return 0;
wdenk9c53f402003-10-15 23:53:47 +0000442}
443
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600444/* Implement a dummy function for those platforms w/o SERDES */
445static void __fsl_serdes__init(void)
446{
Bin Meng75a6a372022-10-26 12:40:07 +0800447 return;
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600448}
449__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500450
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530451#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000452int enable_cluster_l2(void)
453{
454 int i = 0;
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800455 u32 cluster, svr = get_svr();
Tom Rinid5c3bf22022-10-28 20:27:12 -0400456 ccsr_gur_t *gur = (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
York Sunc3d87b12012-10-08 07:44:08 +0000457 struct ccsr_cluster_l2 __iomem *l2cache;
458
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800459 /* only the L2 of first cluster should be enabled as expected on T4080,
460 * but there is no EOC in the first cluster as HW sake, so return here
461 * to skip enabling L2 cache of the 2nd cluster.
462 */
463 if (SVR_SOC_VER(svr) == SVR_T4080)
464 return 0;
465
York Sunc3d87b12012-10-08 07:44:08 +0000466 cluster = in_be32(&gur->tp_cluster[i].lower);
467 if (cluster & TP_CLUSTER_EOC)
468 return 0;
469
470 /* The first cache has already been set up, so skip it */
471 i++;
472
473 /* Look through the remaining clusters, and set up their caches */
474 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000475 int j, cluster_valid = 0;
476
Tom Rini376b88a2022-10-28 20:27:13 -0400477 l2cache = (void __iomem *)(CFG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000478
York Sunc3d87b12012-10-08 07:44:08 +0000479 cluster = in_be32(&gur->tp_cluster[i].lower);
480
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000481 /* check that at least one core/accel is enabled in cluster */
482 for (j = 0; j < 4; j++) {
483 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
484 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000485
Shaveta Leekha6e125a22014-07-02 11:44:54 +0530486 if ((type & TP_ITYP_AV) &&
487 TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000488 cluster_valid = 1;
489 }
490
491 if (cluster_valid) {
492 /* set stash ID to (cluster) * 2 + 32 + 1 */
493 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
494
495 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000496
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000497 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
498 while ((in_be32(&l2cache->l2csr0)
499 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
500 ;
James Yang284ce502013-03-25 07:40:03 +0000501 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000502 }
York Sunc3d87b12012-10-08 07:44:08 +0000503 i++;
504 } while (!(cluster & TP_CLUSTER_EOC));
505
506 return 0;
507}
508#endif
509
wdenk9c53f402003-10-15 23:53:47 +0000510/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500511 * Initialize L2 as cache.
wdenk9c53f402003-10-15 23:53:47 +0000512 */
Tang Yuantianefd6da62014-07-04 17:39:26 +0800513int l2cache_init(void)
wdenk9c53f402003-10-15 23:53:47 +0000514{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600515 __maybe_unused u32 svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000516#ifdef CONFIG_L2_CACHE
Tom Rinid5c3bf22022-10-28 20:27:12 -0400517 ccsr_l2cache_t *l2cache = (void __iomem *)CFG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530518#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
Tom Rini376b88a2022-10-28 20:27:13 -0400519 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CFG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500520#endif
York Sunf066a042012-10-28 08:12:54 +0000521
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200522 puts ("L2: ");
523
wdenk9c53f402003-10-15 23:53:47 +0000524#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500525 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600526 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500527 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500528
Kumar Gala1f109fd2008-04-08 10:45:50 -0500529 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000530
531 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500532 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800533
Tom Rini6a5dccc2022-11-16 13:10:41 -0500534#if defined(CONFIG_SYS_RAMBOOT) && defined(CFG_SYS_INIT_L2_ADDR)
Mingkai Hu0255cd72009-09-11 14:19:10 +0800535 if (cache_ctl & MPC85xx_L2CTL_L2E) {
536 /* Clear L2 SRAM memory-mapped base address */
537 out_be32(&l2cache->l2srbar0, 0x0);
538 out_be32(&l2cache->l2srbar1, 0x0);
539
540 /* set MBECCDIS=0, SBECCDIS=0 */
541 clrbits_be32(&l2cache->l2errdis,
542 (MPC85xx_L2ERRDIS_MBECC |
543 MPC85xx_L2ERRDIS_SBECC));
544
545 /* set L2E=0, L2SRAM=0 */
546 clrbits_be32(&l2cache->l2ctl,
547 (MPC85xx_L2CTL_L2E |
548 MPC85xx_L2CTL_L2SRAM_ENTIRE));
549 }
550#endif
551
Kumar Gala20119972008-07-14 14:07:00 -0500552 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500553
Kumar Gala20119972008-07-14 14:07:00 -0500554 switch (l2siz_field) {
555 case 0x0:
556 printf(" unknown size (0x%08x)\n", cache_ctl);
557 return -1;
558 break;
559 case 0x1:
560 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500561 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500562 puts("128 KiB ");
563 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500564 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500565 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500566 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500567 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
568 }
569 break;
570 case 0x2:
571 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500572 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500573 puts("256 KiB ");
574 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500575 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500576 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500577 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500578 /* set L2E=1, L2I=1, & L2SRAM=0 */
579 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500580 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500581 break;
Kumar Gala20119972008-07-14 14:07:00 -0500582 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500583 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500584 /* set L2E=1, L2I=1, & L2SRAM=0 */
585 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500586 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500587 }
588
Mingkai Hud2088e02009-08-18 15:37:15 +0800589 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200590 puts("already enabled");
Tom Rini6a5dccc2022-11-16 13:10:41 -0500591#if defined(CFG_SYS_INIT_L2_ADDR) && defined(CFG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600592 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800593 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
Tom Rini6a5dccc2022-11-16 13:10:41 -0500594 && l2srbar >= CFG_SYS_FLASH_BASE) {
595 l2srbar = CFG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500596 l2cache->l2srbar0 = l2srbar;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500597 printf(", moving to 0x%08x", CFG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500598 }
Tom Rini6a5dccc2022-11-16 13:10:41 -0500599#endif /* CFG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500600 puts("\n");
601 } else {
602 asm("msync;isync");
603 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
604 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200605 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500606 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500607#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500608 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500609 puts("N/A\n");
610 goto skip_l2;
611 }
612
Kumar Galae56f2c52009-03-19 09:16:10 -0500613 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
614
615 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500616 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
617 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500618 ;
619
Kumar Gala8d2817c2009-03-19 02:53:01 -0500620#ifdef CONFIG_SYS_CACHE_STASHING
621 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
622 mtspr(SPRN_L2CSR1, (32 + 1));
623#endif
624
Kumar Galae56f2c52009-03-19 09:16:10 -0500625 /* enable the cache */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500626 mtspr(SPRN_L2CSR0, CFG_SYS_INIT_L2CSR0);
Kumar Galae56f2c52009-03-19 09:16:10 -0500627
Tom Rini6a5dccc2022-11-16 13:10:41 -0500628 if (CFG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
Dave Liu17218192009-10-22 00:10:23 -0500629 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
630 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500631 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500632 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500633
634skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530635#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000636 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500637 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
638 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000639
640 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000641#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200642 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000643#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500644
Tang Yuantianefd6da62014-07-04 17:39:26 +0800645 return 0;
646}
647
648/*
649 *
650 * The newer 8548, etc, parts have twice as much cache, but
651 * use the same bit-encoding as the older 8555, etc, parts.
652 *
653 */
654int cpu_init_r(void)
655{
656 __maybe_unused u32 svr = get_svr();
Tom Rini6a5dccc2022-11-16 13:10:41 -0500657#ifdef CFG_SYS_LBC_LCRR
Tang Yuantianefd6da62014-07-04 17:39:26 +0800658 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
659#endif
660#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
661 extern int spin_table_compat;
662 const char *spin;
663#endif
664#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
Tom Rini376b88a2022-10-28 20:27:13 -0400665 ccsr_sec_t __iomem *sec = (void *)CFG_SYS_FSL_SEC_ADDR;
Tang Yuantianefd6da62014-07-04 17:39:26 +0800666#endif
667#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
668 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
669 /*
670 * CPU22 and NMG_CPU_A011 share the same workaround.
671 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
672 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
673 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
674 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
675 * be disabled by hwconfig with syntax:
676 *
677 * fsl_cpu_a011:disable
678 */
679 extern int enable_cpu_a011_workaround;
680#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
681 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
682#else
683 char buffer[HWCONFIG_BUFFER_SIZE];
684 char *buf = NULL;
685 int n, res;
686
Simon Glass64b723f2017-08-03 12:22:12 -0600687 n = env_get_f("hwconfig", buffer, sizeof(buffer));
Tang Yuantianefd6da62014-07-04 17:39:26 +0800688 if (n > 0)
689 buf = buffer;
690
691 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
692 if (res > 0) {
693 enable_cpu_a011_workaround = 0;
694 } else {
695 if (n >= HWCONFIG_BUFFER_SIZE) {
696 printf("fsl_cpu_a011 was not found. hwconfig variable "
697 "may be too long\n");
698 }
699 enable_cpu_a011_workaround =
700 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
701 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
702 }
703#endif
704 if (enable_cpu_a011_workaround) {
705 flush_dcache();
706 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
707 sync();
708 }
709#endif
Darwin Dingela56d6c02016-10-25 09:48:01 +1300710
711#ifdef CONFIG_SYS_FSL_ERRATUM_A007907
712 flush_dcache();
713 mtspr(L1CSR2, (mfspr(L1CSR2) & ~L1CSR2_DCSTASHID));
714 sync();
715#endif
716
Tang Yuantianefd6da62014-07-04 17:39:26 +0800717#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
718 /*
719 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
720 * in write shadow mode. Checking DCWS before setting SPR 976.
721 */
722 if (mfspr(L1CSR2) & L1CSR2_DCWS)
723 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
724#endif
725
726#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
Simon Glass64b723f2017-08-03 12:22:12 -0600727 spin = env_get("spin_table_compat");
Tang Yuantianefd6da62014-07-04 17:39:26 +0800728 if (spin && (*spin == 'n'))
729 spin_table_compat = 0;
730 else
731 spin_table_compat = 1;
732#endif
733
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530734#ifdef CONFIG_FSL_CORENET
735 set_liodns();
736#ifdef CONFIG_SYS_DPAA_QBMAN
Ahmed Mansouraa270b42017-12-15 16:01:00 -0500737 setup_qbman_portals();
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530738#endif
739#endif
740
Tang Yuantianefd6da62014-07-04 17:39:26 +0800741 l2cache_init();
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530742#if defined(CONFIG_RAMBOOT_PBL)
743 disable_cpc_sram();
744#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500745 enable_cpc();
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530746#if defined(T1040_TDM_QUIRK_CCSR_BASE)
747 enable_tdm_law();
748#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500749
York Sun972cc402013-06-25 11:37:41 -0700750#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500751 /* needs to be in ram since code uses global static vars */
752 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700753#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500754
Shengzhou Liu097be702013-08-15 09:31:47 +0800755#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
756#define MCFGR_AXIPIPE 0x000000f0
757 if (IS_SVR_REV(svr, 1, 0))
Ruchika Guptabb7143b2014-09-09 11:50:31 +0530758 sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE);
Shengzhou Liu097be702013-08-15 09:31:47 +0800759#endif
760
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000761#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
762 if (IS_SVR_REV(svr, 1, 0)) {
763 int i;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500764 __be32 *p = (void __iomem *)CFG_SYS_DCSRBAR + 0xb004c;
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000765
766 for (i = 0; i < 12; i++) {
767 p += i + (i > 5 ? 11 : 0);
768 out_be32(p, 0x2);
769 }
Tom Rini6a5dccc2022-11-16 13:10:41 -0500770 p = (void __iomem *)CFG_SYS_DCSRBAR + 0xb0108;
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000771 out_be32(p, 0x34);
772 }
773#endif
774
Kumar Gala8975d7a2010-12-30 12:09:53 -0600775#ifdef CONFIG_SYS_SRIO
776 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800777#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Simon Glass64b723f2017-08-03 12:22:12 -0600778 char *s = env_get("bootmaster");
Liu Gangd7b17a92012-08-09 05:09:59 +0000779 if (s) {
780 if (!strcmp(s, "SRIO1")) {
781 srio_boot_master(1);
782 srio_boot_master_release_slave(1);
783 }
784 if (!strcmp(s, "SRIO2")) {
785 srio_boot_master(2);
786 srio_boot_master_release_slave(2);
787 }
788 }
Liu Gang4cc85322012-03-08 00:33:17 +0000789#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600790#endif
791
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600792#if defined(CONFIG_MP)
793 setup_mp();
794#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500795
Zang Roy-R6191183659922012-09-18 09:50:08 +0000796#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600797 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000798 if (SVR_MAJ(svr) < 3) {
799 void *p;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500800 p = (void *)CFG_SYS_DCSRBAR + 0x20520;
Zang Roy-R6191183659922012-09-18 09:50:08 +0000801 setbits_be32(p, 1 << (31 - 14));
802 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600803 }
804#endif
805
Tom Rini6a5dccc2022-11-16 13:10:41 -0500806#ifdef CFG_SYS_LBC_LCRR
Lan Chunhee0ef7322010-04-21 07:40:50 -0500807 /*
808 * Modify the CLKDIV field of LCRR register to improve the writing
809 * speed for NOR flash.
810 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500811 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CFG_SYS_LBC_LCRR);
Lan Chunhee0ef7322010-04-21 07:40:50 -0500812 __raw_readl(&lbc->lcrr);
813 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500814#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
815 udelay(100);
816#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500817#endif
818
Roy Zang6d6a0e12011-04-13 00:08:51 -0500819#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
820 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530821 struct ccsr_usb_phy __iomem *usb_phy1 =
Tom Rinid5c3bf22022-10-28 20:27:12 -0400822 (void *)CFG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530823#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
824 if (has_erratum_a006261())
825 fsl_erratum_a006261_workaround(usb_phy1);
826#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500827 out_be32(&usb_phy1->usb_enable_override,
Tom Rini364d0022023-01-10 11:19:45 -0500828 CFG_SYS_FSL_USB_ENABLE_OVERRIDE);
Roy Zang6d6a0e12011-04-13 00:08:51 -0500829 }
830#endif
831#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
832 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530833 struct ccsr_usb_phy __iomem *usb_phy2 =
Tom Rinid5c3bf22022-10-28 20:27:12 -0400834 (void *)CFG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530835#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
836 if (has_erratum_a006261())
837 fsl_erratum_a006261_workaround(usb_phy2);
838#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500839 out_be32(&usb_phy2->usb_enable_override,
Tom Rini364d0022023-01-10 11:19:45 -0500840 CFG_SYS_FSL_USB_ENABLE_OVERRIDE);
Roy Zang6d6a0e12011-04-13 00:08:51 -0500841 }
842#endif
843
Xuleicf4f4932013-03-11 17:56:34 +0000844#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
845 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
846 * multi-bit ECC errors which has impact on performance, so software
847 * should disable all ECC reporting from USB1 and USB2.
848 */
849 if (IS_SVR_REV(get_svr(), 1, 0)) {
850 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500851 (CFG_SYS_DCSRBAR + CFG_SYS_DCSR_DCFG_OFFSET);
Xuleicf4f4932013-03-11 17:56:34 +0000852 setbits_be32(&dcfg->ecccr1,
853 (DCSR_DCFG_ECC_DISABLE_USB1 |
854 DCSR_DCFG_ECC_DISABLE_USB2));
855 }
856#endif
857
Roy Zang59a539a2013-03-25 07:39:33 +0000858#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530859 struct ccsr_usb_phy __iomem *usb_phy =
Tom Rinid5c3bf22022-10-28 20:27:12 -0400860 (void *)CFG_SYS_MPC85xx_USB1_PHY_ADDR;
Roy Zang59a539a2013-03-25 07:39:33 +0000861 setbits_be32(&usb_phy->pllprg[1],
Tom Rini364d0022023-01-10 11:19:45 -0500862 CFG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
863 CFG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
864 CFG_SYS_FSL_USB_PLLPRG2_MFI |
865 CFG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +0530866#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
867 usb_single_source_clk_configure(usb_phy);
868#endif
Roy Zang59a539a2013-03-25 07:39:33 +0000869 setbits_be32(&usb_phy->port1.ctrl,
Tom Rini364d0022023-01-10 11:19:45 -0500870 CFG_SYS_FSL_USB_CTRL_PHY_EN);
Roy Zang59a539a2013-03-25 07:39:33 +0000871 setbits_be32(&usb_phy->port1.drvvbuscfg,
Tom Rini364d0022023-01-10 11:19:45 -0500872 CFG_SYS_FSL_USB_DRVVBUS_CR_EN);
Roy Zang59a539a2013-03-25 07:39:33 +0000873 setbits_be32(&usb_phy->port1.pwrfltcfg,
Tom Rini364d0022023-01-10 11:19:45 -0500874 CFG_SYS_FSL_USB_PWRFLT_CR_EN);
Roy Zang59a539a2013-03-25 07:39:33 +0000875 setbits_be32(&usb_phy->port2.ctrl,
Tom Rini364d0022023-01-10 11:19:45 -0500876 CFG_SYS_FSL_USB_CTRL_PHY_EN);
Roy Zang59a539a2013-03-25 07:39:33 +0000877 setbits_be32(&usb_phy->port2.drvvbuscfg,
Tom Rini364d0022023-01-10 11:19:45 -0500878 CFG_SYS_FSL_USB_DRVVBUS_CR_EN);
Roy Zang59a539a2013-03-25 07:39:33 +0000879 setbits_be32(&usb_phy->port2.pwrfltcfg,
Tom Rini364d0022023-01-10 11:19:45 -0500880 CFG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530881
882#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
883 if (has_erratum_a006261())
884 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000885#endif
886
Suresh Gupta086f0a72014-02-26 14:29:12 +0530887#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
888
Shengzhou Liu15875a52016-11-21 11:36:48 +0800889#ifdef CONFIG_SYS_FSL_ERRATUM_A009942
890 erratum_a009942_check_cpo();
891#endif
892
Kumar Gala2683c532011-04-13 08:37:44 -0500893#ifdef CONFIG_FMAN_ENET
Madalin Bucur70848512020-04-30 15:59:58 +0300894#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500895 fman_enet_init();
896#endif
Madalin Bucur70848512020-04-30 15:59:58 +0300897#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500898
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000899#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_CORENET)
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530900 if (pamu_init() < 0)
901 fsl_secboot_handle_error(ERROR_ESBC_PAMU_INIT);
902#endif
903
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530904#ifdef CONFIG_FSL_CAAM
York Sun4119aee2016-11-15 18:44:22 -0800905#if defined(CONFIG_ARCH_C29X)
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300906 if ((SVR_SOC_VER(svr) == SVR_C292) ||
907 (SVR_SOC_VER(svr) == SVR_C293))
908 sec_init_idx(1);
909
910 if (SVR_SOC_VER(svr) == SVR_C293)
911 sec_init_idx(2);
912#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530913#endif
914
York Sunbe735532016-12-28 08:43:43 -0800915#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001)
Timur Tabid7acf5c2011-11-21 17:10:23 -0600916 /*
917 * For P1022/1013 Rev1.0 silicon, after power on SATA host
918 * controller is configured in legacy mode instead of the
919 * expected enterprise mode. Software needs to clear bit[28]
920 * of HControl register to change to enterprise mode from
921 * legacy mode. We assume that the controller is offline.
922 */
923 if (IS_SVR_REV(svr, 1, 0) &&
924 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500925 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600926 fsl_sata_reg_t *reg;
927
928 /* first SATA controller */
Tom Rinid5c3bf22022-10-28 20:27:12 -0400929 reg = (void *)CFG_SYS_MPC85xx_SATA1_ADDR;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600930 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
931
932 /* second SATA controller */
Tom Rinid5c3bf22022-10-28 20:27:12 -0400933 reg = (void *)CFG_SYS_MPC85xx_SATA2_ADDR;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600934 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
935 }
936#endif
937
Alexander Grafcfb90e32014-04-30 19:21:12 +0200938 init_used_tlb_cams();
Timur Tabid7acf5c2011-11-21 17:10:23 -0600939
wdenk9c53f402003-10-15 23:53:47 +0000940 return 0;
941}
Kumar Galac24a9052009-08-14 13:37:54 -0500942
Gaurav Jain7f19c3b2022-03-24 11:50:37 +0530943#ifdef CONFIG_ARCH_MISC_INIT
944int arch_misc_init(void)
945{
946 if (IS_ENABLED(CONFIG_FSL_CAAM)) {
947 struct udevice *dev;
948 int ret;
949
950 ret = uclass_get_device_by_driver(UCLASS_MISC, DM_DRIVER_GET(caam_jr), &dev);
951 if (ret)
Ye Liec346892022-05-11 13:56:20 +0530952 printf("Failed to initialize caam_jr: %d\n", ret);
Gaurav Jain7f19c3b2022-03-24 11:50:37 +0530953 }
954
955 return 0;
956}
957#endif
958
Kumar Galac24a9052009-08-14 13:37:54 -0500959void arch_preboot_os(void)
960{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500961 u32 msr;
962
963 /*
964 * We are changing interrupt offsets and are about to boot the OS so
965 * we need to make sure we disable all async interrupts. EE is already
966 * disabled by the time we get called.
967 */
968 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +0000969 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -0500970 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -0500971}
Kumar Galaeb453df2010-04-20 10:21:25 -0500972
Ovidiu Panaitc14c0f92020-11-28 10:43:09 +0200973int cpu_secondary_init_r(void)
Kumar Gala2ef216b2011-02-02 11:23:50 -0600974{
Madalin Bucur9be4dea2020-04-29 12:16:38 +0300975#ifdef CONFIG_QE
Zhao Qiangb818ba22014-03-21 16:21:45 +0800976#ifdef CONFIG_U_QE
977 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
Madalin Bucur9be4dea2020-04-29 12:16:38 +0300978#else
Kumar Gala2ef216b2011-02-02 11:23:50 -0600979 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +0800980#endif
981
Kumar Gala2ef216b2011-02-02 11:23:50 -0600982 qe_init(qe_base);
983 qe_reset();
984#endif
Ovidiu Panaitc14c0f92020-11-28 10:43:09 +0200985
986 return 0;
Aneesh Bansalc6249092016-01-22 16:37:27 +0530987}
988
989#ifdef CONFIG_BOARD_LATE_INIT
990int board_late_init(void)
991{
992#ifdef CONFIG_CHAIN_OF_TRUST
993 fsl_setenv_chain_of_trust();
994#endif
995
996 return 0;
Kumar Gala2ef216b2011-02-02 11:23:50 -0600997}
Aneesh Bansalc6249092016-01-22 16:37:27 +0530998#endif