blob: e0f0f7ecda60f2e301a6ecd40590a805513b6c60 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06003 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05004 *
wdenk9c53f402003-10-15 23:53:47 +00005 * (C) Copyright 2003 Motorola Inc.
6 * Modified by Xianghua Xiao, X.Xiao@motorola.com
7 *
8 * (C) Copyright 2000
9 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk9c53f402003-10-15 23:53:47 +000010 */
11
12#include <common.h>
Simon Glassdb229612019-08-01 09:46:42 -060013#include <env.h>
Simon Glassa7b51302019-11-14 12:57:46 -070014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
wdenk9c53f402003-10-15 23:53:47 +000016#include <watchdog.h>
17#include <asm/processor.h>
18#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050019#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050020#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000021#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050022#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060023#include <asm/mmu.h>
Shengzhou Liu7d8dfb82015-11-20 15:52:03 +080024#include <fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060025#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050026#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000027#include <asm/fsl_srio.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053028#ifdef CONFIG_FSL_CORENET
29#include <asm/fsl_portals.h>
30#include <asm/fsl_liodn.h>
Ahmed Mansouraa270b42017-12-15 16:01:00 -050031#include <fsl_qbman.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053032#endif
ramneek mehreshc65e8822013-08-05 16:00:16 +053033#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000034#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060035#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060036#include <linux/delay.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060037#include "mp.h"
Aneesh Bansalc6249092016-01-22 16:37:27 +053038#ifdef CONFIG_CHAIN_OF_TRUST
39#include <fsl_validate.h>
40#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +053041#ifdef CONFIG_FSL_CAAM
42#include <fsl_sec.h>
43#endif
Udit Agarwald2dd2f72019-11-07 16:11:39 +000044#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_CORENET)
Aneesh Bansal4b636c32016-01-22 17:05:59 +053045#include <asm/fsl_pamu.h>
46#include <fsl_secboot_err.h>
47#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -060048#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050049#include <nand.h>
50#include <errno.h>
51#endif
Shengzhou Liu15875a52016-11-21 11:36:48 +080052#ifndef CONFIG_ARCH_QEMU_E500
53#include <fsl_ddr.h>
54#endif
Simon Glass2c844c42017-06-14 21:28:26 -060055#include "../../../../drivers/ata/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080056#ifdef CONFIG_U_QE
Qianyu Gongae6a7582016-02-18 13:01:59 +080057#include <fsl_qe.h>
Zhao Qiangb818ba22014-03-21 16:21:45 +080058#endif
Timur Tabid7acf5c2011-11-21 17:10:23 -060059
Nikhil Badola006e83a2014-04-15 14:44:52 +053060#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
61/*
62 * For deriving usb clock from 100MHz sysclk, reference divisor is set
63 * to a value of 5, which gives an intermediate value 20(100/5). The
64 * multiplication factor integer is set to 24, which when multiplied to
65 * above intermediate value provides clock for usb ip.
66 */
67void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
68{
69 sys_info_t sysinfo;
70
71 get_sys_info(&sysinfo);
72 if (sysinfo.diff_sysclk == 1) {
73 clrbits_be32(&usb_phy->pllprg[1],
74 CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
75 setbits_be32(&usb_phy->pllprg[1],
76 CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
77 CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
78 CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
79 }
80}
81#endif
82
Suresh Gupta086f0a72014-02-26 14:29:12 +053083#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
84void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
85{
86#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
87 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
88
89 /* Increase Disconnect Threshold by 50mV */
90 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
91 INC_DCNT_THRESHOLD_50MV;
92 /* Enable programming of USB High speed Disconnect threshold */
93 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
94 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
95
96 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
97 /* Increase Disconnect Threshold by 50mV */
98 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
99 INC_DCNT_THRESHOLD_50MV;
100 /* Enable programming of USB High speed Disconnect threshold */
101 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
102 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
103#else
104
105 u32 temp = 0;
106 u32 status = in_be32(&usb_phy->status1);
107
108 u32 squelch_prog_rd_0_2 =
109 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
110 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
111
112 u32 squelch_prog_rd_3_5 =
113 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
114 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
115
116 setbits_be32(&usb_phy->config1,
117 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
118 setbits_be32(&usb_phy->config2,
119 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
120
Sriram Dash30c95ce2016-08-17 11:47:52 +0530121 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530122 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
123
Sriram Dash30c95ce2016-08-17 11:47:52 +0530124 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530125 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
126#endif
127}
128#endif
129
130
Zhao Qiangb818ba22014-03-21 16:21:45 +0800131#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500132extern qe_iop_conf_t qe_iop_conf_tab[];
133extern void qe_config_iopin(u8 port, u8 pin, int dir,
134 int open_drain, int assign);
135extern void qe_init(uint qe_base);
136extern void qe_reset(void);
137
138static void config_qe_ioports(void)
139{
140 u8 port, pin;
141 int dir, open_drain, assign;
142 int i;
143
144 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
145 port = qe_iop_conf_tab[i].port;
146 pin = qe_iop_conf_tab[i].pin;
147 dir = qe_iop_conf_tab[i].dir;
148 open_drain = qe_iop_conf_tab[i].open_drain;
149 assign = qe_iop_conf_tab[i].assign;
150 qe_config_iopin(port, pin, dir, open_drain, assign);
151 }
152}
153#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500154
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500155#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600156void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +0000157{
158 int portnum;
159
160 for (portnum = 0; portnum < 4; portnum++) {
161 uint pmsk = 0,
162 ppar = 0,
163 psor = 0,
164 pdir = 0,
165 podr = 0,
166 pdat = 0;
167 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
168 iop_conf_t *eiopc = iopc + 32;
169 uint msk = 1;
170
171 /*
172 * NOTE:
173 * index 0 refers to pin 31,
174 * index 31 refers to pin 0
175 */
176 while (iopc < eiopc) {
177 if (iopc->conf) {
178 pmsk |= msk;
179 if (iopc->ppar)
180 ppar |= msk;
181 if (iopc->psor)
182 psor |= msk;
183 if (iopc->pdir)
184 pdir |= msk;
185 if (iopc->podr)
186 podr |= msk;
187 if (iopc->pdat)
188 pdat |= msk;
189 }
190
191 msk <<= 1;
192 iopc++;
193 }
194
195 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600196 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000197 uint tpmsk = ~pmsk;
198
199 /*
200 * the (somewhat confused) paragraph at the
201 * bottom of page 35-5 warns that there might
202 * be "unknown behaviour" when programming
203 * PSORx and PDIRx, if PPARx = 1, so I
204 * decided this meant I had to disable the
205 * dedicated function first, and enable it
206 * last.
207 */
208 iop->ppar &= tpmsk;
209 iop->psor = (iop->psor & tpmsk) | psor;
210 iop->podr = (iop->podr & tpmsk) | podr;
211 iop->pdat = (iop->pdat & tpmsk) | pdat;
212 iop->pdir = (iop->pdir & tpmsk) | pdir;
213 iop->ppar |= ppar;
214 }
215 }
216}
217#endif
218
Kumar Gala76eef3e2009-03-19 03:40:08 -0500219#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530220#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
Tang Yuantianefd6da62014-07-04 17:39:26 +0800221void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500222{
223 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500224
225 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
226
227 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800228 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
229 /* find and disable LAW of SRAM */
230 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
231
232 if (law.index == -1) {
233 printf("\nFatal error happened\n");
234 return;
235 }
236 disable_law(law.index);
237
238 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
239 out_be32(&cpc->cpccsr0, 0);
240 out_be32(&cpc->cpcsrcr0, 0);
241 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530242 }
243}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800244#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500245
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530246#if defined(T1040_TDM_QUIRK_CCSR_BASE)
247#ifdef CONFIG_POST
248#error POST memory test cannot be enabled with TDM
249#endif
250static void enable_tdm_law(void)
251{
252 int ret;
253 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
254 int tdm_hwconfig_enabled = 0;
255
256 /*
257 * Extract hwconfig from environment since environment
258 * is not setup properly yet. Search for tdm entry in
259 * hwconfig.
260 */
Simon Glass64b723f2017-08-03 12:22:12 -0600261 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530262 if (ret > 0) {
263 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
264 /* If tdm is defined in hwconfig, set law for tdm workaround */
265 if (tdm_hwconfig_enabled)
266 set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
267 LAW_TRGT_IF_CCSR);
268 }
269}
270#endif
271
Tang Yuantianefd6da62014-07-04 17:39:26 +0800272void enable_cpc(void)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530273{
274 int i;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530275 int ret;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530276 u32 size = 0;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530277 u32 cpccfg0;
278 char buffer[HWCONFIG_BUFFER_SIZE];
279 char cpc_subarg[16];
280 bool have_hwconfig = false;
281 int cpc_args = 0;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530282 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
283
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530284 /* Extract hwconfig from environment */
Simon Glass64b723f2017-08-03 12:22:12 -0600285 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530286 if (ret > 0) {
287 /*
288 * If "en_cpc" is not defined in hwconfig then by default all
289 * cpcs are enable. If this config is defined then individual
290 * cpcs which have to be enabled should also be defined.
291 * e.g en_cpc:cpc1,cpc2;
292 */
293 if (hwconfig_f("en_cpc", buffer))
294 have_hwconfig = true;
295 }
296
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530297 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530298 if (have_hwconfig) {
299 sprintf(cpc_subarg, "cpc%u", i + 1);
300 cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer);
301 if (cpc_args == 0)
302 continue;
303 }
304 cpccfg0 = in_be32(&cpc->cpccfg0);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530305 size += CPC_CFG0_SZ_K(cpccfg0);
306
Kumar Gala9780b592011-01-13 01:54:01 -0600307#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
308 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
309#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600310#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
311 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
312#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500313#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
314 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
315#endif
York Sunb1954252013-09-16 12:49:31 -0700316#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
317 if (has_erratum_a006379()) {
318 setbits_be32(&cpc->cpchdbcr0,
319 CPC_HDBCR0_SPLRU_LEVEL_EN);
320 }
321#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600322
Kumar Gala76eef3e2009-03-19 03:40:08 -0500323 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
324 /* Read back to sync write */
325 in_be32(&cpc->cpccsr0);
326
327 }
328
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500329 puts("Corenet Platform Cache: ");
330 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500331}
332
Kim Phillips402673f2012-10-29 13:34:38 +0000333static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500334{
335 int i;
336 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
337
338 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800339 /* skip CPC when it used as all SRAM */
340 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
341 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500342 /* Flash invalidate the CPC and clear all the locks */
343 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
344 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
345 ;
346 }
347}
348#else
349#define enable_cpc()
350#define invalidate_cpc()
Tang Yuantianefd6da62014-07-04 17:39:26 +0800351#define disable_cpc_sram()
Kumar Gala76eef3e2009-03-19 03:40:08 -0500352#endif /* CONFIG_SYS_FSL_CPC */
353
wdenk9c53f402003-10-15 23:53:47 +0000354/*
355 * Breathe some life into the CPU...
356 *
357 * Set up the memory map
358 * initialize a bunch of registers
359 */
360
Kumar Gala24f86a82009-09-17 01:52:37 -0500361#ifdef CONFIG_FSL_CORENET
362static void corenet_tb_init(void)
363{
364 volatile ccsr_rcpm_t *rcpm =
365 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
366 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500367 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500368 u32 whoami = in_be32(&pic->whoami);
369
370 /* Enable the timebase register for this core */
371 out_be32(&rcpm->ctbenrl, (1 << whoami));
372}
373#endif
374
York Sun7b083df2014-03-28 15:07:27 -0700375#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
376void fsl_erratum_a007212_workaround(void)
377{
378 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
379 u32 ddr_pll_ratio;
380 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
381 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
382 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
York Sunfe845072016-12-28 08:43:45 -0800383#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700384 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
385 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
York Sunfe845072016-12-28 08:43:45 -0800386#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700387 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
388 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
389#endif
390#endif
391 /*
392 * Even this workaround applies to selected version of SoCs, it is
393 * safe to apply to all versions, with the limitation of odd ratios.
394 * If RCW has disabled DDR PLL, we have to apply this workaround,
395 * otherwise DDR will not work.
396 */
397 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
398 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
399 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
400 /* check if RCW sets ratio to 0, required by this workaround */
401 if (ddr_pll_ratio != 0)
402 return;
403 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
404 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
405 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
406 /* check if reserved bits have the desired ratio */
407 if (ddr_pll_ratio == 0) {
408 printf("Error: Unknown DDR PLL ratio!\n");
409 return;
410 }
411 ddr_pll_ratio >>= 1;
412
413 setbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800414#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700415 setbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800416#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700417 setbits_be32(plldadcr3, 0x02000001);
418#endif
419#endif
420 setbits_be32(dpdovrcr4, 0xe0000000);
421 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800422#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700423 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800424#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700425 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
426#endif
427#endif
428 udelay(100);
429 clrbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800430#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700431 clrbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800432#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700433 clrbits_be32(plldadcr3, 0x02000001);
434#endif
435#endif
436 clrbits_be32(dpdovrcr4, 0xe0000000);
437}
438#endif
439
York Sun695c0c32014-04-30 14:43:47 -0700440ulong cpu_init_f(void)
wdenk9c53f402003-10-15 23:53:47 +0000441{
wdenk9c53f402003-10-15 23:53:47 +0000442 extern void m8560_cpm_reset (void);
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530443#ifdef CONFIG_SYS_DCSRBAR_PHYS
Stephen George5bbf29c2011-07-20 09:47:26 -0500444 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
445#endif
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000446#if defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000447 struct law_entry law;
448#endif
York Sunefc49e02016-11-15 13:52:34 -0800449#ifdef CONFIG_ARCH_MPC8548
Peter Tyser30103c62008-11-11 10:17:10 -0600450 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
451 uint svr = get_svr();
452
453 /*
454 * CPU2 errata workaround: A core hang possible while executing
455 * a msync instruction and a snoopable transaction from an I/O
456 * master tagged to make quick forward progress is present.
457 * Fixed in silicon rev 2.1.
458 */
459 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
460 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
461#endif
wdenk9c53f402003-10-15 23:53:47 +0000462
Kumar Gala9772ee72008-01-16 22:38:34 -0600463 disable_tlb(14);
464 disable_tlb(15);
465
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000466#if defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000467 /* Disable the LAW created for NOR flash by the PBI commands */
468 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
469 if (law.index != -1)
470 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530471
472#if defined(CONFIG_SYS_CPC_REINIT_F)
473 disable_cpc_sram();
474#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000475#endif
476
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500477#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000479#endif
480
Becky Bruce0d4cee12010-06-17 11:37:20 -0500481 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000482
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500483#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000484 m8560_cpm_reset();
485#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800486
487#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500488 /* Config QE ioports */
489 config_qe_ioports();
490#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800491
Peter Tysera9af1dc2009-06-30 17:15:47 -0500492#if defined(CONFIG_FSL_DMA)
493 dma_init();
494#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500495#ifdef CONFIG_FSL_CORENET
496 corenet_tb_init();
497#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600498 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500499
500 /* Invalidate the CPC before DDR gets enabled */
501 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500502
503 #ifdef CONFIG_SYS_DCSRBAR_PHYS
504 /* set DCSRCR so that DCSR space is 1G */
505 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
506 in_be32(&gur->dcsrcr);
507#endif
508
York Sun7b083df2014-03-28 15:07:27 -0700509#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
510 fsl_erratum_a007212_workaround();
511#endif
512
tang yuantiana4341912014-12-18 10:26:34 +0800513 return 0;
wdenk9c53f402003-10-15 23:53:47 +0000514}
515
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600516/* Implement a dummy function for those platforms w/o SERDES */
517static void __fsl_serdes__init(void)
518{
519 return ;
520}
521__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500522
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530523#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000524int enable_cluster_l2(void)
525{
526 int i = 0;
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800527 u32 cluster, svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000528 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
529 struct ccsr_cluster_l2 __iomem *l2cache;
530
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800531 /* only the L2 of first cluster should be enabled as expected on T4080,
532 * but there is no EOC in the first cluster as HW sake, so return here
533 * to skip enabling L2 cache of the 2nd cluster.
534 */
535 if (SVR_SOC_VER(svr) == SVR_T4080)
536 return 0;
537
York Sunc3d87b12012-10-08 07:44:08 +0000538 cluster = in_be32(&gur->tp_cluster[i].lower);
539 if (cluster & TP_CLUSTER_EOC)
540 return 0;
541
542 /* The first cache has already been set up, so skip it */
543 i++;
544
545 /* Look through the remaining clusters, and set up their caches */
546 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000547 int j, cluster_valid = 0;
548
York Sunc3d87b12012-10-08 07:44:08 +0000549 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000550
York Sunc3d87b12012-10-08 07:44:08 +0000551 cluster = in_be32(&gur->tp_cluster[i].lower);
552
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000553 /* check that at least one core/accel is enabled in cluster */
554 for (j = 0; j < 4; j++) {
555 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
556 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000557
Shaveta Leekha6e125a22014-07-02 11:44:54 +0530558 if ((type & TP_ITYP_AV) &&
559 TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000560 cluster_valid = 1;
561 }
562
563 if (cluster_valid) {
564 /* set stash ID to (cluster) * 2 + 32 + 1 */
565 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
566
567 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000568
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000569 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
570 while ((in_be32(&l2cache->l2csr0)
571 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
572 ;
James Yang284ce502013-03-25 07:40:03 +0000573 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000574 }
York Sunc3d87b12012-10-08 07:44:08 +0000575 i++;
576 } while (!(cluster & TP_CLUSTER_EOC));
577
578 return 0;
579}
580#endif
581
wdenk9c53f402003-10-15 23:53:47 +0000582/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500583 * Initialize L2 as cache.
wdenk9c53f402003-10-15 23:53:47 +0000584 */
Tang Yuantianefd6da62014-07-04 17:39:26 +0800585int l2cache_init(void)
wdenk9c53f402003-10-15 23:53:47 +0000586{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600587 __maybe_unused u32 svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000588#ifdef CONFIG_L2_CACHE
589 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530590#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000591 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500592#endif
York Sunf066a042012-10-28 08:12:54 +0000593
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200594 puts ("L2: ");
595
wdenk9c53f402003-10-15 23:53:47 +0000596#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500597 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600598 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500599 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500600
Kumar Gala1f109fd2008-04-08 10:45:50 -0500601 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000602
603 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500604 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800605
606#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
607 if (cache_ctl & MPC85xx_L2CTL_L2E) {
608 /* Clear L2 SRAM memory-mapped base address */
609 out_be32(&l2cache->l2srbar0, 0x0);
610 out_be32(&l2cache->l2srbar1, 0x0);
611
612 /* set MBECCDIS=0, SBECCDIS=0 */
613 clrbits_be32(&l2cache->l2errdis,
614 (MPC85xx_L2ERRDIS_MBECC |
615 MPC85xx_L2ERRDIS_SBECC));
616
617 /* set L2E=0, L2SRAM=0 */
618 clrbits_be32(&l2cache->l2ctl,
619 (MPC85xx_L2CTL_L2E |
620 MPC85xx_L2CTL_L2SRAM_ENTIRE));
621 }
622#endif
623
Kumar Gala20119972008-07-14 14:07:00 -0500624 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500625
Kumar Gala20119972008-07-14 14:07:00 -0500626 switch (l2siz_field) {
627 case 0x0:
628 printf(" unknown size (0x%08x)\n", cache_ctl);
629 return -1;
630 break;
631 case 0x1:
632 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500633 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500634 puts("128 KiB ");
635 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500636 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500637 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500638 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500639 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
640 }
641 break;
642 case 0x2:
643 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500644 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500645 puts("256 KiB ");
646 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500647 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500648 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500649 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500650 /* set L2E=1, L2I=1, & L2SRAM=0 */
651 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500652 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500653 break;
Kumar Gala20119972008-07-14 14:07:00 -0500654 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500655 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500656 /* set L2E=1, L2I=1, & L2SRAM=0 */
657 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500658 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500659 }
660
Mingkai Hud2088e02009-08-18 15:37:15 +0800661 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200662 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500663#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600664 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800665 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
666 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200667 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500668 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500669 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500670 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200671#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500672 puts("\n");
673 } else {
674 asm("msync;isync");
675 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
676 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200677 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500678 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500679#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500680 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500681 puts("N/A\n");
682 goto skip_l2;
683 }
684
Kumar Galae56f2c52009-03-19 09:16:10 -0500685 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
686
687 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500688 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
689 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500690 ;
691
Kumar Gala8d2817c2009-03-19 02:53:01 -0500692#ifdef CONFIG_SYS_CACHE_STASHING
693 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
694 mtspr(SPRN_L2CSR1, (32 + 1));
695#endif
696
Kumar Galae56f2c52009-03-19 09:16:10 -0500697 /* enable the cache */
698 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
699
Dave Liu17218192009-10-22 00:10:23 -0500700 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
701 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
702 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500703 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500704 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500705
706skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530707#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000708 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500709 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
710 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000711
712 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000713#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200714 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000715#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500716
Tang Yuantianefd6da62014-07-04 17:39:26 +0800717 return 0;
718}
719
720/*
721 *
722 * The newer 8548, etc, parts have twice as much cache, but
723 * use the same bit-encoding as the older 8555, etc, parts.
724 *
725 */
726int cpu_init_r(void)
727{
728 __maybe_unused u32 svr = get_svr();
729#ifdef CONFIG_SYS_LBC_LCRR
730 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
731#endif
732#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
733 extern int spin_table_compat;
734 const char *spin;
735#endif
736#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
737 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
738#endif
739#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
740 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
741 /*
742 * CPU22 and NMG_CPU_A011 share the same workaround.
743 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
744 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
745 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
746 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
747 * be disabled by hwconfig with syntax:
748 *
749 * fsl_cpu_a011:disable
750 */
751 extern int enable_cpu_a011_workaround;
752#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
753 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
754#else
755 char buffer[HWCONFIG_BUFFER_SIZE];
756 char *buf = NULL;
757 int n, res;
758
Simon Glass64b723f2017-08-03 12:22:12 -0600759 n = env_get_f("hwconfig", buffer, sizeof(buffer));
Tang Yuantianefd6da62014-07-04 17:39:26 +0800760 if (n > 0)
761 buf = buffer;
762
763 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
764 if (res > 0) {
765 enable_cpu_a011_workaround = 0;
766 } else {
767 if (n >= HWCONFIG_BUFFER_SIZE) {
768 printf("fsl_cpu_a011 was not found. hwconfig variable "
769 "may be too long\n");
770 }
771 enable_cpu_a011_workaround =
772 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
773 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
774 }
775#endif
776 if (enable_cpu_a011_workaround) {
777 flush_dcache();
778 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
779 sync();
780 }
781#endif
Darwin Dingela56d6c02016-10-25 09:48:01 +1300782
783#ifdef CONFIG_SYS_FSL_ERRATUM_A007907
784 flush_dcache();
785 mtspr(L1CSR2, (mfspr(L1CSR2) & ~L1CSR2_DCSTASHID));
786 sync();
787#endif
788
Tang Yuantianefd6da62014-07-04 17:39:26 +0800789#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
790 /*
791 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
792 * in write shadow mode. Checking DCWS before setting SPR 976.
793 */
794 if (mfspr(L1CSR2) & L1CSR2_DCWS)
795 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
796#endif
797
798#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
Simon Glass64b723f2017-08-03 12:22:12 -0600799 spin = env_get("spin_table_compat");
Tang Yuantianefd6da62014-07-04 17:39:26 +0800800 if (spin && (*spin == 'n'))
801 spin_table_compat = 0;
802 else
803 spin_table_compat = 1;
804#endif
805
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530806#ifdef CONFIG_FSL_CORENET
807 set_liodns();
808#ifdef CONFIG_SYS_DPAA_QBMAN
Ahmed Mansouraa270b42017-12-15 16:01:00 -0500809 setup_qbman_portals();
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530810#endif
811#endif
812
Tang Yuantianefd6da62014-07-04 17:39:26 +0800813 l2cache_init();
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530814#if defined(CONFIG_RAMBOOT_PBL)
815 disable_cpc_sram();
816#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500817 enable_cpc();
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530818#if defined(T1040_TDM_QUIRK_CCSR_BASE)
819 enable_tdm_law();
820#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500821
York Sun972cc402013-06-25 11:37:41 -0700822#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500823 /* needs to be in ram since code uses global static vars */
824 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700825#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500826
Shengzhou Liu097be702013-08-15 09:31:47 +0800827#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
828#define MCFGR_AXIPIPE 0x000000f0
829 if (IS_SVR_REV(svr, 1, 0))
Ruchika Guptabb7143b2014-09-09 11:50:31 +0530830 sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE);
Shengzhou Liu097be702013-08-15 09:31:47 +0800831#endif
832
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000833#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
834 if (IS_SVR_REV(svr, 1, 0)) {
835 int i;
836 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
837
838 for (i = 0; i < 12; i++) {
839 p += i + (i > 5 ? 11 : 0);
840 out_be32(p, 0x2);
841 }
842 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
843 out_be32(p, 0x34);
844 }
845#endif
846
Kumar Gala8975d7a2010-12-30 12:09:53 -0600847#ifdef CONFIG_SYS_SRIO
848 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800849#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Simon Glass64b723f2017-08-03 12:22:12 -0600850 char *s = env_get("bootmaster");
Liu Gangd7b17a92012-08-09 05:09:59 +0000851 if (s) {
852 if (!strcmp(s, "SRIO1")) {
853 srio_boot_master(1);
854 srio_boot_master_release_slave(1);
855 }
856 if (!strcmp(s, "SRIO2")) {
857 srio_boot_master(2);
858 srio_boot_master_release_slave(2);
859 }
860 }
Liu Gang4cc85322012-03-08 00:33:17 +0000861#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600862#endif
863
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600864#if defined(CONFIG_MP)
865 setup_mp();
866#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500867
Zang Roy-R6191183659922012-09-18 09:50:08 +0000868#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600869 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000870 if (SVR_MAJ(svr) < 3) {
871 void *p;
872 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
873 setbits_be32(p, 1 << (31 - 14));
874 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600875 }
876#endif
877
Lan Chunhee0ef7322010-04-21 07:40:50 -0500878#ifdef CONFIG_SYS_LBC_LCRR
879 /*
880 * Modify the CLKDIV field of LCRR register to improve the writing
881 * speed for NOR flash.
882 */
883 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
884 __raw_readl(&lbc->lcrr);
885 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500886#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
887 udelay(100);
888#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500889#endif
890
Roy Zang6d6a0e12011-04-13 00:08:51 -0500891#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
892 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530893 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500894 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530895#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
896 if (has_erratum_a006261())
897 fsl_erratum_a006261_workaround(usb_phy1);
898#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500899 out_be32(&usb_phy1->usb_enable_override,
900 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
901 }
902#endif
903#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
904 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530905 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500906 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530907#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
908 if (has_erratum_a006261())
909 fsl_erratum_a006261_workaround(usb_phy2);
910#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500911 out_be32(&usb_phy2->usb_enable_override,
912 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
913 }
914#endif
915
Xuleicf4f4932013-03-11 17:56:34 +0000916#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
917 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
918 * multi-bit ECC errors which has impact on performance, so software
919 * should disable all ECC reporting from USB1 and USB2.
920 */
921 if (IS_SVR_REV(get_svr(), 1, 0)) {
922 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
923 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
924 setbits_be32(&dcfg->ecccr1,
925 (DCSR_DCFG_ECC_DISABLE_USB1 |
926 DCSR_DCFG_ECC_DISABLE_USB2));
927 }
928#endif
929
Roy Zang59a539a2013-03-25 07:39:33 +0000930#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530931 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang59a539a2013-03-25 07:39:33 +0000932 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
933 setbits_be32(&usb_phy->pllprg[1],
934 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
935 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
936 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
937 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +0530938#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
939 usb_single_source_clk_configure(usb_phy);
940#endif
Roy Zang59a539a2013-03-25 07:39:33 +0000941 setbits_be32(&usb_phy->port1.ctrl,
942 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
943 setbits_be32(&usb_phy->port1.drvvbuscfg,
944 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
945 setbits_be32(&usb_phy->port1.pwrfltcfg,
946 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
947 setbits_be32(&usb_phy->port2.ctrl,
948 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
949 setbits_be32(&usb_phy->port2.drvvbuscfg,
950 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
951 setbits_be32(&usb_phy->port2.pwrfltcfg,
952 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530953
954#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
955 if (has_erratum_a006261())
956 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000957#endif
958
Suresh Gupta086f0a72014-02-26 14:29:12 +0530959#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
960
Shengzhou Liu15875a52016-11-21 11:36:48 +0800961#ifdef CONFIG_SYS_FSL_ERRATUM_A009942
962 erratum_a009942_check_cpo();
963#endif
964
Kumar Gala2683c532011-04-13 08:37:44 -0500965#ifdef CONFIG_FMAN_ENET
Madalin Bucur70848512020-04-30 15:59:58 +0300966#ifndef CONFIG_DM_ETH
Kumar Gala2683c532011-04-13 08:37:44 -0500967 fman_enet_init();
968#endif
Madalin Bucur70848512020-04-30 15:59:58 +0300969#endif
Kumar Gala2683c532011-04-13 08:37:44 -0500970
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000971#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_CORENET)
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530972 if (pamu_init() < 0)
973 fsl_secboot_handle_error(ERROR_ESBC_PAMU_INIT);
974#endif
975
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530976#ifdef CONFIG_FSL_CAAM
977 sec_init();
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300978
York Sun4119aee2016-11-15 18:44:22 -0800979#if defined(CONFIG_ARCH_C29X)
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300980 if ((SVR_SOC_VER(svr) == SVR_C292) ||
981 (SVR_SOC_VER(svr) == SVR_C293))
982 sec_init_idx(1);
983
984 if (SVR_SOC_VER(svr) == SVR_C293)
985 sec_init_idx(2);
986#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530987#endif
988
York Sunbe735532016-12-28 08:43:43 -0800989#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001)
Timur Tabid7acf5c2011-11-21 17:10:23 -0600990 /*
991 * For P1022/1013 Rev1.0 silicon, after power on SATA host
992 * controller is configured in legacy mode instead of the
993 * expected enterprise mode. Software needs to clear bit[28]
994 * of HControl register to change to enterprise mode from
995 * legacy mode. We assume that the controller is offline.
996 */
997 if (IS_SVR_REV(svr, 1, 0) &&
998 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500999 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -06001000 fsl_sata_reg_t *reg;
1001
1002 /* first SATA controller */
1003 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
1004 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1005
1006 /* second SATA controller */
1007 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
1008 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1009 }
1010#endif
1011
Alexander Grafcfb90e32014-04-30 19:21:12 +02001012 init_used_tlb_cams();
Timur Tabid7acf5c2011-11-21 17:10:23 -06001013
wdenk9c53f402003-10-15 23:53:47 +00001014 return 0;
1015}
Kumar Galac24a9052009-08-14 13:37:54 -05001016
Kumar Galac24a9052009-08-14 13:37:54 -05001017void arch_preboot_os(void)
1018{
Kumar Gala9faa23a2009-09-11 15:28:41 -05001019 u32 msr;
1020
1021 /*
1022 * We are changing interrupt offsets and are about to boot the OS so
1023 * we need to make sure we disable all async interrupts. EE is already
1024 * disabled by the time we get called.
1025 */
1026 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +00001027 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -05001028 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -05001029}
Kumar Galaeb453df2010-04-20 10:21:25 -05001030
Kumar Gala2ef216b2011-02-02 11:23:50 -06001031void cpu_secondary_init_r(void)
1032{
Madalin Bucur9be4dea2020-04-29 12:16:38 +03001033#ifdef CONFIG_QE
Zhao Qiangb818ba22014-03-21 16:21:45 +08001034#ifdef CONFIG_U_QE
1035 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
Madalin Bucur9be4dea2020-04-29 12:16:38 +03001036#else
Kumar Gala2ef216b2011-02-02 11:23:50 -06001037 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +08001038#endif
1039
Kumar Gala2ef216b2011-02-02 11:23:50 -06001040 qe_init(qe_base);
1041 qe_reset();
1042#endif
Aneesh Bansalc6249092016-01-22 16:37:27 +05301043}
1044
1045#ifdef CONFIG_BOARD_LATE_INIT
1046int board_late_init(void)
1047{
1048#ifdef CONFIG_CHAIN_OF_TRUST
1049 fsl_setenv_chain_of_trust();
1050#endif
1051
1052 return 0;
Kumar Gala2ef216b2011-02-02 11:23:50 -06001053}
Aneesh Bansalc6249092016-01-22 16:37:27 +05301054#endif