blob: a8d83b1c8a3d73f4c000beee5a8ca2ff981a6a45 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8aa8cdd2009-09-11 13:41:49 -05002 * Copyright 2007-2009 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
33#include <asm/io.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060034#include <asm/mmu.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060035#include <asm/fsl_law.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060036#include "mp.h"
wdenk9c53f402003-10-15 23:53:47 +000037
Wolfgang Denk6405a152006-03-31 18:32:53 +020038DECLARE_GLOBAL_DATA_PTR;
39
Kumar Galacd777282008-08-12 11:14:19 -050040#ifdef CONFIG_MPC8536
41extern void fsl_serdes_init(void);
42#endif
43
Andy Flemingee0e9172007-08-14 00:14:25 -050044#ifdef CONFIG_QE
45extern qe_iop_conf_t qe_iop_conf_tab[];
46extern void qe_config_iopin(u8 port, u8 pin, int dir,
47 int open_drain, int assign);
48extern void qe_init(uint qe_base);
49extern void qe_reset(void);
50
51static void config_qe_ioports(void)
52{
53 u8 port, pin;
54 int dir, open_drain, assign;
55 int i;
56
57 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
58 port = qe_iop_conf_tab[i].port;
59 pin = qe_iop_conf_tab[i].pin;
60 dir = qe_iop_conf_tab[i].dir;
61 open_drain = qe_iop_conf_tab[i].open_drain;
62 assign = qe_iop_conf_tab[i].assign;
63 qe_config_iopin(port, pin, dir, open_drain, assign);
64 }
65}
66#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -050067
Jon Loeligerf5ad3782005-07-23 10:37:35 -050068#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -060069void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +000070{
71 int portnum;
72
73 for (portnum = 0; portnum < 4; portnum++) {
74 uint pmsk = 0,
75 ppar = 0,
76 psor = 0,
77 pdir = 0,
78 podr = 0,
79 pdat = 0;
80 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
81 iop_conf_t *eiopc = iopc + 32;
82 uint msk = 1;
83
84 /*
85 * NOTE:
86 * index 0 refers to pin 31,
87 * index 31 refers to pin 0
88 */
89 while (iopc < eiopc) {
90 if (iopc->conf) {
91 pmsk |= msk;
92 if (iopc->ppar)
93 ppar |= msk;
94 if (iopc->psor)
95 psor |= msk;
96 if (iopc->pdir)
97 pdir |= msk;
98 if (iopc->podr)
99 podr |= msk;
100 if (iopc->pdat)
101 pdat |= msk;
102 }
103
104 msk <<= 1;
105 iopc++;
106 }
107
108 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600109 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000110 uint tpmsk = ~pmsk;
111
112 /*
113 * the (somewhat confused) paragraph at the
114 * bottom of page 35-5 warns that there might
115 * be "unknown behaviour" when programming
116 * PSORx and PDIRx, if PPARx = 1, so I
117 * decided this meant I had to disable the
118 * dedicated function first, and enable it
119 * last.
120 */
121 iop->ppar &= tpmsk;
122 iop->psor = (iop->psor & tpmsk) | psor;
123 iop->podr = (iop->podr & tpmsk) | podr;
124 iop->pdat = (iop->pdat & tpmsk) | pdat;
125 iop->pdir = (iop->pdir & tpmsk) | pdir;
126 iop->ppar |= ppar;
127 }
128 }
129}
130#endif
131
132/*
133 * Breathe some life into the CPU...
134 *
135 * Set up the memory map
136 * initialize a bunch of registers
137 */
138
139void cpu_init_f (void)
140{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141 volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000142 extern void m8560_cpm_reset (void);
Peter Tyser30103c62008-11-11 10:17:10 -0600143#ifdef CONFIG_MPC8548
144 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
145 uint svr = get_svr();
146
147 /*
148 * CPU2 errata workaround: A core hang possible while executing
149 * a msync instruction and a snoopable transaction from an I/O
150 * master tagged to make quick forward progress is present.
151 * Fixed in silicon rev 2.1.
152 */
153 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
154 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
155#endif
wdenk9c53f402003-10-15 23:53:47 +0000156
Kumar Gala9772ee72008-01-16 22:38:34 -0600157 disable_tlb(14);
158 disable_tlb(15);
159
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500160#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000162#endif
163
164 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
165 * addresses - these have to be modified later when FLASH size
166 * has been determined
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#if defined(CONFIG_SYS_OR0_REMAP)
169 memctl->or0 = CONFIG_SYS_OR0_REMAP;
wdenk9c53f402003-10-15 23:53:47 +0000170#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#if defined(CONFIG_SYS_OR1_REMAP)
172 memctl->or1 = CONFIG_SYS_OR1_REMAP;
wdenk9c53f402003-10-15 23:53:47 +0000173#endif
174
175 /* now restrict to preliminary range */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500176 /* if cs1 is already set via debugger, leave cs0/cs1 alone */
177 if (! memctl->br1 & 1) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
179 memctl->br0 = CONFIG_SYS_BR0_PRELIM;
180 memctl->or0 = CONFIG_SYS_OR0_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000181#endif
182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
184 memctl->or1 = CONFIG_SYS_OR1_PRELIM;
185 memctl->br1 = CONFIG_SYS_BR1_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000186#endif
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500187 }
wdenk9c53f402003-10-15 23:53:47 +0000188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
190 memctl->or2 = CONFIG_SYS_OR2_PRELIM;
191 memctl->br2 = CONFIG_SYS_BR2_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000192#endif
wdenk9c53f402003-10-15 23:53:47 +0000193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
195 memctl->or3 = CONFIG_SYS_OR3_PRELIM;
196 memctl->br3 = CONFIG_SYS_BR3_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000197#endif
198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
200 memctl->or4 = CONFIG_SYS_OR4_PRELIM;
201 memctl->br4 = CONFIG_SYS_BR4_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000202#endif
203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
205 memctl->or5 = CONFIG_SYS_OR5_PRELIM;
206 memctl->br5 = CONFIG_SYS_BR5_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000207#endif
208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
210 memctl->or6 = CONFIG_SYS_OR6_PRELIM;
211 memctl->br6 = CONFIG_SYS_BR6_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000212#endif
213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
215 memctl->or7 = CONFIG_SYS_OR7_PRELIM;
216 memctl->br7 = CONFIG_SYS_BR7_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000217#endif
218
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500219#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000220 m8560_cpm_reset();
221#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500222#ifdef CONFIG_QE
223 /* Config QE ioports */
224 config_qe_ioports();
225#endif
Kumar Galacd777282008-08-12 11:14:19 -0500226#if defined(CONFIG_MPC8536)
227 fsl_serdes_init();
228#endif
Peter Tysera9af1dc2009-06-30 17:15:47 -0500229#if defined(CONFIG_FSL_DMA)
230 dma_init();
231#endif
wdenk9c53f402003-10-15 23:53:47 +0000232}
233
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500234
wdenk9c53f402003-10-15 23:53:47 +0000235/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500236 * Initialize L2 as cache.
237 *
238 * The newer 8548, etc, parts have twice as much cache, but
239 * use the same bit-encoding as the older 8555, etc, parts.
240 *
wdenk9c53f402003-10-15 23:53:47 +0000241 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500242
243int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000244{
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200245 puts ("L2: ");
246
wdenk9c53f402003-10-15 23:53:47 +0000247#if defined(CONFIG_L2_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500249 volatile uint cache_ctl;
250 uint svr, ver;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500251 uint l2srbar;
Kumar Gala20119972008-07-14 14:07:00 -0500252 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500253
254 svr = get_svr();
Kumar Gala1f109fd2008-04-08 10:45:50 -0500255 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000256
257 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800259
260#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
261 if (cache_ctl & MPC85xx_L2CTL_L2E) {
262 /* Clear L2 SRAM memory-mapped base address */
263 out_be32(&l2cache->l2srbar0, 0x0);
264 out_be32(&l2cache->l2srbar1, 0x0);
265
266 /* set MBECCDIS=0, SBECCDIS=0 */
267 clrbits_be32(&l2cache->l2errdis,
268 (MPC85xx_L2ERRDIS_MBECC |
269 MPC85xx_L2ERRDIS_SBECC));
270
271 /* set L2E=0, L2SRAM=0 */
272 clrbits_be32(&l2cache->l2ctl,
273 (MPC85xx_L2CTL_L2E |
274 MPC85xx_L2CTL_L2SRAM_ENTIRE));
275 }
276#endif
277
Kumar Gala20119972008-07-14 14:07:00 -0500278 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500279
Kumar Gala20119972008-07-14 14:07:00 -0500280 switch (l2siz_field) {
281 case 0x0:
282 printf(" unknown size (0x%08x)\n", cache_ctl);
283 return -1;
284 break;
285 case 0x1:
286 if (ver == SVR_8540 || ver == SVR_8560 ||
287 ver == SVR_8541 || ver == SVR_8541_E ||
288 ver == SVR_8555 || ver == SVR_8555_E) {
289 puts("128 KB ");
290 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
291 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500292 } else {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200293 puts("256 KB ");
Kumar Gala20119972008-07-14 14:07:00 -0500294 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
295 }
296 break;
297 case 0x2:
298 if (ver == SVR_8540 || ver == SVR_8560 ||
299 ver == SVR_8541 || ver == SVR_8541_E ||
300 ver == SVR_8555 || ver == SVR_8555_E) {
301 puts("256 KB ");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500302 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
303 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500304 } else {
305 puts ("512 KB ");
306 /* set L2E=1, L2I=1, & L2SRAM=0 */
307 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500308 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500309 break;
Kumar Gala20119972008-07-14 14:07:00 -0500310 case 0x3:
311 puts("1024 KB ");
312 /* set L2E=1, L2I=1, & L2SRAM=0 */
313 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500314 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500315 }
316
Mingkai Hud2088e02009-08-18 15:37:15 +0800317 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200318 puts("already enabled");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500319 l2srbar = l2cache->l2srbar0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#ifdef CONFIG_SYS_INIT_L2_ADDR
Mingkai Hud2088e02009-08-18 15:37:15 +0800321 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
322 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500324 l2cache->l2srbar0 = l2srbar;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325 printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500326 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500328 puts("\n");
329 } else {
330 asm("msync;isync");
331 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
332 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200333 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500334 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500335#elif defined(CONFIG_BACKSIDE_L2_CACHE)
336 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
337
338 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500339 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
340 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500341 ;
342
343 /* enable the cache */
344 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
345
346 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E)
347 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
wdenk9c53f402003-10-15 23:53:47 +0000348#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200349 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000350#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500351#ifdef CONFIG_QE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Andy Flemingee0e9172007-08-14 00:14:25 -0500353 qe_init(qe_base);
354 qe_reset();
355#endif
wdenk9c53f402003-10-15 23:53:47 +0000356
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600357#if defined(CONFIG_MP)
358 setup_mp();
359#endif
wdenk9c53f402003-10-15 23:53:47 +0000360 return 0;
361}
Kumar Galac24a9052009-08-14 13:37:54 -0500362
363extern void setup_ivors(void);
364
365void arch_preboot_os(void)
366{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500367 u32 msr;
368
369 /*
370 * We are changing interrupt offsets and are about to boot the OS so
371 * we need to make sure we disable all async interrupts. EE is already
372 * disabled by the time we get called.
373 */
374 msr = mfmsr();
375 msr &= ~(MSR_ME|MSR_CE|MSR_DE);
376 mtmsr(msr);
377
Kumar Galac24a9052009-08-14 13:37:54 -0500378 setup_ivors();
379}