blob: 5af69cea8de1e6f5810f27adde8ebf9b1f347622 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05002 * Copyright 2007 Freescale Semiconductor.
3 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
33#include <asm/io.h>
34
Wolfgang Denk6405a152006-03-31 18:32:53 +020035DECLARE_GLOBAL_DATA_PTR;
36
Andy Flemingee0e9172007-08-14 00:14:25 -050037#ifdef CONFIG_QE
38extern qe_iop_conf_t qe_iop_conf_tab[];
39extern void qe_config_iopin(u8 port, u8 pin, int dir,
40 int open_drain, int assign);
41extern void qe_init(uint qe_base);
42extern void qe_reset(void);
43
44static void config_qe_ioports(void)
45{
46 u8 port, pin;
47 int dir, open_drain, assign;
48 int i;
49
50 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
51 port = qe_iop_conf_tab[i].port;
52 pin = qe_iop_conf_tab[i].pin;
53 dir = qe_iop_conf_tab[i].dir;
54 open_drain = qe_iop_conf_tab[i].open_drain;
55 assign = qe_iop_conf_tab[i].assign;
56 qe_config_iopin(port, pin, dir, open_drain, assign);
57 }
58}
59#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -050060
Jon Loeligerf5ad3782005-07-23 10:37:35 -050061#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -060062void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +000063{
64 int portnum;
65
66 for (portnum = 0; portnum < 4; portnum++) {
67 uint pmsk = 0,
68 ppar = 0,
69 psor = 0,
70 pdir = 0,
71 podr = 0,
72 pdat = 0;
73 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
74 iop_conf_t *eiopc = iopc + 32;
75 uint msk = 1;
76
77 /*
78 * NOTE:
79 * index 0 refers to pin 31,
80 * index 31 refers to pin 0
81 */
82 while (iopc < eiopc) {
83 if (iopc->conf) {
84 pmsk |= msk;
85 if (iopc->ppar)
86 ppar |= msk;
87 if (iopc->psor)
88 psor |= msk;
89 if (iopc->pdir)
90 pdir |= msk;
91 if (iopc->podr)
92 podr |= msk;
93 if (iopc->pdat)
94 pdat |= msk;
95 }
96
97 msk <<= 1;
98 iopc++;
99 }
100
101 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600102 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000103 uint tpmsk = ~pmsk;
104
105 /*
106 * the (somewhat confused) paragraph at the
107 * bottom of page 35-5 warns that there might
108 * be "unknown behaviour" when programming
109 * PSORx and PDIRx, if PPARx = 1, so I
110 * decided this meant I had to disable the
111 * dedicated function first, and enable it
112 * last.
113 */
114 iop->ppar &= tpmsk;
115 iop->psor = (iop->psor & tpmsk) | psor;
116 iop->podr = (iop->podr & tpmsk) | podr;
117 iop->pdat = (iop->pdat & tpmsk) | pdat;
118 iop->pdir = (iop->pdir & tpmsk) | pdir;
119 iop->ppar |= ppar;
120 }
121 }
122}
123#endif
124
125/*
126 * Breathe some life into the CPU...
127 *
128 * Set up the memory map
129 * initialize a bunch of registers
130 */
131
132void cpu_init_f (void)
133{
wdenk9c53f402003-10-15 23:53:47 +0000134 volatile immap_t *immap = (immap_t *)CFG_IMMR;
135 volatile ccsr_lbc_t *memctl = &immap->im_lbc;
136 extern void m8560_cpm_reset (void);
137
138 /* Pointer is writable since we allocated a register for it */
139 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
140
141 /* Clear initial global data */
142 memset ((void *) gd, 0, sizeof (gd_t));
143
144
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500145#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600146 config_8560_ioports((ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000147#endif
148
149 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
150 * addresses - these have to be modified later when FLASH size
151 * has been determined
152 */
153#if defined(CFG_OR0_REMAP)
154 memctl->or0 = CFG_OR0_REMAP;
155#endif
156#if defined(CFG_OR1_REMAP)
157 memctl->or1 = CFG_OR1_REMAP;
158#endif
159
160 /* now restrict to preliminary range */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500161 /* if cs1 is already set via debugger, leave cs0/cs1 alone */
162 if (! memctl->br1 & 1) {
wdenk9c53f402003-10-15 23:53:47 +0000163#if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500164 memctl->br0 = CFG_BR0_PRELIM;
165 memctl->or0 = CFG_OR0_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000166#endif
167
168#if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500169 memctl->or1 = CFG_OR1_PRELIM;
170 memctl->br1 = CFG_BR1_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000171#endif
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500172 }
wdenk9c53f402003-10-15 23:53:47 +0000173
wdenk9c53f402003-10-15 23:53:47 +0000174#if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
175 memctl->or2 = CFG_OR2_PRELIM;
176 memctl->br2 = CFG_BR2_PRELIM;
177#endif
wdenk9c53f402003-10-15 23:53:47 +0000178
179#if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
180 memctl->or3 = CFG_OR3_PRELIM;
181 memctl->br3 = CFG_BR3_PRELIM;
182#endif
183
184#if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
185 memctl->or4 = CFG_OR4_PRELIM;
186 memctl->br4 = CFG_BR4_PRELIM;
187#endif
188
189#if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
190 memctl->or5 = CFG_OR5_PRELIM;
191 memctl->br5 = CFG_BR5_PRELIM;
192#endif
193
194#if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
195 memctl->or6 = CFG_OR6_PRELIM;
196 memctl->br6 = CFG_BR6_PRELIM;
197#endif
198
199#if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
200 memctl->or7 = CFG_OR7_PRELIM;
201 memctl->br7 = CFG_BR7_PRELIM;
202#endif
203
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500204#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000205 m8560_cpm_reset();
206#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500207#ifdef CONFIG_QE
208 /* Config QE ioports */
209 config_qe_ioports();
210#endif
211
wdenk9c53f402003-10-15 23:53:47 +0000212}
213
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500214
wdenk9c53f402003-10-15 23:53:47 +0000215/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500216 * Initialize L2 as cache.
217 *
218 * The newer 8548, etc, parts have twice as much cache, but
219 * use the same bit-encoding as the older 8555, etc, parts.
220 *
wdenk9c53f402003-10-15 23:53:47 +0000221 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500222
223int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000224{
Andy Fleming6e452622007-08-13 14:38:06 -0500225#if defined(CONFIG_CLEAR_LAW0) || defined(CONFIG_L2_CACHE)
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500226 volatile immap_t *immap = (immap_t *)CFG_IMMR;
Andy Fleming6e452622007-08-13 14:38:06 -0500227#endif
228#ifdef CONFIG_CLEAR_LAW0
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500229 volatile ccsr_local_ecm_t *ecm = &immap->im_local_ecm;
230
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500231 /* clear alternate boot location LAW (used for sdram, or ddr bank) */
232 ecm->lawar0 = 0;
233#endif
234
wdenk9c53f402003-10-15 23:53:47 +0000235#if defined(CONFIG_L2_CACHE)
wdenk9c53f402003-10-15 23:53:47 +0000236 volatile ccsr_l2cache_t *l2cache = &immap->im_l2cache;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500237 volatile uint cache_ctl;
238 uint svr, ver;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500239 uint l2srbar;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500240
241 svr = get_svr();
242 ver = SVR_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000243
244 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500245 cache_ctl = l2cache->l2ctl;
246
247 switch (cache_ctl & 0x30000000) {
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500248 case 0x20000000:
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500249 if (ver == SVR_8548 || ver == SVR_8548_E ||
Haiying Wang6b9f1942007-08-23 15:20:54 -0400250 ver == SVR_8544 || ver == SVR_8568_E) {
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500251 printf ("L2 cache 512KB:");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500252 /* set L2E=1, L2I=1, & L2SRAM=0 */
253 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500254 } else {
255 printf ("L2 cache 256KB:");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500256 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
257 cache_ctl = 0xc8000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500259 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500260 case 0x10000000:
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500261 printf ("L2 cache 256KB:");
262 if (ver == SVR_8544 || ver == SVR_8544_E) {
263 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
264 }
265 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500266 case 0x30000000:
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500267 case 0x00000000:
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500268 default:
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500269 printf ("L2 cache unknown size (0x%08x)\n", cache_ctl);
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500270 return -1;
271 }
272
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500273 if (l2cache->l2ctl & 0x80000000) {
274 printf(" already enabled.");
275 l2srbar = l2cache->l2srbar0;
276#ifdef CFG_INIT_L2_ADDR
277 if (l2cache->l2ctl & 0x00010000 && l2srbar >= CFG_FLASH_BASE) {
278 l2srbar = CFG_INIT_L2_ADDR;
279 l2cache->l2srbar0 = l2srbar;
280 printf(" Moving to 0x%08x", CFG_INIT_L2_ADDR);
281 }
282#endif /* CFG_INIT_L2_ADDR */
283 puts("\n");
284 } else {
285 asm("msync;isync");
286 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
287 asm("msync;isync");
288 printf(" enabled\n");
289 }
wdenk9c53f402003-10-15 23:53:47 +0000290#else
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500291 printf("L2 cache: disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000292#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500293#ifdef CONFIG_QE
294 uint qe_base = CFG_IMMR + 0x00080000; /* QE immr base */
295 qe_init(qe_base);
296 qe_reset();
297#endif
wdenk9c53f402003-10-15 23:53:47 +0000298
299 return 0;
300}