blob: b350bfeb06564261c89da4ef4508b1f1c10264b5 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <asm/processor.h>
16#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050017#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050018#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000019#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050020#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060021#include <asm/mmu.h>
Shengzhou Liu7d8dfb82015-11-20 15:52:03 +080022#include <fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060023#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050024#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000025#include <asm/fsl_srio.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053026#ifdef CONFIG_FSL_CORENET
27#include <asm/fsl_portals.h>
28#include <asm/fsl_liodn.h>
Ahmed Mansouraa270b42017-12-15 16:01:00 -050029#include <fsl_qbman.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053030#endif
ramneek mehreshc65e8822013-08-05 16:00:16 +053031#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000032#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060033#include <linux/compiler.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060034#include "mp.h"
Aneesh Bansalc6249092016-01-22 16:37:27 +053035#ifdef CONFIG_CHAIN_OF_TRUST
36#include <fsl_validate.h>
37#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +053038#ifdef CONFIG_FSL_CAAM
39#include <fsl_sec.h>
40#endif
Aneesh Bansal4b636c32016-01-22 17:05:59 +053041#if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)
42#include <asm/fsl_pamu.h>
43#include <fsl_secboot_err.h>
44#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -060045#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050046#include <nand.h>
47#include <errno.h>
48#endif
Shengzhou Liu15875a52016-11-21 11:36:48 +080049#ifndef CONFIG_ARCH_QEMU_E500
50#include <fsl_ddr.h>
51#endif
Simon Glass2c844c42017-06-14 21:28:26 -060052#include "../../../../drivers/ata/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080053#ifdef CONFIG_U_QE
Qianyu Gongae6a7582016-02-18 13:01:59 +080054#include <fsl_qe.h>
Zhao Qiangb818ba22014-03-21 16:21:45 +080055#endif
Timur Tabid7acf5c2011-11-21 17:10:23 -060056
Wolfgang Denk6405a152006-03-31 18:32:53 +020057DECLARE_GLOBAL_DATA_PTR;
58
Nikhil Badola006e83a2014-04-15 14:44:52 +053059#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
60/*
61 * For deriving usb clock from 100MHz sysclk, reference divisor is set
62 * to a value of 5, which gives an intermediate value 20(100/5). The
63 * multiplication factor integer is set to 24, which when multiplied to
64 * above intermediate value provides clock for usb ip.
65 */
66void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
67{
68 sys_info_t sysinfo;
69
70 get_sys_info(&sysinfo);
71 if (sysinfo.diff_sysclk == 1) {
72 clrbits_be32(&usb_phy->pllprg[1],
73 CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
74 setbits_be32(&usb_phy->pllprg[1],
75 CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
76 CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
77 CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
78 }
79}
80#endif
81
Suresh Gupta086f0a72014-02-26 14:29:12 +053082#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
83void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
84{
85#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
86 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
87
88 /* Increase Disconnect Threshold by 50mV */
89 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
90 INC_DCNT_THRESHOLD_50MV;
91 /* Enable programming of USB High speed Disconnect threshold */
92 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
93 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
94
95 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
96 /* Increase Disconnect Threshold by 50mV */
97 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
98 INC_DCNT_THRESHOLD_50MV;
99 /* Enable programming of USB High speed Disconnect threshold */
100 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
101 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
102#else
103
104 u32 temp = 0;
105 u32 status = in_be32(&usb_phy->status1);
106
107 u32 squelch_prog_rd_0_2 =
108 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
109 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
110
111 u32 squelch_prog_rd_3_5 =
112 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
113 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
114
115 setbits_be32(&usb_phy->config1,
116 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
117 setbits_be32(&usb_phy->config2,
118 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
119
Sriram Dash30c95ce2016-08-17 11:47:52 +0530120 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530121 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
122
Sriram Dash30c95ce2016-08-17 11:47:52 +0530123 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530124 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
125#endif
126}
127#endif
128
129
Zhao Qiangb818ba22014-03-21 16:21:45 +0800130#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500131extern qe_iop_conf_t qe_iop_conf_tab[];
132extern void qe_config_iopin(u8 port, u8 pin, int dir,
133 int open_drain, int assign);
134extern void qe_init(uint qe_base);
135extern void qe_reset(void);
136
137static void config_qe_ioports(void)
138{
139 u8 port, pin;
140 int dir, open_drain, assign;
141 int i;
142
143 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
144 port = qe_iop_conf_tab[i].port;
145 pin = qe_iop_conf_tab[i].pin;
146 dir = qe_iop_conf_tab[i].dir;
147 open_drain = qe_iop_conf_tab[i].open_drain;
148 assign = qe_iop_conf_tab[i].assign;
149 qe_config_iopin(port, pin, dir, open_drain, assign);
150 }
151}
152#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500153
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500154#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600155void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +0000156{
157 int portnum;
158
159 for (portnum = 0; portnum < 4; portnum++) {
160 uint pmsk = 0,
161 ppar = 0,
162 psor = 0,
163 pdir = 0,
164 podr = 0,
165 pdat = 0;
166 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
167 iop_conf_t *eiopc = iopc + 32;
168 uint msk = 1;
169
170 /*
171 * NOTE:
172 * index 0 refers to pin 31,
173 * index 31 refers to pin 0
174 */
175 while (iopc < eiopc) {
176 if (iopc->conf) {
177 pmsk |= msk;
178 if (iopc->ppar)
179 ppar |= msk;
180 if (iopc->psor)
181 psor |= msk;
182 if (iopc->pdir)
183 pdir |= msk;
184 if (iopc->podr)
185 podr |= msk;
186 if (iopc->pdat)
187 pdat |= msk;
188 }
189
190 msk <<= 1;
191 iopc++;
192 }
193
194 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600195 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000196 uint tpmsk = ~pmsk;
197
198 /*
199 * the (somewhat confused) paragraph at the
200 * bottom of page 35-5 warns that there might
201 * be "unknown behaviour" when programming
202 * PSORx and PDIRx, if PPARx = 1, so I
203 * decided this meant I had to disable the
204 * dedicated function first, and enable it
205 * last.
206 */
207 iop->ppar &= tpmsk;
208 iop->psor = (iop->psor & tpmsk) | psor;
209 iop->podr = (iop->podr & tpmsk) | podr;
210 iop->pdat = (iop->pdat & tpmsk) | pdat;
211 iop->pdir = (iop->pdir & tpmsk) | pdir;
212 iop->ppar |= ppar;
213 }
214 }
215}
216#endif
217
Kumar Gala76eef3e2009-03-19 03:40:08 -0500218#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530219#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
Tang Yuantianefd6da62014-07-04 17:39:26 +0800220void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500221{
222 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500223
224 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
225
226 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800227 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
228 /* find and disable LAW of SRAM */
229 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
230
231 if (law.index == -1) {
232 printf("\nFatal error happened\n");
233 return;
234 }
235 disable_law(law.index);
236
237 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
238 out_be32(&cpc->cpccsr0, 0);
239 out_be32(&cpc->cpcsrcr0, 0);
240 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530241 }
242}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800243#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500244
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530245#if defined(T1040_TDM_QUIRK_CCSR_BASE)
246#ifdef CONFIG_POST
247#error POST memory test cannot be enabled with TDM
248#endif
249static void enable_tdm_law(void)
250{
251 int ret;
252 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
253 int tdm_hwconfig_enabled = 0;
254
255 /*
256 * Extract hwconfig from environment since environment
257 * is not setup properly yet. Search for tdm entry in
258 * hwconfig.
259 */
Simon Glass64b723f2017-08-03 12:22:12 -0600260 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530261 if (ret > 0) {
262 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
263 /* If tdm is defined in hwconfig, set law for tdm workaround */
264 if (tdm_hwconfig_enabled)
265 set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
266 LAW_TRGT_IF_CCSR);
267 }
268}
269#endif
270
Tang Yuantianefd6da62014-07-04 17:39:26 +0800271void enable_cpc(void)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530272{
273 int i;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530274 int ret;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530275 u32 size = 0;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530276 u32 cpccfg0;
277 char buffer[HWCONFIG_BUFFER_SIZE];
278 char cpc_subarg[16];
279 bool have_hwconfig = false;
280 int cpc_args = 0;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530281 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
282
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530283 /* Extract hwconfig from environment */
Simon Glass64b723f2017-08-03 12:22:12 -0600284 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530285 if (ret > 0) {
286 /*
287 * If "en_cpc" is not defined in hwconfig then by default all
288 * cpcs are enable. If this config is defined then individual
289 * cpcs which have to be enabled should also be defined.
290 * e.g en_cpc:cpc1,cpc2;
291 */
292 if (hwconfig_f("en_cpc", buffer))
293 have_hwconfig = true;
294 }
295
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530296 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530297 if (have_hwconfig) {
298 sprintf(cpc_subarg, "cpc%u", i + 1);
299 cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer);
300 if (cpc_args == 0)
301 continue;
302 }
303 cpccfg0 = in_be32(&cpc->cpccfg0);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530304 size += CPC_CFG0_SZ_K(cpccfg0);
305
Kumar Gala9780b592011-01-13 01:54:01 -0600306#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
307 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
308#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600309#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
310 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
311#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500312#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
313 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
314#endif
York Sunb1954252013-09-16 12:49:31 -0700315#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
316 if (has_erratum_a006379()) {
317 setbits_be32(&cpc->cpchdbcr0,
318 CPC_HDBCR0_SPLRU_LEVEL_EN);
319 }
320#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600321
Kumar Gala76eef3e2009-03-19 03:40:08 -0500322 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
323 /* Read back to sync write */
324 in_be32(&cpc->cpccsr0);
325
326 }
327
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500328 puts("Corenet Platform Cache: ");
329 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500330}
331
Kim Phillips402673f2012-10-29 13:34:38 +0000332static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500333{
334 int i;
335 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
336
337 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800338 /* skip CPC when it used as all SRAM */
339 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
340 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500341 /* Flash invalidate the CPC and clear all the locks */
342 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
343 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
344 ;
345 }
346}
347#else
348#define enable_cpc()
349#define invalidate_cpc()
Tang Yuantianefd6da62014-07-04 17:39:26 +0800350#define disable_cpc_sram()
Kumar Gala76eef3e2009-03-19 03:40:08 -0500351#endif /* CONFIG_SYS_FSL_CPC */
352
wdenk9c53f402003-10-15 23:53:47 +0000353/*
354 * Breathe some life into the CPU...
355 *
356 * Set up the memory map
357 * initialize a bunch of registers
358 */
359
Kumar Gala24f86a82009-09-17 01:52:37 -0500360#ifdef CONFIG_FSL_CORENET
361static void corenet_tb_init(void)
362{
363 volatile ccsr_rcpm_t *rcpm =
364 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
365 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500366 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500367 u32 whoami = in_be32(&pic->whoami);
368
369 /* Enable the timebase register for this core */
370 out_be32(&rcpm->ctbenrl, (1 << whoami));
371}
372#endif
373
York Sun7b083df2014-03-28 15:07:27 -0700374#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
375void fsl_erratum_a007212_workaround(void)
376{
377 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
378 u32 ddr_pll_ratio;
379 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
380 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
381 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
York Sunfe845072016-12-28 08:43:45 -0800382#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700383 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
384 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
York Sunfe845072016-12-28 08:43:45 -0800385#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700386 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
387 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
388#endif
389#endif
390 /*
391 * Even this workaround applies to selected version of SoCs, it is
392 * safe to apply to all versions, with the limitation of odd ratios.
393 * If RCW has disabled DDR PLL, we have to apply this workaround,
394 * otherwise DDR will not work.
395 */
396 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
397 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
398 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
399 /* check if RCW sets ratio to 0, required by this workaround */
400 if (ddr_pll_ratio != 0)
401 return;
402 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
403 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
404 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
405 /* check if reserved bits have the desired ratio */
406 if (ddr_pll_ratio == 0) {
407 printf("Error: Unknown DDR PLL ratio!\n");
408 return;
409 }
410 ddr_pll_ratio >>= 1;
411
412 setbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800413#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700414 setbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800415#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700416 setbits_be32(plldadcr3, 0x02000001);
417#endif
418#endif
419 setbits_be32(dpdovrcr4, 0xe0000000);
420 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800421#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700422 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800423#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700424 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
425#endif
426#endif
427 udelay(100);
428 clrbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800429#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700430 clrbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800431#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700432 clrbits_be32(plldadcr3, 0x02000001);
433#endif
434#endif
435 clrbits_be32(dpdovrcr4, 0xe0000000);
436}
437#endif
438
York Sun695c0c32014-04-30 14:43:47 -0700439ulong cpu_init_f(void)
wdenk9c53f402003-10-15 23:53:47 +0000440{
wdenk9c53f402003-10-15 23:53:47 +0000441 extern void m8560_cpm_reset (void);
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530442#ifdef CONFIG_SYS_DCSRBAR_PHYS
Stephen George5bbf29c2011-07-20 09:47:26 -0500443 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
444#endif
Sumit Gargafaca2a2016-07-14 12:27:52 -0400445#if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000446 struct law_entry law;
447#endif
York Sunefc49e02016-11-15 13:52:34 -0800448#ifdef CONFIG_ARCH_MPC8548
Peter Tyser30103c62008-11-11 10:17:10 -0600449 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
450 uint svr = get_svr();
451
452 /*
453 * CPU2 errata workaround: A core hang possible while executing
454 * a msync instruction and a snoopable transaction from an I/O
455 * master tagged to make quick forward progress is present.
456 * Fixed in silicon rev 2.1.
457 */
458 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
459 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
460#endif
wdenk9c53f402003-10-15 23:53:47 +0000461
Kumar Gala9772ee72008-01-16 22:38:34 -0600462 disable_tlb(14);
463 disable_tlb(15);
464
Sumit Gargafaca2a2016-07-14 12:27:52 -0400465#if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000466 /* Disable the LAW created for NOR flash by the PBI commands */
467 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
468 if (law.index != -1)
469 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530470
471#if defined(CONFIG_SYS_CPC_REINIT_F)
472 disable_cpc_sram();
473#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000474#endif
475
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500476#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000478#endif
479
Becky Bruce0d4cee12010-06-17 11:37:20 -0500480 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000481
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500482#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000483 m8560_cpm_reset();
484#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800485
486#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500487 /* Config QE ioports */
488 config_qe_ioports();
489#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800490
Peter Tysera9af1dc2009-06-30 17:15:47 -0500491#if defined(CONFIG_FSL_DMA)
492 dma_init();
493#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500494#ifdef CONFIG_FSL_CORENET
495 corenet_tb_init();
496#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600497 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500498
499 /* Invalidate the CPC before DDR gets enabled */
500 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500501
502 #ifdef CONFIG_SYS_DCSRBAR_PHYS
503 /* set DCSRCR so that DCSR space is 1G */
504 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
505 in_be32(&gur->dcsrcr);
506#endif
507
York Sun7b083df2014-03-28 15:07:27 -0700508#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
509 fsl_erratum_a007212_workaround();
510#endif
511
tang yuantiana4341912014-12-18 10:26:34 +0800512 return 0;
wdenk9c53f402003-10-15 23:53:47 +0000513}
514
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600515/* Implement a dummy function for those platforms w/o SERDES */
516static void __fsl_serdes__init(void)
517{
518 return ;
519}
520__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500521
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530522#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000523int enable_cluster_l2(void)
524{
525 int i = 0;
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800526 u32 cluster, svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000527 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
528 struct ccsr_cluster_l2 __iomem *l2cache;
529
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800530 /* only the L2 of first cluster should be enabled as expected on T4080,
531 * but there is no EOC in the first cluster as HW sake, so return here
532 * to skip enabling L2 cache of the 2nd cluster.
533 */
534 if (SVR_SOC_VER(svr) == SVR_T4080)
535 return 0;
536
York Sunc3d87b12012-10-08 07:44:08 +0000537 cluster = in_be32(&gur->tp_cluster[i].lower);
538 if (cluster & TP_CLUSTER_EOC)
539 return 0;
540
541 /* The first cache has already been set up, so skip it */
542 i++;
543
544 /* Look through the remaining clusters, and set up their caches */
545 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000546 int j, cluster_valid = 0;
547
York Sunc3d87b12012-10-08 07:44:08 +0000548 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000549
York Sunc3d87b12012-10-08 07:44:08 +0000550 cluster = in_be32(&gur->tp_cluster[i].lower);
551
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000552 /* check that at least one core/accel is enabled in cluster */
553 for (j = 0; j < 4; j++) {
554 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
555 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000556
Shaveta Leekha6e125a22014-07-02 11:44:54 +0530557 if ((type & TP_ITYP_AV) &&
558 TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000559 cluster_valid = 1;
560 }
561
562 if (cluster_valid) {
563 /* set stash ID to (cluster) * 2 + 32 + 1 */
564 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
565
566 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000567
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000568 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
569 while ((in_be32(&l2cache->l2csr0)
570 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
571 ;
James Yang284ce502013-03-25 07:40:03 +0000572 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000573 }
York Sunc3d87b12012-10-08 07:44:08 +0000574 i++;
575 } while (!(cluster & TP_CLUSTER_EOC));
576
577 return 0;
578}
579#endif
580
wdenk9c53f402003-10-15 23:53:47 +0000581/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500582 * Initialize L2 as cache.
wdenk9c53f402003-10-15 23:53:47 +0000583 */
Tang Yuantianefd6da62014-07-04 17:39:26 +0800584int l2cache_init(void)
wdenk9c53f402003-10-15 23:53:47 +0000585{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600586 __maybe_unused u32 svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000587#ifdef CONFIG_L2_CACHE
588 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530589#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000590 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500591#endif
York Sunf066a042012-10-28 08:12:54 +0000592
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200593 puts ("L2: ");
594
wdenk9c53f402003-10-15 23:53:47 +0000595#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500596 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600597 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500598 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500599
Kumar Gala1f109fd2008-04-08 10:45:50 -0500600 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000601
602 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500603 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800604
605#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
606 if (cache_ctl & MPC85xx_L2CTL_L2E) {
607 /* Clear L2 SRAM memory-mapped base address */
608 out_be32(&l2cache->l2srbar0, 0x0);
609 out_be32(&l2cache->l2srbar1, 0x0);
610
611 /* set MBECCDIS=0, SBECCDIS=0 */
612 clrbits_be32(&l2cache->l2errdis,
613 (MPC85xx_L2ERRDIS_MBECC |
614 MPC85xx_L2ERRDIS_SBECC));
615
616 /* set L2E=0, L2SRAM=0 */
617 clrbits_be32(&l2cache->l2ctl,
618 (MPC85xx_L2CTL_L2E |
619 MPC85xx_L2CTL_L2SRAM_ENTIRE));
620 }
621#endif
622
Kumar Gala20119972008-07-14 14:07:00 -0500623 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500624
Kumar Gala20119972008-07-14 14:07:00 -0500625 switch (l2siz_field) {
626 case 0x0:
627 printf(" unknown size (0x%08x)\n", cache_ctl);
628 return -1;
629 break;
630 case 0x1:
631 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500632 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500633 puts("128 KiB ");
634 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500635 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500636 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500637 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500638 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
639 }
640 break;
641 case 0x2:
642 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500643 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500644 puts("256 KiB ");
645 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500646 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500647 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500648 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500649 /* set L2E=1, L2I=1, & L2SRAM=0 */
650 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500651 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500652 break;
Kumar Gala20119972008-07-14 14:07:00 -0500653 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500654 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500655 /* set L2E=1, L2I=1, & L2SRAM=0 */
656 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500657 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500658 }
659
Mingkai Hud2088e02009-08-18 15:37:15 +0800660 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200661 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500662#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600663 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800664 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
665 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200666 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500667 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500668 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500669 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200670#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500671 puts("\n");
672 } else {
673 asm("msync;isync");
674 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
675 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200676 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500677 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500678#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500679 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500680 puts("N/A\n");
681 goto skip_l2;
682 }
683
Kumar Galae56f2c52009-03-19 09:16:10 -0500684 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
685
686 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500687 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
688 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500689 ;
690
Kumar Gala8d2817c2009-03-19 02:53:01 -0500691#ifdef CONFIG_SYS_CACHE_STASHING
692 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
693 mtspr(SPRN_L2CSR1, (32 + 1));
694#endif
695
Kumar Galae56f2c52009-03-19 09:16:10 -0500696 /* enable the cache */
697 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
698
Dave Liu17218192009-10-22 00:10:23 -0500699 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
700 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
701 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500702 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500703 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500704
705skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530706#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000707 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500708 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
709 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000710
711 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000712#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200713 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000714#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500715
Tang Yuantianefd6da62014-07-04 17:39:26 +0800716 return 0;
717}
718
719/*
720 *
721 * The newer 8548, etc, parts have twice as much cache, but
722 * use the same bit-encoding as the older 8555, etc, parts.
723 *
724 */
725int cpu_init_r(void)
726{
727 __maybe_unused u32 svr = get_svr();
728#ifdef CONFIG_SYS_LBC_LCRR
729 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
730#endif
731#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
732 extern int spin_table_compat;
733 const char *spin;
734#endif
735#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
736 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
737#endif
738#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
739 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
740 /*
741 * CPU22 and NMG_CPU_A011 share the same workaround.
742 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
743 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
744 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
745 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
746 * be disabled by hwconfig with syntax:
747 *
748 * fsl_cpu_a011:disable
749 */
750 extern int enable_cpu_a011_workaround;
751#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
752 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
753#else
754 char buffer[HWCONFIG_BUFFER_SIZE];
755 char *buf = NULL;
756 int n, res;
757
Simon Glass64b723f2017-08-03 12:22:12 -0600758 n = env_get_f("hwconfig", buffer, sizeof(buffer));
Tang Yuantianefd6da62014-07-04 17:39:26 +0800759 if (n > 0)
760 buf = buffer;
761
762 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
763 if (res > 0) {
764 enable_cpu_a011_workaround = 0;
765 } else {
766 if (n >= HWCONFIG_BUFFER_SIZE) {
767 printf("fsl_cpu_a011 was not found. hwconfig variable "
768 "may be too long\n");
769 }
770 enable_cpu_a011_workaround =
771 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
772 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
773 }
774#endif
775 if (enable_cpu_a011_workaround) {
776 flush_dcache();
777 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
778 sync();
779 }
780#endif
Darwin Dingela56d6c02016-10-25 09:48:01 +1300781
782#ifdef CONFIG_SYS_FSL_ERRATUM_A007907
783 flush_dcache();
784 mtspr(L1CSR2, (mfspr(L1CSR2) & ~L1CSR2_DCSTASHID));
785 sync();
786#endif
787
Tang Yuantianefd6da62014-07-04 17:39:26 +0800788#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
789 /*
790 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
791 * in write shadow mode. Checking DCWS before setting SPR 976.
792 */
793 if (mfspr(L1CSR2) & L1CSR2_DCWS)
794 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
795#endif
796
797#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
Simon Glass64b723f2017-08-03 12:22:12 -0600798 spin = env_get("spin_table_compat");
Tang Yuantianefd6da62014-07-04 17:39:26 +0800799 if (spin && (*spin == 'n'))
800 spin_table_compat = 0;
801 else
802 spin_table_compat = 1;
803#endif
804
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530805#ifdef CONFIG_FSL_CORENET
806 set_liodns();
807#ifdef CONFIG_SYS_DPAA_QBMAN
Ahmed Mansouraa270b42017-12-15 16:01:00 -0500808 setup_qbman_portals();
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530809#endif
810#endif
811
Tang Yuantianefd6da62014-07-04 17:39:26 +0800812 l2cache_init();
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530813#if defined(CONFIG_RAMBOOT_PBL)
814 disable_cpc_sram();
815#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500816 enable_cpc();
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530817#if defined(T1040_TDM_QUIRK_CCSR_BASE)
818 enable_tdm_law();
819#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500820
York Sun972cc402013-06-25 11:37:41 -0700821#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500822 /* needs to be in ram since code uses global static vars */
823 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700824#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500825
Shengzhou Liu097be702013-08-15 09:31:47 +0800826#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
827#define MCFGR_AXIPIPE 0x000000f0
828 if (IS_SVR_REV(svr, 1, 0))
Ruchika Guptabb7143b2014-09-09 11:50:31 +0530829 sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE);
Shengzhou Liu097be702013-08-15 09:31:47 +0800830#endif
831
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000832#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
833 if (IS_SVR_REV(svr, 1, 0)) {
834 int i;
835 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
836
837 for (i = 0; i < 12; i++) {
838 p += i + (i > 5 ? 11 : 0);
839 out_be32(p, 0x2);
840 }
841 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
842 out_be32(p, 0x34);
843 }
844#endif
845
Kumar Gala8975d7a2010-12-30 12:09:53 -0600846#ifdef CONFIG_SYS_SRIO
847 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800848#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Simon Glass64b723f2017-08-03 12:22:12 -0600849 char *s = env_get("bootmaster");
Liu Gangd7b17a92012-08-09 05:09:59 +0000850 if (s) {
851 if (!strcmp(s, "SRIO1")) {
852 srio_boot_master(1);
853 srio_boot_master_release_slave(1);
854 }
855 if (!strcmp(s, "SRIO2")) {
856 srio_boot_master(2);
857 srio_boot_master_release_slave(2);
858 }
859 }
Liu Gang4cc85322012-03-08 00:33:17 +0000860#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600861#endif
862
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600863#if defined(CONFIG_MP)
864 setup_mp();
865#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500866
Zang Roy-R6191183659922012-09-18 09:50:08 +0000867#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600868 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000869 if (SVR_MAJ(svr) < 3) {
870 void *p;
871 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
872 setbits_be32(p, 1 << (31 - 14));
873 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600874 }
875#endif
876
Lan Chunhee0ef7322010-04-21 07:40:50 -0500877#ifdef CONFIG_SYS_LBC_LCRR
878 /*
879 * Modify the CLKDIV field of LCRR register to improve the writing
880 * speed for NOR flash.
881 */
882 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
883 __raw_readl(&lbc->lcrr);
884 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500885#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
886 udelay(100);
887#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500888#endif
889
Roy Zang6d6a0e12011-04-13 00:08:51 -0500890#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
891 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530892 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500893 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530894#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
895 if (has_erratum_a006261())
896 fsl_erratum_a006261_workaround(usb_phy1);
897#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500898 out_be32(&usb_phy1->usb_enable_override,
899 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
900 }
901#endif
902#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
903 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530904 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500905 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530906#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
907 if (has_erratum_a006261())
908 fsl_erratum_a006261_workaround(usb_phy2);
909#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500910 out_be32(&usb_phy2->usb_enable_override,
911 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
912 }
913#endif
914
Xuleicf4f4932013-03-11 17:56:34 +0000915#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
916 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
917 * multi-bit ECC errors which has impact on performance, so software
918 * should disable all ECC reporting from USB1 and USB2.
919 */
920 if (IS_SVR_REV(get_svr(), 1, 0)) {
921 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
922 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
923 setbits_be32(&dcfg->ecccr1,
924 (DCSR_DCFG_ECC_DISABLE_USB1 |
925 DCSR_DCFG_ECC_DISABLE_USB2));
926 }
927#endif
928
Roy Zang59a539a2013-03-25 07:39:33 +0000929#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530930 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang59a539a2013-03-25 07:39:33 +0000931 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
932 setbits_be32(&usb_phy->pllprg[1],
933 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
934 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
935 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
936 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +0530937#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
938 usb_single_source_clk_configure(usb_phy);
939#endif
Roy Zang59a539a2013-03-25 07:39:33 +0000940 setbits_be32(&usb_phy->port1.ctrl,
941 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
942 setbits_be32(&usb_phy->port1.drvvbuscfg,
943 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
944 setbits_be32(&usb_phy->port1.pwrfltcfg,
945 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
946 setbits_be32(&usb_phy->port2.ctrl,
947 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
948 setbits_be32(&usb_phy->port2.drvvbuscfg,
949 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
950 setbits_be32(&usb_phy->port2.pwrfltcfg,
951 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530952
953#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
954 if (has_erratum_a006261())
955 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000956#endif
957
Suresh Gupta086f0a72014-02-26 14:29:12 +0530958#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
959
Shengzhou Liu15875a52016-11-21 11:36:48 +0800960#ifdef CONFIG_SYS_FSL_ERRATUM_A009942
961 erratum_a009942_check_cpo();
962#endif
963
Kumar Gala2683c532011-04-13 08:37:44 -0500964#ifdef CONFIG_FMAN_ENET
965 fman_enet_init();
966#endif
967
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530968#if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)
969 if (pamu_init() < 0)
970 fsl_secboot_handle_error(ERROR_ESBC_PAMU_INIT);
971#endif
972
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530973#ifdef CONFIG_FSL_CAAM
974 sec_init();
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300975
York Sun4119aee2016-11-15 18:44:22 -0800976#if defined(CONFIG_ARCH_C29X)
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300977 if ((SVR_SOC_VER(svr) == SVR_C292) ||
978 (SVR_SOC_VER(svr) == SVR_C293))
979 sec_init_idx(1);
980
981 if (SVR_SOC_VER(svr) == SVR_C293)
982 sec_init_idx(2);
983#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530984#endif
985
York Sunbe735532016-12-28 08:43:43 -0800986#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001)
Timur Tabid7acf5c2011-11-21 17:10:23 -0600987 /*
988 * For P1022/1013 Rev1.0 silicon, after power on SATA host
989 * controller is configured in legacy mode instead of the
990 * expected enterprise mode. Software needs to clear bit[28]
991 * of HControl register to change to enterprise mode from
992 * legacy mode. We assume that the controller is offline.
993 */
994 if (IS_SVR_REV(svr, 1, 0) &&
995 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500996 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600997 fsl_sata_reg_t *reg;
998
999 /* first SATA controller */
1000 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
1001 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1002
1003 /* second SATA controller */
1004 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
1005 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1006 }
1007#endif
1008
Alexander Grafcfb90e32014-04-30 19:21:12 +02001009 init_used_tlb_cams();
Timur Tabid7acf5c2011-11-21 17:10:23 -06001010
wdenk9c53f402003-10-15 23:53:47 +00001011 return 0;
1012}
Kumar Galac24a9052009-08-14 13:37:54 -05001013
Kumar Galac24a9052009-08-14 13:37:54 -05001014void arch_preboot_os(void)
1015{
Kumar Gala9faa23a2009-09-11 15:28:41 -05001016 u32 msr;
1017
1018 /*
1019 * We are changing interrupt offsets and are about to boot the OS so
1020 * we need to make sure we disable all async interrupts. EE is already
1021 * disabled by the time we get called.
1022 */
1023 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +00001024 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -05001025 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -05001026}
Kumar Galaeb453df2010-04-20 10:21:25 -05001027
Simon Glassab3055a2017-06-14 21:28:25 -06001028#if defined(CONFIG_SATA) && defined(CONFIG_FSL_SATA)
Kumar Galaeb453df2010-04-20 10:21:25 -05001029int sata_initialize(void)
1030{
1031 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
1032 return __sata_initialize();
1033
1034 return 1;
1035}
1036#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -06001037
1038void cpu_secondary_init_r(void)
1039{
Zhao Qiangb818ba22014-03-21 16:21:45 +08001040#ifdef CONFIG_U_QE
1041 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
1042#elif defined CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -06001043 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +08001044#endif
1045
1046#ifdef CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -06001047 qe_init(qe_base);
1048 qe_reset();
1049#endif
Aneesh Bansalc6249092016-01-22 16:37:27 +05301050}
1051
1052#ifdef CONFIG_BOARD_LATE_INIT
1053int board_late_init(void)
1054{
1055#ifdef CONFIG_CHAIN_OF_TRUST
1056 fsl_setenv_chain_of_trust();
1057#endif
1058
1059 return 0;
Kumar Gala2ef216b2011-02-02 11:23:50 -06001060}
Aneesh Bansalc6249092016-01-22 16:37:27 +05301061#endif