blob: 5d5b4c2963609d6b307da8e7f3f14e64c299a23d [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Galaeb453df2010-04-20 10:21:25 -05002 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050033#include <sata.h>
wdenk9c53f402003-10-15 23:53:47 +000034#include <asm/io.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060035#include <asm/mmu.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060036#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050037#include <asm/fsl_serdes.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060038#include "mp.h"
wdenk9c53f402003-10-15 23:53:47 +000039
Wolfgang Denk6405a152006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Andy Flemingee0e9172007-08-14 00:14:25 -050042#ifdef CONFIG_QE
43extern qe_iop_conf_t qe_iop_conf_tab[];
44extern void qe_config_iopin(u8 port, u8 pin, int dir,
45 int open_drain, int assign);
46extern void qe_init(uint qe_base);
47extern void qe_reset(void);
48
49static void config_qe_ioports(void)
50{
51 u8 port, pin;
52 int dir, open_drain, assign;
53 int i;
54
55 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
56 port = qe_iop_conf_tab[i].port;
57 pin = qe_iop_conf_tab[i].pin;
58 dir = qe_iop_conf_tab[i].dir;
59 open_drain = qe_iop_conf_tab[i].open_drain;
60 assign = qe_iop_conf_tab[i].assign;
61 qe_config_iopin(port, pin, dir, open_drain, assign);
62 }
63}
64#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -050065
Jon Loeligerf5ad3782005-07-23 10:37:35 -050066#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -060067void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +000068{
69 int portnum;
70
71 for (portnum = 0; portnum < 4; portnum++) {
72 uint pmsk = 0,
73 ppar = 0,
74 psor = 0,
75 pdir = 0,
76 podr = 0,
77 pdat = 0;
78 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
79 iop_conf_t *eiopc = iopc + 32;
80 uint msk = 1;
81
82 /*
83 * NOTE:
84 * index 0 refers to pin 31,
85 * index 31 refers to pin 0
86 */
87 while (iopc < eiopc) {
88 if (iopc->conf) {
89 pmsk |= msk;
90 if (iopc->ppar)
91 ppar |= msk;
92 if (iopc->psor)
93 psor |= msk;
94 if (iopc->pdir)
95 pdir |= msk;
96 if (iopc->podr)
97 podr |= msk;
98 if (iopc->pdat)
99 pdat |= msk;
100 }
101
102 msk <<= 1;
103 iopc++;
104 }
105
106 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600107 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000108 uint tpmsk = ~pmsk;
109
110 /*
111 * the (somewhat confused) paragraph at the
112 * bottom of page 35-5 warns that there might
113 * be "unknown behaviour" when programming
114 * PSORx and PDIRx, if PPARx = 1, so I
115 * decided this meant I had to disable the
116 * dedicated function first, and enable it
117 * last.
118 */
119 iop->ppar &= tpmsk;
120 iop->psor = (iop->psor & tpmsk) | psor;
121 iop->podr = (iop->podr & tpmsk) | podr;
122 iop->pdat = (iop->pdat & tpmsk) | pdat;
123 iop->pdir = (iop->pdir & tpmsk) | pdir;
124 iop->ppar |= ppar;
125 }
126 }
127}
128#endif
129
130/*
131 * Breathe some life into the CPU...
132 *
133 * Set up the memory map
134 * initialize a bunch of registers
135 */
136
Kumar Gala24f86a82009-09-17 01:52:37 -0500137#ifdef CONFIG_FSL_CORENET
138static void corenet_tb_init(void)
139{
140 volatile ccsr_rcpm_t *rcpm =
141 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
142 volatile ccsr_pic_t *pic =
143 (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
144 u32 whoami = in_be32(&pic->whoami);
145
146 /* Enable the timebase register for this core */
147 out_be32(&rcpm->ctbenrl, (1 << whoami));
148}
149#endif
150
wdenk9c53f402003-10-15 23:53:47 +0000151void cpu_init_f (void)
152{
wdenk9c53f402003-10-15 23:53:47 +0000153 extern void m8560_cpm_reset (void);
Peter Tyser30103c62008-11-11 10:17:10 -0600154#ifdef CONFIG_MPC8548
155 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
156 uint svr = get_svr();
157
158 /*
159 * CPU2 errata workaround: A core hang possible while executing
160 * a msync instruction and a snoopable transaction from an I/O
161 * master tagged to make quick forward progress is present.
162 * Fixed in silicon rev 2.1.
163 */
164 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
165 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
166#endif
wdenk9c53f402003-10-15 23:53:47 +0000167
Kumar Gala9772ee72008-01-16 22:38:34 -0600168 disable_tlb(14);
169 disable_tlb(15);
170
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500171#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000173#endif
174
Becky Bruce0d4cee12010-06-17 11:37:20 -0500175 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000176
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500177#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000178 m8560_cpm_reset();
179#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500180#ifdef CONFIG_QE
181 /* Config QE ioports */
182 config_qe_ioports();
183#endif
Peter Tysera9af1dc2009-06-30 17:15:47 -0500184#if defined(CONFIG_FSL_DMA)
185 dma_init();
186#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500187#ifdef CONFIG_FSL_CORENET
188 corenet_tb_init();
189#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600190 init_used_tlb_cams();
wdenk9c53f402003-10-15 23:53:47 +0000191}
192
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500193
wdenk9c53f402003-10-15 23:53:47 +0000194/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500195 * Initialize L2 as cache.
196 *
197 * The newer 8548, etc, parts have twice as much cache, but
198 * use the same bit-encoding as the older 8555, etc, parts.
199 *
wdenk9c53f402003-10-15 23:53:47 +0000200 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500201
202int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000203{
Lan Chunhee0ef7322010-04-21 07:40:50 -0500204#ifdef CONFIG_SYS_LBC_LCRR
Becky Bruce0d4cee12010-06-17 11:37:20 -0500205 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500206#endif
207
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200208 puts ("L2: ");
209
wdenk9c53f402003-10-15 23:53:47 +0000210#if defined(CONFIG_L2_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500212 volatile uint cache_ctl;
213 uint svr, ver;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500214 uint l2srbar;
Kumar Gala20119972008-07-14 14:07:00 -0500215 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500216
217 svr = get_svr();
Kumar Gala1f109fd2008-04-08 10:45:50 -0500218 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000219
220 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500221 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800222
223#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
224 if (cache_ctl & MPC85xx_L2CTL_L2E) {
225 /* Clear L2 SRAM memory-mapped base address */
226 out_be32(&l2cache->l2srbar0, 0x0);
227 out_be32(&l2cache->l2srbar1, 0x0);
228
229 /* set MBECCDIS=0, SBECCDIS=0 */
230 clrbits_be32(&l2cache->l2errdis,
231 (MPC85xx_L2ERRDIS_MBECC |
232 MPC85xx_L2ERRDIS_SBECC));
233
234 /* set L2E=0, L2SRAM=0 */
235 clrbits_be32(&l2cache->l2ctl,
236 (MPC85xx_L2CTL_L2E |
237 MPC85xx_L2CTL_L2SRAM_ENTIRE));
238 }
239#endif
240
Kumar Gala20119972008-07-14 14:07:00 -0500241 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500242
Kumar Gala20119972008-07-14 14:07:00 -0500243 switch (l2siz_field) {
244 case 0x0:
245 printf(" unknown size (0x%08x)\n", cache_ctl);
246 return -1;
247 break;
248 case 0x1:
249 if (ver == SVR_8540 || ver == SVR_8560 ||
250 ver == SVR_8541 || ver == SVR_8541_E ||
251 ver == SVR_8555 || ver == SVR_8555_E) {
252 puts("128 KB ");
253 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
254 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500255 } else {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200256 puts("256 KB ");
Kumar Gala20119972008-07-14 14:07:00 -0500257 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
258 }
259 break;
260 case 0x2:
261 if (ver == SVR_8540 || ver == SVR_8560 ||
262 ver == SVR_8541 || ver == SVR_8541_E ||
263 ver == SVR_8555 || ver == SVR_8555_E) {
264 puts("256 KB ");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500265 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
266 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500267 } else {
268 puts ("512 KB ");
269 /* set L2E=1, L2I=1, & L2SRAM=0 */
270 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500271 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500272 break;
Kumar Gala20119972008-07-14 14:07:00 -0500273 case 0x3:
274 puts("1024 KB ");
275 /* set L2E=1, L2I=1, & L2SRAM=0 */
276 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500277 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500278 }
279
Mingkai Hud2088e02009-08-18 15:37:15 +0800280 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200281 puts("already enabled");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500282 l2srbar = l2cache->l2srbar0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#ifdef CONFIG_SYS_INIT_L2_ADDR
Mingkai Hud2088e02009-08-18 15:37:15 +0800284 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
285 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500287 l2cache->l2srbar0 = l2srbar;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288 printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500289 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500291 puts("\n");
292 } else {
293 asm("msync;isync");
294 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
295 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200296 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500297 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500298#elif defined(CONFIG_BACKSIDE_L2_CACHE)
299 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
300
301 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500302 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
303 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500304 ;
305
Kumar Gala8d2817c2009-03-19 02:53:01 -0500306#ifdef CONFIG_SYS_CACHE_STASHING
307 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
308 mtspr(SPRN_L2CSR1, (32 + 1));
309#endif
310
Kumar Galae56f2c52009-03-19 09:16:10 -0500311 /* enable the cache */
312 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
313
Dave Liu17218192009-10-22 00:10:23 -0500314 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
315 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
316 ;
Kumar Galae56f2c52009-03-19 09:16:10 -0500317 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
Dave Liu17218192009-10-22 00:10:23 -0500318 }
wdenk9c53f402003-10-15 23:53:47 +0000319#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200320 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000321#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500322#ifdef CONFIG_QE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Andy Flemingee0e9172007-08-14 00:14:25 -0500324 qe_init(qe_base);
325 qe_reset();
326#endif
wdenk9c53f402003-10-15 23:53:47 +0000327
Kumar Gala86853d42010-05-22 13:21:39 -0500328#if defined(CONFIG_SYS_HAS_SERDES)
329 /* needs to be in ram since code uses global static vars */
330 fsl_serdes_init();
331#endif
332
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600333#if defined(CONFIG_MP)
334 setup_mp();
335#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500336
337#ifdef CONFIG_SYS_LBC_LCRR
338 /*
339 * Modify the CLKDIV field of LCRR register to improve the writing
340 * speed for NOR flash.
341 */
342 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
343 __raw_readl(&lbc->lcrr);
344 isync();
345#endif
346
wdenk9c53f402003-10-15 23:53:47 +0000347 return 0;
348}
Kumar Galac24a9052009-08-14 13:37:54 -0500349
350extern void setup_ivors(void);
351
352void arch_preboot_os(void)
353{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500354 u32 msr;
355
356 /*
357 * We are changing interrupt offsets and are about to boot the OS so
358 * we need to make sure we disable all async interrupts. EE is already
359 * disabled by the time we get called.
360 */
361 msr = mfmsr();
362 msr &= ~(MSR_ME|MSR_CE|MSR_DE);
363 mtmsr(msr);
364
Kumar Galac24a9052009-08-14 13:37:54 -0500365 setup_ivors();
366}
Kumar Galaeb453df2010-04-20 10:21:25 -0500367
368#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
369int sata_initialize(void)
370{
371 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
372 return __sata_initialize();
373
374 return 1;
375}
376#endif