blob: 5508ebb8f7a9c3aa81839654c5955a25ca112544 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Harrison Mutai5af4b782024-01-02 16:55:44 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekar423045d2022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Manish Pandey067087f2023-12-08 20:13:29 +000078 * Definitions for Exception vector offsets
79 ******************************************************************************/
80#define CURRENT_EL_SP0 0x0
81#define CURRENT_EL_SPX 0x200
82#define LOWER_EL_AARCH64 0x400
83#define LOWER_EL_AARCH32 0x600
84
85#define SYNC_EXCEPTION 0x0
86#define IRQ_EXCEPTION 0x80
87#define FIQ_EXCEPTION 0x100
88#define SERROR_EXCEPTION 0x180
89
90/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010091 * Definitions for CPU system register interface to GICv3
92 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000093#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
94#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoud4e25032021-09-08 12:40:24 +020095#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000096#define ICC_SRE_EL1 S3_0_C12_C12_5
97#define ICC_SRE_EL2 S3_4_C12_C9_5
98#define ICC_SRE_EL3 S3_6_C12_C12_5
99#define ICC_CTLR_EL1 S3_0_C12_C12_4
100#define ICC_CTLR_EL3 S3_6_C12_C12_4
101#define ICC_PMR_EL1 S3_0_C4_C6_0
102#define ICC_RPR_EL1 S3_0_C12_C11_3
103#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
104#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
105#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
106#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
107#define ICC_IAR0_EL1 S3_0_c12_c8_0
108#define ICC_IAR1_EL1 S3_0_c12_c12_0
109#define ICC_EOIR0_EL1 S3_0_c12_c8_1
110#define ICC_EOIR1_EL1 S3_0_c12_c12_1
111#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100112
113/*******************************************************************************
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000114 * Definitions for EL2 system registers for save/restore routine
115 ******************************************************************************/
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000116#define CNTPOFF_EL2 S3_4_C14_C0_6
117#define HAFGRTR_EL2 S3_4_C3_C1_6
118#define HDFGRTR_EL2 S3_4_C3_C1_4
119#define HDFGWTR_EL2 S3_4_C3_C1_5
120#define HFGITR_EL2 S3_4_C1_C1_6
121#define HFGRTR_EL2 S3_4_C1_C1_4
122#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000123#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000124#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekar423045d2022-05-25 12:45:22 +0100125#define MPAMVPM0_EL2 S3_4_C10_C6_0
126#define MPAMVPM1_EL2 S3_4_C10_C6_1
127#define MPAMVPM2_EL2 S3_4_C10_C6_2
128#define MPAMVPM3_EL2 S3_4_C10_C6_3
129#define MPAMVPM4_EL2 S3_4_C10_C6_4
130#define MPAMVPM5_EL2 S3_4_C10_C6_5
131#define MPAMVPM6_EL2 S3_4_C10_C6_6
132#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000133#define MPAMVPMV_EL2 S3_4_C10_C4_1
Andre Przywaraedc449d2023-01-27 14:09:20 +0000134#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000135#define PMSCR_EL2 S3_4_C9_C9_0
136#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywara98908b32022-11-17 16:42:09 +0000137#define CONTEXTIDR_EL2 S3_4_C13_C0_1
138#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000139
140/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000141 * Generic timer memory mapped registers & offsets
142 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700143#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +0200144#define CNTCV_OFF U(0x008)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700145#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000146
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700147#define CNTCR_EN (U(1) << 0)
148#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100149#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000150
151/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152 * System register bit definitions
153 ******************************************************************************/
154/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700155#define LOUIS_SHIFT U(21)
156#define LOC_SHIFT U(24)
Alexei Fedorova95a5892019-07-29 17:22:53 +0100157#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700158#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159
160/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700161#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100163/* Data cache set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700164#define DCISW U(0x0)
165#define DCCISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000166#if ERRATA_A53_827319
167#define DCCSW DCCISW
168#else
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700169#define DCCSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000170#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100171
Andre Przywara0dda4242023-04-18 16:58:36 +0100172#define ID_REG_FIELD_MASK ULL(0xf)
173
Achin Gupta4f6ad662013-10-25 09:08:21 +0100174/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000175#define ID_AA64PFR0_EL0_SHIFT U(0)
176#define ID_AA64PFR0_EL1_SHIFT U(4)
177#define ID_AA64PFR0_EL2_SHIFT U(8)
178#define ID_AA64PFR0_EL3_SHIFT U(12)
179
180#define ID_AA64PFR0_AMU_SHIFT U(44)
181#define ID_AA64PFR0_AMU_MASK ULL(0xf)
182#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
183#define ID_AA64PFR0_AMU_V1 ULL(0x1)
184#define ID_AA64PFR0_AMU_V1P1 U(0x2)
185
186#define ID_AA64PFR0_ELX_MASK ULL(0xf)
187
188#define ID_AA64PFR0_GIC_SHIFT U(24)
189#define ID_AA64PFR0_GIC_WIDTH U(4)
190#define ID_AA64PFR0_GIC_MASK ULL(0xf)
191
192#define ID_AA64PFR0_SVE_SHIFT U(32)
193#define ID_AA64PFR0_SVE_MASK ULL(0xf)
194#define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1)
195#define ID_AA64PFR0_SVE_LENGTH U(4)
196
197#define ID_AA64PFR0_SEL2_SHIFT U(36)
198#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
199
200#define ID_AA64PFR0_MPAM_SHIFT U(40)
201#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
202
203#define ID_AA64PFR0_DIT_SHIFT U(48)
204#define ID_AA64PFR0_DIT_MASK ULL(0xf)
205#define ID_AA64PFR0_DIT_LENGTH U(4)
206#define ID_AA64PFR0_DIT_SUPPORTED U(1)
207
208#define ID_AA64PFR0_CSV2_SHIFT U(56)
209#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
210#define ID_AA64PFR0_CSV2_LENGTH U(4)
211#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sona Mathew3b84c962023-10-25 16:48:19 -0500212#define ID_AA64PFR0_CSV2_3_SUPPORTED ULL(0x3)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000213
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500214#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
215#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
216#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
217#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
218#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000220#define ID_AA64PFR0_RAS_SHIFT U(28)
221#define ID_AA64PFR0_RAS_MASK ULL(0xf)
222#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
223#define ID_AA64PFR0_RAS_LENGTH U(4)
224
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100225/* Exception level handling */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100226#define EL_IMPL_NONE ULL(0)
227#define EL_IMPL_A64ONLY ULL(1)
228#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000229
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100230/* ID_AA64DFR0_EL1.TraceVer definitions */
231#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
232#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
233#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
234#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100235#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
236#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
237#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
238#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000239#define ID_AA64DFR0_PMUVER_LENGTH U(4)
240#define ID_AA64DFR0_PMUVER_SHIFT U(8)
241#define ID_AA64DFR0_PMUVER_MASK U(0xf)
242#define ID_AA64DFR0_PMUVER_PMUV3 U(1)
243#define ID_AA64DFR0_PMUVER_PMUV3P7 U(7)
244#define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100245
Manish Pandey5cfe5152024-01-09 15:55:20 +0000246/* ID_AA64DFR0_EL1.SEBEP definitions */
247#define ID_AA64DFR0_SEBEP_SHIFT U(24)
248#define ID_AA64DFR0_SEBEP_MASK ULL(0xf)
249#define SEBEP_IMPLEMENTED ULL(1)
250
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100251/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000252#define ID_AA64DFR0_PMS_SHIFT U(32)
253#define ID_AA64DFR0_PMS_MASK ULL(0xf)
254#define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1)
255#define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0)
Achin Gupta92712a52015-09-03 14:18:02 +0100256
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100257/* ID_AA64DFR0_EL1.TraceBuffer definitions */
258#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
259#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
260#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
261
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000262/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
263#define ID_AA64DFR0_MTPMU_SHIFT U(48)
264#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
265#define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1)
Boyan Karatotev677ed8a2023-02-16 09:45:29 +0000266#define ID_AA64DFR0_MTPMU_DISABLED ULL(15)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000267
johpow0181865962022-01-28 17:06:20 -0600268/* ID_AA64DFR0_EL1.BRBE definitions */
269#define ID_AA64DFR0_BRBE_SHIFT U(52)
270#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
271#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
272
Manish Pandey5cfe5152024-01-09 15:55:20 +0000273/* ID_AA64DFR1_EL1 definitions */
274#define ID_AA64DFR1_EBEP_SHIFT U(48)
275#define ID_AA64DFR1_EBEP_MASK ULL(0xf)
276#define EBEP_IMPLEMENTED ULL(1)
277
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000278/* ID_AA64ISAR0_EL1 definitions */
johpow019baade32021-07-08 14:14:00 -0500279#define ID_AA64ISAR0_RNDR_SHIFT U(60)
280#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000281
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000282/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000283#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
284
285#define ID_AA64ISAR1_GPI_SHIFT U(28)
286#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
287#define ID_AA64ISAR1_GPA_SHIFT U(24)
288#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
289
290#define ID_AA64ISAR1_API_SHIFT U(8)
291#define ID_AA64ISAR1_API_MASK ULL(0xf)
292#define ID_AA64ISAR1_APA_SHIFT U(4)
293#define ID_AA64ISAR1_APA_MASK ULL(0xf)
294
295#define ID_AA64ISAR1_SB_SHIFT U(36)
296#define ID_AA64ISAR1_SB_MASK ULL(0xf)
297#define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1)
298#define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000299
Juan Pablo Condee089a172022-06-29 17:44:43 -0400300/* ID_AA64ISAR2_EL1 definitions */
301#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
302
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000303/* ID_AA64PFR2_EL1 definitions */
304#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
305
Juan Pablo Condee089a172022-06-29 17:44:43 -0400306#define ID_AA64ISAR2_GPA3_SHIFT U(8)
307#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
308
309#define ID_AA64ISAR2_APA3_SHIFT U(12)
310#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
311
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000312/* ID_AA64MMFR0_EL1 definitions */
313#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
314#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
315
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700316#define PARANGE_0000 U(32)
317#define PARANGE_0001 U(36)
318#define PARANGE_0010 U(40)
319#define PARANGE_0011 U(42)
320#define PARANGE_0100 U(44)
321#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000322#define PARANGE_0110 U(52)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000323
Jimmy Brisson83573892020-04-16 10:48:02 -0500324#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
325#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
326#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
327#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
328#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
329
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500330#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
331#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
332#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
333#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
334
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100335#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100336#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
337#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +0100338#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100339#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100340
341#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100342#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
343#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
344#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100345
346#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100347#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
348#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
349#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +0100350#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100351
johpow013e24c162020-04-22 14:05:13 -0500352/* ID_AA64MMFR1_EL1 definitions */
353#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
354#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
355#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
356#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
357
Alexei Fedorovc082f032020-11-25 14:07:05 +0000358#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
359#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
360#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
361#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
362#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
363#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
364
Daniel Boulby44b43332020-11-25 16:36:46 +0000365#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
366#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
367
johpow019baade32021-07-08 14:14:00 -0500368#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
369#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
370#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
371#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
johpow01f91e59f2021-08-04 19:38:18 -0500372
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000373/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000374#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balya74155972019-01-25 11:36:01 +0000375
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000376#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
377#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balya74155972019-01-25 11:36:01 +0000378
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000379#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
380#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
381#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
382
Manish Pandey5cfe5152024-01-09 15:55:20 +0000383#define ID_AA64MMFR2_EL1_UAO_SHIFT U(4)
384#define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf)
385
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000386#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
387#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
johpow0174b7e442021-12-01 13:18:30 -0600388
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000389#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
390#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
391#define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0)
392#define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1)
393#define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2)
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000394
Mark Brownc37eee72023-03-14 20:13:03 +0000395/* ID_AA64MMFR3_EL1 definitions */
396#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
397
Mark Brown293a6612023-03-14 20:48:43 +0000398#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
399#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
400
401#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
402#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
403
404#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
405#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
406
407#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
408#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
409
Mark Brownc37eee72023-03-14 20:13:03 +0000410#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
411#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
412
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000413/* ID_AA64PFR1_EL1 definitions */
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000414
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100415#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
416#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100417#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
418
Manish Pandey5cfe5152024-01-09 15:55:20 +0000419#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
420#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
421#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
422
Soby Mathew830f0ad2019-07-12 09:23:38 +0100423#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
424#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
425
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400426#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
427#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
428
Manish Pandey5cfe5152024-01-09 15:55:20 +0000429#define ID_AA64PFR1_EL1_NMI_SHIFT U(36)
430#define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf)
431#define NMI_IMPLEMENTED ULL(1)
432
433#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
434#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
435#define GCS_IMPLEMENTED ULL(1)
436
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400437#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
438#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
439
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000440/* ID_AA64PFR2_EL1 definitions */
441#define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0)
442#define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf)
443
444#define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4)
445#define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf)
446
447#define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8)
448#define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf)
449
Andre Przywara870627e2023-01-27 12:25:49 +0000450#define VDISR_EL2 S3_4_C12_C1_1
451#define VSESR_EL2 S3_4_C5_C2_3
452
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000453/* Memory Tagging Extension is not implemented */
454#define MTE_UNIMPLEMENTED U(0)
455/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
456#define MTE_IMPLEMENTED_EL0 U(1)
457/* FEAT_MTE2: Full MTE is implemented */
458#define MTE_IMPLEMENTED_ELX U(2)
459/*
460 * FEAT_MTE3: MTE is implemented with support for
461 * asymmetric Tag Check Fault handling
462 */
463#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathew830f0ad2019-07-12 09:23:38 +0100464
Alexei Fedorov19933552020-05-26 13:16:41 +0100465#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
466#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
467
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000468#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
469#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Juan Pablo Condeefdfe362023-08-14 16:20:52 -0500470#define ID_AA64PFR1_EL1_SME_WIDTH U(4)
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000471#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
472#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +0000473#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow019baade32021-07-08 14:14:00 -0500474
Achin Gupta4f6ad662013-10-25 09:08:21 +0100475/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700476#define ID_PFR1_VIRTEXT_SHIFT U(12)
477#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz34235a32018-07-11 16:45:49 +0100478#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100479 & ID_PFR1_VIRTEXT_MASK)
480
481/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100482#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700483 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
484 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100485
John Powella5c66362020-03-20 14:21:05 -0500486#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
487 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorovc082f032020-11-25 14:07:05 +0000488
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200489#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700490 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
491 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200492
David Cunadofee86532017-04-13 22:38:29 +0100493#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
494 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
495 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
496
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000497#define SCTLR_M_BIT (ULL(1) << 0)
498#define SCTLR_A_BIT (ULL(1) << 1)
499#define SCTLR_C_BIT (ULL(1) << 2)
500#define SCTLR_SA_BIT (ULL(1) << 3)
501#define SCTLR_SA0_BIT (ULL(1) << 4)
502#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000503#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000504#define SCTLR_ITD_BIT (ULL(1) << 7)
505#define SCTLR_SED_BIT (ULL(1) << 8)
506#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000507#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
508#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000509#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100510#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000511#define SCTLR_DZE_BIT (ULL(1) << 14)
512#define SCTLR_UCT_BIT (ULL(1) << 15)
513#define SCTLR_NTWI_BIT (ULL(1) << 16)
514#define SCTLR_NTWE_BIT (ULL(1) << 18)
515#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000516#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000517#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000518#define SCTLR_EIS_BIT (ULL(1) << 22)
519#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000520#define SCTLR_E0E_BIT (ULL(1) << 24)
521#define SCTLR_EE_BIT (ULL(1) << 25)
522#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100523#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000524#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
525#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100526#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000527#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100528#define SCTLR_BT0_BIT (ULL(1) << 35)
529#define SCTLR_BT1_BIT (ULL(1) << 36)
530#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000531#define SCTLR_ITFSB_BIT (ULL(1) << 37)
532#define SCTLR_TCF0_SHIFT U(38)
533#define SCTLR_TCF0_MASK ULL(3)
johpow019baade32021-07-08 14:14:00 -0500534#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000535#define SCTLR_SPINTMASK_BIT (ULL(1) << 62)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000536
537/* Tag Check Faults in EL0 have no effect on the PE */
538#define SCTLR_TCF0_NO_EFFECT U(0)
539/* Tag Check Faults in EL0 cause a synchronous exception */
540#define SCTLR_TCF0_SYNC U(1)
541/* Tag Check Faults in EL0 are asynchronously accumulated */
542#define SCTLR_TCF0_ASYNC U(2)
543/*
544 * Tag Check Faults in EL0 cause a synchronous exception on reads,
545 * and are asynchronously accumulated on writes
546 */
547#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
548
549#define SCTLR_TCF_SHIFT U(40)
550#define SCTLR_TCF_MASK ULL(3)
551
552/* Tag Check Faults in EL1 have no effect on the PE */
553#define SCTLR_TCF_NO_EFFECT U(0)
554/* Tag Check Faults in EL1 cause a synchronous exception */
555#define SCTLR_TCF_SYNC U(1)
556/* Tag Check Faults in EL1 are asynchronously accumulated */
557#define SCTLR_TCF_ASYNC U(2)
558/*
559 * Tag Check Faults in EL1 cause a synchronous exception on reads,
560 * and are asynchronously accumulated on writes
561 */
562#define SCTLR_TCF_SYNCR_ASYNCW U(3)
563
564#define SCTLR_ATA0_BIT (ULL(1) << 42)
565#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby44b43332020-11-25 16:36:46 +0000566#define SCTLR_DSSBS_SHIFT U(44)
567#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000568#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
569#define SCTLR_TWEDEL_SHIFT U(46)
570#define SCTLR_TWEDEL_MASK ULL(0xf)
571#define SCTLR_EnASR_BIT (ULL(1) << 54)
572#define SCTLR_EnAS0_BIT (ULL(1) << 55)
573#define SCTLR_EnALS_BIT (ULL(1) << 56)
574#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunadofee86532017-04-13 22:38:29 +0100575#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100576
Alexei Fedorovc082f032020-11-25 14:07:05 +0000577/* CPACR_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700578#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissoned202072020-08-04 16:18:52 -0500579#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
580#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
581#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +0000582#define CPACR_EL1_SMEN_SHIFT U(24)
583#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100584
585/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700586#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500587#define SCR_NSE_SHIFT U(62)
588#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
589#define SCR_GPF_BIT (UL(1) << 48)
johpow013e24c162020-04-22 14:05:13 -0500590#define SCR_TWEDEL_SHIFT U(30)
591#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown293a6612023-03-14 20:48:43 +0000592#define SCR_PIEN_BIT (UL(1) << 45)
Mark Brownc37eee72023-03-14 20:13:03 +0000593#define SCR_TCR2EN_BIT (UL(1) << 43)
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400594#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown326f2952023-03-14 21:33:04 +0000595#define SCR_GCSEn_BIT (UL(1) << 39)
johpow019baade32021-07-08 14:14:00 -0500596#define SCR_HXEn_BIT (UL(1) << 38)
597#define SCR_ENTP2_SHIFT U(41)
598#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
John Powellcc799272022-03-29 00:25:59 -0500599#define SCR_AMVOFFEN_SHIFT U(35)
600#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow013e24c162020-04-22 14:05:13 -0500601#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01fa59c6f2020-10-02 13:41:11 -0500602#define SCR_ECVEN_BIT (UL(1) << 28)
603#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissoned202072020-08-04 16:18:52 -0500604#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500605#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissoned202072020-08-04 16:18:52 -0500606#define SCR_FIEN_BIT (UL(1) << 21)
607#define SCR_EEL2_BIT (UL(1) << 18)
608#define SCR_API_BIT (UL(1) << 17)
609#define SCR_APK_BIT (UL(1) << 16)
610#define SCR_TERR_BIT (UL(1) << 15)
611#define SCR_TWE_BIT (UL(1) << 13)
612#define SCR_TWI_BIT (UL(1) << 12)
613#define SCR_ST_BIT (UL(1) << 11)
614#define SCR_RW_BIT (UL(1) << 10)
615#define SCR_SIF_BIT (UL(1) << 9)
616#define SCR_HCE_BIT (UL(1) << 8)
617#define SCR_SMD_BIT (UL(1) << 7)
618#define SCR_EA_BIT (UL(1) << 3)
619#define SCR_FIQ_BIT (UL(1) << 2)
620#define SCR_IRQ_BIT (UL(1) << 1)
621#define SCR_NS_BIT (UL(1) << 0)
johpow019baade32021-07-08 14:14:00 -0500622#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunadofee86532017-04-13 22:38:29 +0100623#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100624
David Cunadofee86532017-04-13 22:38:29 +0100625/* MDCR_EL3 definitions */
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100626#define MDCR_EnPMSN_BIT (ULL(1) << 36)
627#define MDCR_MPMX_BIT (ULL(1) << 35)
628#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow0181865962022-01-28 17:06:20 -0600629#define MDCR_SBRBE_SHIFT U(32)
630#define MDCR_SBRBE_MASK ULL(0x3)
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100631#define MDCR_NSTB(x) ((x) << 24)
632#define MDCR_NSTB_EL1 ULL(0x3)
Boyan Karatotev919d3c82023-02-13 16:32:47 +0000633#define MDCR_NSTBE_BIT (ULL(1) << 26)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000634#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100635#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100636#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100637#define MDCR_EPMAD_BIT (ULL(1) << 21)
638#define MDCR_EDAD_BIT (ULL(1) << 20)
639#define MDCR_TTRF_BIT (ULL(1) << 19)
640#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100641#define MDCR_SPME_BIT (ULL(1) << 17)
642#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm595d0d52017-02-08 11:51:50 +0000643#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000644#define MDCR_SPD32_LEGACY ULL(0x0)
645#define MDCR_SPD32_DISABLE ULL(0x2)
646#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armee3457b2017-05-23 09:32:49 +0100647#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000648#define MDCR_NSPB_EL1 ULL(0x3)
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +0000649#define MDCR_NSPBE_BIT (ULL(1) << 11)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000650#define MDCR_TDOSA_BIT (ULL(1) << 10)
651#define MDCR_TDA_BIT (ULL(1) << 9)
652#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotevb7e74432023-06-15 14:46:20 +0100653#define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT
dp-arm595d0d52017-02-08 11:51:50 +0000654
David Cunadofee86532017-04-13 22:38:29 +0100655/* MDCR_EL2 definitions */
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000656#define MDCR_EL2_MTPME (U(1) << 28)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000657#define MDCR_EL2_HLP_BIT (U(1) << 26)
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100658#define MDCR_EL2_E2TB(x) ((x) << 24)
659#define MDCR_EL2_E2TB_EL1 U(0x3)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000660#define MDCR_EL2_HCCD_BIT (U(1) << 23)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100661#define MDCR_EL2_TTRF (U(1) << 19)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000662#define MDCR_EL2_HPMD_BIT (U(1) << 17)
dp-armee3457b2017-05-23 09:32:49 +0100663#define MDCR_EL2_TPMS (U(1) << 14)
664#define MDCR_EL2_E2PB(x) ((x) << 12)
665#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100666#define MDCR_EL2_TDRA_BIT (U(1) << 11)
667#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
668#define MDCR_EL2_TDA_BIT (U(1) << 9)
669#define MDCR_EL2_TDE_BIT (U(1) << 8)
670#define MDCR_EL2_HPME_BIT (U(1) << 7)
671#define MDCR_EL2_TPM_BIT (U(1) << 6)
672#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000673#define MDCR_EL2_HPMN_MASK U(0x1f)
David Cunadofee86532017-04-13 22:38:29 +0100674#define MDCR_EL2_RESET_VAL U(0x0)
675
676/* HSTR_EL2 definitions */
677#define HSTR_EL2_RESET_VAL U(0x0)
678#define HSTR_EL2_T_MASK U(0xff)
679
680/* CNTHP_CTL_EL2 definitions */
681#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
682#define CNTHP_CTL_RESET_VAL U(0x0)
683
684/* VTTBR_EL2 definitions */
685#define VTTBR_RESET_VAL ULL(0x0)
686#define VTTBR_VMID_MASK ULL(0xff)
687#define VTTBR_VMID_SHIFT U(48)
688#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
689#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000690
Achin Gupta4f6ad662013-10-25 09:08:21 +0100691/* HCR definitions */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600692#define HCR_RESET_VAL ULL(0x0)
Chris Kaya5fde282021-05-26 11:58:23 +0100693#define HCR_AMVOFFEN_SHIFT U(51)
694#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600695#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100696#define HCR_API_BIT (ULL(1) << 41)
697#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe2801ed42020-04-28 04:53:32 +0100698#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600699#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000700#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700701#define HCR_RW_SHIFT U(31)
702#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600703#define HCR_TWE_BIT (ULL(1) << 14)
704#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100705#define HCR_AMO_BIT (ULL(1) << 5)
706#define HCR_IMO_BIT (ULL(1) << 4)
707#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100708
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100709/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700710#define ISR_A_SHIFT U(8)
711#define ISR_I_SHIFT U(7)
712#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100713
Achin Gupta4f6ad662013-10-25 09:08:21 +0100714/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100715#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700716#define EVNTEN_BIT (U(1) << 2)
717#define EL1PCEN_BIT (U(1) << 1)
718#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100719
720/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700721#define EL0PTEN_BIT (U(1) << 9)
722#define EL0VTEN_BIT (U(1) << 8)
723#define EL0PCTEN_BIT (U(1) << 0)
724#define EL0VCTEN_BIT (U(1) << 1)
725#define EVNTEN_BIT (U(1) << 2)
726#define EVNTDIR_BIT (U(1) << 3)
727#define EVNTI_SHIFT U(4)
728#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100729
730/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700731#define TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100732#define TAM_SHIFT U(30)
733#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700734#define TTA_BIT (U(1) << 20)
johpow019baade32021-07-08 14:14:00 -0500735#define ESM_BIT (U(1) << 12)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700736#define TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100737#define CPTR_EZ_BIT (U(1) << 8)
johpow019baade32021-07-08 14:14:00 -0500738#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
739 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunadofee86532017-04-13 22:38:29 +0100740
741/* CPTR_EL2 definitions */
742#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
743#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100744#define CPTR_EL2_TAM_SHIFT U(30)
745#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow019baade32021-07-08 14:14:00 -0500746#define CPTR_EL2_SMEN_MASK ULL(0x3)
747#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunadofee86532017-04-13 22:38:29 +0100748#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow019baade32021-07-08 14:14:00 -0500749#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunadofee86532017-04-13 22:38:29 +0100750#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100751#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100752#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100753
Manish Pandey5693afe2021-10-06 17:28:09 +0100754/* VTCR_EL2 definitions */
johpow019baade32021-07-08 14:14:00 -0500755#define VTCR_RESET_VAL U(0x0)
756#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey5693afe2021-10-06 17:28:09 +0100757
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700759#define DAIF_FIQ_BIT (U(1) << 0)
760#define DAIF_IRQ_BIT (U(1) << 1)
761#define DAIF_ABT_BIT (U(1) << 2)
762#define DAIF_DBG_BIT (U(1) << 3)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000763#define SPSR_V_BIT (U(1) << 28)
764#define SPSR_C_BIT (U(1) << 29)
765#define SPSR_Z_BIT (U(1) << 30)
766#define SPSR_N_BIT (U(1) << 31)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700767#define SPSR_DAIF_SHIFT U(6)
768#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100769
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700770#define SPSR_AIF_SHIFT U(6)
771#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100772
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700773#define SPSR_E_SHIFT U(9)
774#define SPSR_E_MASK U(0x1)
775#define SPSR_E_LITTLE U(0x0)
776#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100777
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700778#define SPSR_T_SHIFT U(5)
779#define SPSR_T_MASK U(0x1)
780#define SPSR_T_ARM U(0x0)
781#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100782
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000783#define SPSR_M_SHIFT U(4)
784#define SPSR_M_MASK U(0x1)
785#define SPSR_M_AARCH64 U(0x0)
786#define SPSR_M_AARCH32 U(0x1)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000787#define SPSR_M_EL1H U(0x5)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500788#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000789
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000790#define SPSR_EL_SHIFT U(2)
791#define SPSR_EL_WIDTH U(2)
792
Manish Pandey5cfe5152024-01-09 15:55:20 +0000793#define SPSR_BTYPE_SHIFT_AARCH64 U(10)
794#define SPSR_BTYPE_MASK_AARCH64 U(0x3)
795#define SPSR_SSBS_SHIFT_AARCH64 U(12)
Daniel Boulby44b43332020-11-25 16:36:46 +0000796#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
797#define SPSR_SSBS_SHIFT_AARCH32 U(23)
798#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000799#define SPSR_ALLINT_BIT_AARCH64 BIT_64(13)
800#define SPSR_IL_BIT BIT_64(20)
801#define SPSR_SS_BIT BIT_64(21)
Daniel Boulby44b43332020-11-25 16:36:46 +0000802#define SPSR_PAN_BIT BIT_64(22)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000803#define SPSR_UAO_BIT_AARCH64 BIT_64(23)
Daniel Boulby44b43332020-11-25 16:36:46 +0000804#define SPSR_DIT_BIT BIT(24)
Daniel Boulby44b43332020-11-25 16:36:46 +0000805#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000806#define SPSR_PM_BIT_AARCH64 BIT_64(32)
807#define SPSR_PPEND_BIT BIT(33)
808#define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34)
809#define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
John Tsichritzis55534172019-07-23 11:12:41 +0100810
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100811#define DISABLE_ALL_EXCEPTIONS \
812 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000813#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
814
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000815/*
816 * RMR_EL3 definitions
817 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700818#define RMR_EL3_RR_BIT (U(1) << 1)
819#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000820
821/*
822 * HI-VECTOR address for AArch32 state
823 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000824#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100825
826/*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100827 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100828 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000829#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100830#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700831#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100832#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700833#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700834
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100835#define TCR_TxSZ_MIN ULL(16)
836#define TCR_TxSZ_MAX ULL(39)
Sathees Balya74155972019-01-25 11:36:01 +0000837#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100838
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000839#define TCR_T0SZ_SHIFT U(0)
840#define TCR_T1SZ_SHIFT U(16)
841
Lin Ma741a3822014-06-27 16:56:30 -0700842/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100843#define TCR_PS_BITS_4GB ULL(0x0)
844#define TCR_PS_BITS_64GB ULL(0x1)
845#define TCR_PS_BITS_1TB ULL(0x2)
846#define TCR_PS_BITS_4TB ULL(0x3)
847#define TCR_PS_BITS_16TB ULL(0x4)
848#define TCR_PS_BITS_256TB ULL(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700850#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
851#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
852#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
853#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
854#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
855#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100856
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100857#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
858#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
859#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
860#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100861
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100862#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
863#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
864#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
865#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100866
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100867#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
868#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
869#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100870
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000871#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
872#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
873#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
874#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
875
876#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
877#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
878#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
879#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
880
881#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
882#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
883#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
884
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100885#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100886#define TCR_TG0_MASK ULL(3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100887#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
888#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
889#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
890
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000891#define TCR_TG1_SHIFT U(30)
892#define TCR_TG1_MASK ULL(3)
893#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
894#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
895#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
896
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100897#define TCR_EPD0_BIT (ULL(1) << 7)
898#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100899
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700900#define MODE_SP_SHIFT U(0x0)
901#define MODE_SP_MASK U(0x1)
902#define MODE_SP_EL0 U(0x0)
903#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100904
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700905#define MODE_RW_SHIFT U(0x4)
906#define MODE_RW_MASK U(0x1)
907#define MODE_RW_64 U(0x0)
908#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100909
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700910#define MODE_EL_SHIFT U(0x2)
911#define MODE_EL_MASK U(0x3)
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000912#define MODE_EL_WIDTH U(0x2)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700913#define MODE_EL3 U(0x3)
914#define MODE_EL2 U(0x2)
915#define MODE_EL1 U(0x1)
916#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100917
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700918#define MODE32_SHIFT U(0)
919#define MODE32_MASK U(0xf)
920#define MODE32_usr U(0x0)
921#define MODE32_fiq U(0x1)
922#define MODE32_irq U(0x2)
923#define MODE32_svc U(0x3)
924#define MODE32_mon U(0x6)
925#define MODE32_abt U(0x7)
926#define MODE32_hyp U(0xa)
927#define MODE32_und U(0xb)
928#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100929
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100930#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
931#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
932#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
933#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100934
John Tsichritzis55534172019-07-23 11:12:41 +0100935#define SPSR_64(el, sp, daif) \
936 (((MODE_RW_64 << MODE_RW_SHIFT) | \
937 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
938 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
939 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
940 (~(SPSR_SSBS_BIT_AARCH64)))
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100941
942#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzis55534172019-07-23 11:12:41 +0100943 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700944 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
945 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
946 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzis55534172019-07-23 11:12:41 +0100947 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
948 (~(SPSR_SSBS_BIT_AARCH32)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100949
Dan Handley0cdebbd2015-03-30 17:15:16 +0100950/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100951 * TTBR Definitions
952 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100953#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100954
955/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100956 * CTR_EL0 definitions
957 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700958#define CTR_CWG_SHIFT U(24)
959#define CTR_CWG_MASK U(0xf)
960#define CTR_ERG_SHIFT U(20)
961#define CTR_ERG_MASK U(0xf)
962#define CTR_DMINLINE_SHIFT U(16)
963#define CTR_DMINLINE_MASK U(0xf)
964#define CTR_L1IP_SHIFT U(14)
965#define CTR_L1IP_MASK U(0x3)
966#define CTR_IMINLINE_SHIFT U(0)
967#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100968
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700969#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100970
Achin Gupta405406d2014-05-09 12:00:17 +0100971/* Physical timer control register bit fields shifts and masks */
johpow01fa59c6f2020-10-02 13:41:11 -0500972#define CNTP_CTL_ENABLE_SHIFT U(0)
973#define CNTP_CTL_IMASK_SHIFT U(1)
974#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100975
johpow01fa59c6f2020-10-02 13:41:11 -0500976#define CNTP_CTL_ENABLE_MASK U(1)
977#define CNTP_CTL_IMASK_MASK U(1)
978#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100979
Varun Wadekar787a1292018-06-18 16:15:51 -0700980/* Physical timer control macros */
981#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
982#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
983
Achin Gupta4f6ad662013-10-25 09:08:21 +0100984/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700985#define ESR_EC_SHIFT U(26)
986#define ESR_EC_MASK U(0x3f)
987#define ESR_EC_LENGTH U(6)
Justin Chadwell83e04882019-08-20 11:01:52 +0100988#define ESR_ISS_SHIFT U(0)
989#define ESR_ISS_LENGTH U(25)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000990#define ESR_IL_BIT (U(1) << 25)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700991#define EC_UNKNOWN U(0x0)
992#define EC_WFE_WFI U(0x1)
993#define EC_AARCH32_CP15_MRC_MCR U(0x3)
994#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
995#define EC_AARCH32_CP14_MRC_MCR U(0x5)
996#define EC_AARCH32_CP14_LDC_STC U(0x6)
997#define EC_FP_SIMD U(0x7)
998#define EC_AARCH32_CP10_MRC U(0x8)
999#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
1000#define EC_ILLEGAL U(0xe)
1001#define EC_AARCH32_SVC U(0x11)
1002#define EC_AARCH32_HVC U(0x12)
1003#define EC_AARCH32_SMC U(0x13)
1004#define EC_AARCH64_SVC U(0x15)
1005#define EC_AARCH64_HVC U(0x16)
1006#define EC_AARCH64_SMC U(0x17)
1007#define EC_AARCH64_SYS U(0x18)
Manish Pandeya4752e22023-10-11 11:52:24 +01001008#define EC_IMP_DEF_EL3 U(0x1f)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001009#define EC_IABORT_LOWER_EL U(0x20)
1010#define EC_IABORT_CUR_EL U(0x21)
1011#define EC_PC_ALIGN U(0x22)
1012#define EC_DABORT_LOWER_EL U(0x24)
1013#define EC_DABORT_CUR_EL U(0x25)
1014#define EC_SP_ALIGN U(0x26)
1015#define EC_AARCH32_FP U(0x28)
1016#define EC_AARCH64_FP U(0x2c)
1017#define EC_SERROR U(0x2f)
Justin Chadwell83e04882019-08-20 11:01:52 +01001018#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001019
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +00001020/*
1021 * External Abort bit in Instruction and Data Aborts synchronous exception
1022 * syndromes.
1023 */
1024#define ESR_ISS_EABORT_EA_BIT U(9)
1025
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001026#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001027
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08001028/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001029#define RMR_RESET_REQUEST_SHIFT U(0x1)
1030#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08001031
Dan Handleyed6ff952014-05-14 17:44:19 +01001032/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +00001033 * Definitions of register offsets, fields and macros for CPU system
1034 * instructions.
1035 ******************************************************************************/
1036
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001037#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +00001038#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
1039#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1040
1041/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +01001042 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1043 * system level implementation of the Generic Timer.
1044 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +01001045#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001046#define CNTNSAR U(0x4)
1047#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +01001048
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001049#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1050#define CNTACR_RPCT_SHIFT U(0x0)
1051#define CNTACR_RVCT_SHIFT U(0x1)
1052#define CNTACR_RFRQ_SHIFT U(0x2)
1053#define CNTACR_RVOFF_SHIFT U(0x3)
1054#define CNTACR_RWVT_SHIFT U(0x4)
1055#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +01001056
Soby Mathew2d9f7952018-06-11 16:21:30 +01001057/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001058 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +01001059 * system level implementation of the Generic Timer.
1060 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001061/* Physical Count register. */
1062#define CNTPCT_LO U(0x0)
1063/* Counter Frequency register. */
1064#define CNTBASEN_CNTFRQ U(0x10)
1065/* Physical Timer CompareValue register. */
1066#define CNTP_CVAL_LO U(0x20)
1067/* Physical Timer Control register. */
1068#define CNTP_CTL U(0x2c)
Soby Mathew2d9f7952018-06-11 16:21:30 +01001069
David Cunado5f55e282016-10-31 17:37:34 +00001070/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +01001071#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001072#define PMCR_EL0_N_SHIFT U(11)
1073#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +00001074#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorov503bbf32019-08-13 15:17:53 +01001075#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado4168f2f2017-10-02 17:41:39 +01001076#define PMCR_EL0_LC_BIT (U(1) << 6)
1077#define PMCR_EL0_DP_BIT (U(1) << 5)
1078#define PMCR_EL0_X_BIT (U(1) << 4)
1079#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorov503bbf32019-08-13 15:17:53 +01001080#define PMCR_EL0_C_BIT (U(1) << 2)
1081#define PMCR_EL0_P_BIT (U(1) << 1)
1082#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado5f55e282016-10-31 17:37:34 +00001083
Isla Mitchell02c63072017-07-21 14:44:36 +01001084/*******************************************************************************
David Cunadoce88eee2017-10-20 11:30:57 +01001085 * Definitions for system register interface to SVE
1086 ******************************************************************************/
1087#define ZCR_EL3 S3_6_C1_C2_0
1088#define ZCR_EL2 S3_4_C1_C2_0
1089
1090/* ZCR_EL3 definitions */
1091#define ZCR_EL3_LEN_MASK U(0xf)
1092
1093/* ZCR_EL2 definitions */
1094#define ZCR_EL2_LEN_MASK U(0xf)
1095
1096/*******************************************************************************
johpow019baade32021-07-08 14:14:00 -05001097 * Definitions for system register interface to SME as needed in EL3
1098 ******************************************************************************/
1099#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1100#define SMCR_EL3 S3_6_C1_C2_6
1101
1102/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +00001103#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1104#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
1105#define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED U(0x1)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001106#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1107#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
1108#define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED ULL(0x0)
1109#define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED ULL(0x1)
johpow019baade32021-07-08 14:14:00 -05001110
1111/* SMCR_ELx definitions */
1112#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001113#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow019baade32021-07-08 14:14:00 -05001114#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001115#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow019baade32021-07-08 14:14:00 -05001116
1117/*******************************************************************************
Isla Mitchell02c63072017-07-21 14:44:36 +01001118 * Definitions of MAIR encodings for device and normal memory
1119 ******************************************************************************/
1120/*
1121 * MAIR encodings for device memory attributes.
1122 */
1123#define MAIR_DEV_nGnRnE ULL(0x0)
1124#define MAIR_DEV_nGnRE ULL(0x4)
1125#define MAIR_DEV_nGRE ULL(0x8)
1126#define MAIR_DEV_GRE ULL(0xc)
1127
1128/*
1129 * MAIR encodings for normal memory attributes.
1130 *
1131 * Cache Policy
1132 * WT: Write Through
1133 * WB: Write Back
1134 * NC: Non-Cacheable
1135 *
1136 * Transient Hint
1137 * NTR: Non-Transient
1138 * TR: Transient
1139 *
1140 * Allocation Policy
1141 * RA: Read Allocate
1142 * WA: Write Allocate
1143 * RWA: Read and Write Allocate
1144 * NA: No Allocation
1145 */
1146#define MAIR_NORM_WT_TR_WA ULL(0x1)
1147#define MAIR_NORM_WT_TR_RA ULL(0x2)
1148#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1149#define MAIR_NORM_NC ULL(0x4)
1150#define MAIR_NORM_WB_TR_WA ULL(0x5)
1151#define MAIR_NORM_WB_TR_RA ULL(0x6)
1152#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1153#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1154#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1155#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1156#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1157#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1158#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1159#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1160#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1161
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001162#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +01001163
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001164#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1165 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +01001166
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +01001167/* PAR_EL1 fields */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001168#define PAR_F_SHIFT U(0)
1169#define PAR_F_MASK ULL(0x1)
1170#define PAR_ADDR_SHIFT U(12)
1171#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +01001172
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01001173/*******************************************************************************
1174 * Definitions for system register interface to SPE
1175 ******************************************************************************/
1176#define PMBLIMITR_EL1 S3_0_C9_C10_0
1177
Dimitris Papastamose08005a2017-10-12 13:02:29 +01001178/*******************************************************************************
Rohit Mathew3dc3cad2022-11-11 18:45:11 +00001179 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001180 ******************************************************************************/
1181#define MPAMIDR_EL1 S3_0_C10_C4_4
1182#define MPAM2_EL2 S3_4_C10_C5_0
1183#define MPAMHCR_EL2 S3_4_C10_C4_0
1184#define MPAM3_EL3 S3_6_C10_C5_0
1185
Andre Przywara84b86532022-11-17 16:42:09 +00001186#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1187#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001188/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -05001189 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamose08005a2017-10-12 13:02:29 +01001190 ******************************************************************************/
1191#define AMCR_EL0 S3_3_C13_C2_0
1192#define AMCFGR_EL0 S3_3_C13_C2_1
1193#define AMCGCR_EL0 S3_3_C13_C2_2
1194#define AMUSERENR_EL0 S3_3_C13_C2_3
1195#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1196#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1197#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1198#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1199
1200/* Activity Monitor Group 0 Event Counter Registers */
1201#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1202#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1203#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1204#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1205
1206/* Activity Monitor Group 0 Event Type Registers */
1207#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1208#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1209#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1210#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1211
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001212/* Activity Monitor Group 1 Event Counter Registers */
1213#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1214#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1215#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1216#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1217#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1218#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1219#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1220#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1221#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1222#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1223#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1224#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1225#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1226#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1227#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1228#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1229
1230/* Activity Monitor Group 1 Event Type Registers */
1231#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1232#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1233#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1234#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1235#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1236#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1237#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1238#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1239#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1240#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1241#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1242#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1243#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1244#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1245#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1246#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1247
Chris Kaya5fde282021-05-26 11:58:23 +01001248/* AMCNTENSET0_EL0 definitions */
1249#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1250#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1251
1252/* AMCNTENSET1_EL0 definitions */
1253#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1254#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1255
1256/* AMCNTENCLR0_EL0 definitions */
1257#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1258#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1259
1260/* AMCNTENCLR1_EL0 definitions */
1261#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1262#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1263
Alexei Fedorov7e6306b2020-07-14 08:17:56 +01001264/* AMCFGR_EL0 definitions */
1265#define AMCFGR_EL0_NCG_SHIFT U(28)
1266#define AMCFGR_EL0_NCG_MASK U(0xf)
1267#define AMCFGR_EL0_N_SHIFT U(0)
1268#define AMCFGR_EL0_N_MASK U(0xff)
1269
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001270/* AMCGCR_EL0 definitions */
Chris Kaya40141d2021-05-25 12:33:18 +01001271#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1272#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001273#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001274#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1275
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001276/* MPAM register definitions */
1277#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -05001278#define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62)
Louis Mayencourtbdfa1032019-02-11 11:25:50 +00001279#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -05001280#define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT
Louis Mayencourtbdfa1032019-02-11 11:25:50 +00001281
1282#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1283#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001284
1285#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1286
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001287/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -05001288 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1289 ******************************************************************************/
1290
1291/* Definition for register defining which virtual offsets are implemented. */
1292#define AMCG1IDR_EL0 S3_3_C13_C2_6
1293#define AMCG1IDR_CTR_MASK ULL(0xffff)
1294#define AMCG1IDR_CTR_SHIFT U(0)
1295#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1296#define AMCG1IDR_VOFF_SHIFT U(16)
1297
1298/* New bit added to AMCR_EL0 */
Chris Kaya5fde282021-05-26 11:58:23 +01001299#define AMCR_CG1RZ_SHIFT U(17)
1300#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01fa59c6f2020-10-02 13:41:11 -05001301
1302/*
1303 * Definitions for virtual offset registers for architected activity monitor
1304 * event counters.
1305 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1306 */
1307#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1308#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1309#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1310
1311/*
1312 * Definitions for virtual offset registers for auxiliary activity monitor event
1313 * counters.
1314 */
1315#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1316#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1317#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1318#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1319#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1320#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1321#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1322#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1323#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1324#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1325#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1326#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1327#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1328#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1329#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1330#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1331
1332/*******************************************************************************
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001333 * Realm management extension register definitions
1334 ******************************************************************************/
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001335#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001336#define GPTBR_EL3 S3_6_C2_C1_4
1337
Andre Przywara3edbfa72023-03-28 16:55:06 +01001338#define SCXTNUM_EL2 S3_4_C13_C0_7
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001339#define SCXTNUM_EL1 S3_0_C13_C0_7
1340#define SCXTNUM_EL0 S3_3_C13_C0_7
Andre Przywara3edbfa72023-03-28 16:55:06 +01001341
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001342/*******************************************************************************
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001343 * RAS system registers
Sathees Balya0911df12018-12-06 13:33:24 +00001344 ******************************************************************************/
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001345#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001346#define DISR_A_BIT U(31)
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001347
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001348#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001349#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001350
1351#define ERRSELR_EL1 S3_0_C5_C3_1
1352
1353/* System register access to Standard Error Record registers */
1354#define ERXFR_EL1 S3_0_C5_C4_0
1355#define ERXCTLR_EL1 S3_0_C5_C4_1
1356#define ERXSTATUS_EL1 S3_0_C5_C4_2
1357#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001358#define ERXPFGF_EL1 S3_0_C5_C4_4
1359#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1360#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros82ef8bf2018-08-30 13:52:23 +02001361#define ERXMISC0_EL1 S3_0_C5_C5_0
1362#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001363
johpow017d52a8f2022-03-09 16:23:04 -06001364#define ERXCTLR_ED_SHIFT U(0)
1365#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001366#define ERXCTLR_UE_BIT (U(1) << 4)
1367
1368#define ERXPFGCTL_UC_BIT (U(1) << 1)
1369#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1370#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1371
1372/*******************************************************************************
1373 * Armv8.3 Pointer Authentication Registers
Sathees Balya0911df12018-12-06 13:33:24 +00001374 ******************************************************************************/
Antonio Nino Diaz594811b2019-01-31 11:58:00 +00001375#define APIAKeyLo_EL1 S3_0_C2_C1_0
1376#define APIAKeyHi_EL1 S3_0_C2_C1_1
1377#define APIBKeyLo_EL1 S3_0_C2_C1_2
1378#define APIBKeyHi_EL1 S3_0_C2_C1_3
1379#define APDAKeyLo_EL1 S3_0_C2_C2_0
1380#define APDAKeyHi_EL1 S3_0_C2_C2_1
1381#define APDBKeyLo_EL1 S3_0_C2_C2_2
1382#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001383#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz594811b2019-01-31 11:58:00 +00001384#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001385
Sathees Balya0911df12018-12-06 13:33:24 +00001386/*******************************************************************************
1387 * Armv8.4 Data Independent Timing Registers
1388 ******************************************************************************/
1389#define DIT S3_3_C4_C2_5
1390#define DIT_BIT BIT(24)
1391
John Tsichritzis1f9ff492019-03-04 16:41:26 +00001392/*******************************************************************************
1393 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1394 ******************************************************************************/
1395#define SSBS S3_3_C4_C2_6
1396
Justin Chadwell1c7c13a2019-07-18 14:25:33 +01001397/*******************************************************************************
1398 * Armv8.5 - Memory Tagging Extension Registers
1399 ******************************************************************************/
1400#define TFSRE0_EL1 S3_0_C5_C6_1
1401#define TFSR_EL1 S3_0_C5_C6_0
1402#define RGSR_EL1 S3_0_C1_C0_5
1403#define GCR_EL1 S3_0_C1_C0_6
1404
Harrison Mutai5af4b782024-01-02 16:55:44 +00001405#define GCR_EL1_RRND_BIT (UL(1) << 16)
1406
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001407/*******************************************************************************
Andre Przywarabdc76f12022-11-21 17:07:25 +00001408 * Armv8.5 - Random Number Generator Registers
1409 ******************************************************************************/
1410#define RNDR S3_3_C2_C4_0
1411#define RNDRRS S3_3_C2_C4_1
1412
1413/*******************************************************************************
johpow01f91e59f2021-08-04 19:38:18 -05001414 * FEAT_HCX - Extended Hypervisor Configuration Register
1415 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -05001416#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001417#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1418#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1419#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1420#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1421#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1422#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1423#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow019baade32021-07-08 14:14:00 -05001424#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1425#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1426#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1427#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1428#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001429#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01f91e59f2021-08-04 19:38:18 -05001430
1431/*******************************************************************************
Juan Pablo Condef7252982023-07-10 16:00:41 -05001432 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1433 ******************************************************************************/
1434#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1435#define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000)
1436#define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000)
1437
1438/*******************************************************************************
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001439 * FEAT_TCR2 - Extended Translation Control Registers
Mark Brownc37eee72023-03-14 20:13:03 +00001440 ******************************************************************************/
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001441#define TCR2_EL1 S3_0_C2_C0_3
Mark Brownc37eee72023-03-14 20:13:03 +00001442#define TCR2_EL2 S3_4_C2_C0_3
1443
1444/*******************************************************************************
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001445 * Permission indirection and overlay Registers
Mark Brown293a6612023-03-14 20:48:43 +00001446 ******************************************************************************/
1447
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001448#define PIRE0_EL1 S3_0_C10_C2_2
Mark Brown293a6612023-03-14 20:48:43 +00001449#define PIRE0_EL2 S3_4_C10_C2_2
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001450#define PIR_EL1 S3_0_C10_C2_3
Mark Brown293a6612023-03-14 20:48:43 +00001451#define PIR_EL2 S3_4_C10_C2_3
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001452#define POR_EL1 S3_0_C10_C2_4
Mark Brown293a6612023-03-14 20:48:43 +00001453#define POR_EL2 S3_4_C10_C2_4
1454#define S2PIR_EL2 S3_4_C10_C2_5
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001455#define S2POR_EL1 S3_0_C10_C2_5
Mark Brown293a6612023-03-14 20:48:43 +00001456
1457/*******************************************************************************
Mark Brown326f2952023-03-14 21:33:04 +00001458 * FEAT_GCS - Guarded Control Stack Registers
1459 ******************************************************************************/
1460#define GCSCR_EL2 S3_4_C2_C5_0
1461#define GCSPR_EL2 S3_4_C2_C5_1
Manish Pandey5cfe5152024-01-09 15:55:20 +00001462#define GCSCR_EL1 S3_0_C2_C5_0
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001463#define GCSCRE0_EL1 S3_0_C2_C5_2
1464#define GCSPR_EL1 S3_0_C2_C5_1
1465#define GCSPR_EL0 S3_3_C2_C5_1
Manish Pandey5cfe5152024-01-09 15:55:20 +00001466
1467#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
Mark Brown326f2952023-03-14 21:33:04 +00001468
1469/*******************************************************************************
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001470 * FEAT_TRF - Trace Filter Control Registers
1471 ******************************************************************************/
1472#define TRFCR_EL2 S3_4_C1_C2_1
1473#define TRFCR_EL1 S3_0_C1_C2_1
1474
1475/*******************************************************************************
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001476 * Definitions for DynamicIQ Shared Unit registers
1477 ******************************************************************************/
1478#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1479
1480/* CLUSTERPWRDN_EL1 register definitions */
1481#define DSU_CLUSTER_PWR_OFF 0
1482#define DSU_CLUSTER_PWR_ON 1
1483#define DSU_CLUSTER_PWR_MASK U(1)
Jacky Baidc4ed332023-09-13 09:21:40 +08001484#define DSU_CLUSTER_MEM_RET BIT(1)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001485
Chris Kay03be39d2021-05-05 13:38:30 +01001486/*******************************************************************************
1487 * Definitions for CPU Power/Performance Management registers
1488 ******************************************************************************/
1489
1490#define CPUPPMCR_EL3 S3_6_C15_C2_0
1491#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1492#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1493
1494#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1495#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1496#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1497
Andre Przywarac735f1c2022-11-25 14:10:13 +00001498/* alternative system register encoding for the "sb" speculation barrier */
1499#define SYSREG_SB S0_3_C3_C0_7
1500
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01001501#endif /* ARCH_H */