blob: 96e2d5fe220fb9a0be8af0875216c719a374d5d7 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#ifndef __ARCH_H__
8#define __ARCH_H__
9
Scott Brandenbf404c02017-04-10 11:45:52 -070010#include <utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070029#define MPIDR_MT_MASK (U(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070031#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK U(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFFINITY_MASK U(0xff00ffffff)
39#define MPIDR_AFFLVL_SHIFT U(3)
40#define MPIDR_AFFLVL0 U(0)
41#define MPIDR_AFFLVL1 U(1)
42#define MPIDR_AFFLVL2 U(2)
43#define MPIDR_AFFLVL3 U(3)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000044#define MPIDR_AFFLVL0_VAL(mpidr) \
45 ((mpidr >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
46#define MPIDR_AFFLVL1_VAL(mpidr) \
47 ((mpidr >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL2_VAL(mpidr) \
49 ((mpidr >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL3_VAL(mpidr) \
51 ((mpidr >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000052/*
53 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
54 * add one while using this macro to define array sizes.
55 * TODO: Support only the first 3 affinity levels for now.
56 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070057#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010058
59/* Constant to highlight the assumption that MPIDR allocation starts from 0 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define FIRST_MPIDR U(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
62/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010063 * Definitions for CPU system register interface to GICv3
64 ******************************************************************************/
65#define ICC_SRE_EL1 S3_0_C12_C12_5
66#define ICC_SRE_EL2 S3_4_C12_C9_5
67#define ICC_SRE_EL3 S3_6_C12_C12_5
68#define ICC_CTLR_EL1 S3_0_C12_C12_4
69#define ICC_CTLR_EL3 S3_6_C12_C12_4
70#define ICC_PMR_EL1 S3_0_C4_C6_0
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +010071#define ICC_RPR_EL1 S3_0_C12_C11_3
Achin Gupta92712a52015-09-03 14:18:02 +010072#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
73#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
74#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
75#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
76#define ICC_IAR0_EL1 S3_0_c12_c8_0
77#define ICC_IAR1_EL1 S3_0_c12_c12_0
78#define ICC_EOIR0_EL1 S3_0_c12_c8_1
79#define ICC_EOIR1_EL1 S3_0_c12_c12_1
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010080#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010081
82/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +000083 * Generic timer memory mapped registers & offsets
84 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070085#define CNTCR_OFF U(0x000)
86#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +000087
Varun Wadekarc6a11f62017-05-25 18:04:48 -070088#define CNTCR_EN (U(1) << 0)
89#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010090#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +000091
92/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010093 * System register bit definitions
94 ******************************************************************************/
95/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070096#define LOUIS_SHIFT U(21)
97#define LOC_SHIFT U(24)
98#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700101#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102
103/* D$ set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700104#define DCISW U(0x0)
105#define DCCISW U(0x1)
106#define DCCSW U(0x2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
108/* ID_AA64PFR0_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700109#define ID_AA64PFR0_EL0_SHIFT U(0)
110#define ID_AA64PFR0_EL1_SHIFT U(4)
111#define ID_AA64PFR0_EL2_SHIFT U(8)
112#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100113#define ID_AA64PFR0_AMU_SHIFT U(44)
114#define ID_AA64PFR0_AMU_LENGTH U(4)
115#define ID_AA64PFR0_AMU_MASK U(0xf)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700116#define ID_AA64PFR0_ELX_MASK U(0xf)
David Cunadoce88eee2017-10-20 11:30:57 +0100117#define ID_AA64PFR0_SVE_SHIFT U(32)
118#define ID_AA64PFR0_SVE_MASK U(0xf)
119#define ID_AA64PFR0_SVE_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
dp-armee3457b2017-05-23 09:32:49 +0100121/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
122#define ID_AA64DFR0_PMS_SHIFT U(32)
123#define ID_AA64DFR0_PMS_LENGTH U(4)
124#define ID_AA64DFR0_PMS_MASK U(0xf)
125
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700126#define EL_IMPL_NONE U(0)
127#define EL_IMPL_A64ONLY U(1)
128#define EL_IMPL_A64_A32 U(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000129
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700130#define ID_AA64PFR0_GIC_SHIFT U(24)
131#define ID_AA64PFR0_GIC_WIDTH U(4)
132#define ID_AA64PFR0_GIC_MASK ((U(1) << ID_AA64PFR0_GIC_WIDTH) - 1)
Achin Gupta92712a52015-09-03 14:18:02 +0100133
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000134/* ID_AA64MMFR0_EL1 definitions */
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100135#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700136#define ID_AA64MMFR0_EL1_PARANGE_MASK U(0xf)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000137
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700138#define PARANGE_0000 U(32)
139#define PARANGE_0001 U(36)
140#define PARANGE_0010 U(40)
141#define PARANGE_0011 U(42)
142#define PARANGE_0100 U(44)
143#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000144#define PARANGE_0110 U(52)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000145
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100146#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
147#define ID_AA64MMFR0_EL1_TGRAN4_MASK U(0xf)
148#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED U(0x0)
149#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED U(0xf)
150
151#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
152#define ID_AA64MMFR0_EL1_TGRAN64_MASK U(0xf)
153#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED U(0x0)
154#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED U(0xf)
155
156#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
157#define ID_AA64MMFR0_EL1_TGRAN16_MASK U(0xf)
158#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED U(0x1)
159#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED U(0x0)
160
Achin Gupta4f6ad662013-10-25 09:08:21 +0100161/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700162#define ID_PFR1_VIRTEXT_SHIFT U(12)
163#define ID_PFR1_VIRTEXT_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164#define GET_VIRT_EXT(id) ((id >> ID_PFR1_VIRTEXT_SHIFT) \
165 & ID_PFR1_VIRTEXT_MASK)
166
167/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100168#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700169 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
170 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100171
David Cunadofee86532017-04-13 22:38:29 +0100172#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700173 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200174#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700175 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
176 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200177
David Cunadofee86532017-04-13 22:38:29 +0100178#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
179 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
180 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
181
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700182#define SCTLR_M_BIT (U(1) << 0)
183#define SCTLR_A_BIT (U(1) << 1)
184#define SCTLR_C_BIT (U(1) << 2)
185#define SCTLR_SA_BIT (U(1) << 3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100186#define SCTLR_SA0_BIT (U(1) << 4)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700187#define SCTLR_CP15BEN_BIT (U(1) << 5)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100188#define SCTLR_ITD_BIT (U(1) << 7)
189#define SCTLR_SED_BIT (U(1) << 8)
190#define SCTLR_UMA_BIT (U(1) << 9)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700191#define SCTLR_I_BIT (U(1) << 12)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100192#define SCTLR_V_BIT (U(1) << 13)
193#define SCTLR_DZE_BIT (U(1) << 14)
194#define SCTLR_UCT_BIT (U(1) << 15)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700195#define SCTLR_NTWI_BIT (U(1) << 16)
196#define SCTLR_NTWE_BIT (U(1) << 18)
197#define SCTLR_WXN_BIT (U(1) << 19)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100198#define SCTLR_UWXN_BIT (U(1) << 20)
199#define SCTLR_E0E_BIT (U(1) << 24)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700200#define SCTLR_EE_BIT (U(1) << 25)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100201#define SCTLR_UCI_BIT (U(1) << 26)
202#define SCTLR_TRE_BIT (U(1) << 28)
203#define SCTLR_AFE_BIT (U(1) << 29)
204#define SCTLR_TE_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100205#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207/* CPACR_El1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700208#define CPACR_EL1_FPEN(x) ((x) << 20)
209#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
210#define CPACR_EL1_FP_TRAP_ALL U(0x2)
211#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100212
213/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700214#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
215#define SCR_TWE_BIT (U(1) << 13)
216#define SCR_TWI_BIT (U(1) << 12)
217#define SCR_ST_BIT (U(1) << 11)
218#define SCR_RW_BIT (U(1) << 10)
219#define SCR_SIF_BIT (U(1) << 9)
220#define SCR_HCE_BIT (U(1) << 8)
221#define SCR_SMD_BIT (U(1) << 7)
222#define SCR_EA_BIT (U(1) << 3)
223#define SCR_FIQ_BIT (U(1) << 2)
224#define SCR_IRQ_BIT (U(1) << 1)
225#define SCR_NS_BIT (U(1) << 0)
226#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunadofee86532017-04-13 22:38:29 +0100227#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228
David Cunadofee86532017-04-13 22:38:29 +0100229/* MDCR_EL3 definitions */
dp-arm595d0d52017-02-08 11:51:50 +0000230#define MDCR_SPD32(x) ((x) << 14)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700231#define MDCR_SPD32_LEGACY U(0x0)
232#define MDCR_SPD32_DISABLE U(0x2)
233#define MDCR_SPD32_ENABLE U(0x3)
234#define MDCR_SDD_BIT (U(1) << 16)
dp-armee3457b2017-05-23 09:32:49 +0100235#define MDCR_NSPB(x) ((x) << 12)
236#define MDCR_NSPB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100237#define MDCR_TDOSA_BIT (U(1) << 10)
238#define MDCR_TDA_BIT (U(1) << 9)
239#define MDCR_TPM_BIT (U(1) << 6)
240#define MDCR_EL3_RESET_VAL U(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000241
David Cunadofee86532017-04-13 22:38:29 +0100242#if !ERROR_DEPRECATED
dp-arm595d0d52017-02-08 11:51:50 +0000243#define MDCR_DEF_VAL (MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
David Cunadofee86532017-04-13 22:38:29 +0100244#endif
245
246/* MDCR_EL2 definitions */
dp-armee3457b2017-05-23 09:32:49 +0100247#define MDCR_EL2_TPMS (U(1) << 14)
248#define MDCR_EL2_E2PB(x) ((x) << 12)
249#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100250#define MDCR_EL2_TDRA_BIT (U(1) << 11)
251#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
252#define MDCR_EL2_TDA_BIT (U(1) << 9)
253#define MDCR_EL2_TDE_BIT (U(1) << 8)
254#define MDCR_EL2_HPME_BIT (U(1) << 7)
255#define MDCR_EL2_TPM_BIT (U(1) << 6)
256#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
257#define MDCR_EL2_RESET_VAL U(0x0)
258
259/* HSTR_EL2 definitions */
260#define HSTR_EL2_RESET_VAL U(0x0)
261#define HSTR_EL2_T_MASK U(0xff)
262
263/* CNTHP_CTL_EL2 definitions */
264#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
265#define CNTHP_CTL_RESET_VAL U(0x0)
266
267/* VTTBR_EL2 definitions */
268#define VTTBR_RESET_VAL ULL(0x0)
269#define VTTBR_VMID_MASK ULL(0xff)
270#define VTTBR_VMID_SHIFT U(48)
271#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
272#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000273
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274/* HCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700275#define HCR_RW_SHIFT U(31)
276#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
277#define HCR_AMO_BIT (U(1) << 5)
278#define HCR_IMO_BIT (U(1) << 4)
279#define HCR_FMO_BIT (U(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100281/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700282#define ISR_A_SHIFT U(8)
283#define ISR_I_SHIFT U(7)
284#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100285
Achin Gupta4f6ad662013-10-25 09:08:21 +0100286/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100287#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700288#define EVNTEN_BIT (U(1) << 2)
289#define EL1PCEN_BIT (U(1) << 1)
290#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100291
292/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700293#define EL0PTEN_BIT (U(1) << 9)
294#define EL0VTEN_BIT (U(1) << 8)
295#define EL0PCTEN_BIT (U(1) << 0)
296#define EL0VCTEN_BIT (U(1) << 1)
297#define EVNTEN_BIT (U(1) << 2)
298#define EVNTDIR_BIT (U(1) << 3)
299#define EVNTI_SHIFT U(4)
300#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
302/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700303#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100304#define TAM_BIT (U(1) << 30)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700305#define TTA_BIT (U(1) << 20)
306#define TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100307#define CPTR_EZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100308#define CPTR_EL3_RESET_VAL U(0x0)
309
310/* CPTR_EL2 definitions */
311#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
312#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100313#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100314#define CPTR_EL2_TTA_BIT (U(1) << 20)
315#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100316#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100317#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318
319/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700320#define DAIF_FIQ_BIT (U(1) << 0)
321#define DAIF_IRQ_BIT (U(1) << 1)
322#define DAIF_ABT_BIT (U(1) << 2)
323#define DAIF_DBG_BIT (U(1) << 3)
324#define SPSR_DAIF_SHIFT U(6)
325#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100326
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700327#define SPSR_AIF_SHIFT U(6)
328#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100329
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700330#define SPSR_E_SHIFT U(9)
331#define SPSR_E_MASK U(0x1)
332#define SPSR_E_LITTLE U(0x0)
333#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100334
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700335#define SPSR_T_SHIFT U(5)
336#define SPSR_T_MASK U(0x1)
337#define SPSR_T_ARM U(0x0)
338#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100339
340#define DISABLE_ALL_EXCEPTIONS \
341 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
342
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000343/*
344 * RMR_EL3 definitions
345 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700346#define RMR_EL3_RR_BIT (U(1) << 1)
347#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000348
349/*
350 * HI-VECTOR address for AArch32 state
351 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700352#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353
354/*
355 * TCR defintions
356 */
Antonio Nino Diazf94e40d2017-09-14 15:57:44 +0100357#define TCR_EL3_RES1 ((U(1) << 31) | (U(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700358#define TCR_EL1_IPS_SHIFT U(32)
359#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700360
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700361#define TCR_TxSZ_MIN U(16)
362#define TCR_TxSZ_MAX U(39)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100363
Lin Ma741a3822014-06-27 16:56:30 -0700364/* (internal) physical address size bits in EL3/EL1 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700365#define TCR_PS_BITS_4GB U(0x0)
366#define TCR_PS_BITS_64GB U(0x1)
367#define TCR_PS_BITS_1TB U(0x2)
368#define TCR_PS_BITS_4TB U(0x3)
369#define TCR_PS_BITS_16TB U(0x4)
370#define TCR_PS_BITS_256TB U(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100371
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700372#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
373#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
374#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
375#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
376#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
377#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100378
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700379#define TCR_RGN_INNER_NC (U(0x0) << 8)
380#define TCR_RGN_INNER_WBA (U(0x1) << 8)
381#define TCR_RGN_INNER_WT (U(0x2) << 8)
382#define TCR_RGN_INNER_WBNA (U(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100383
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700384#define TCR_RGN_OUTER_NC (U(0x0) << 10)
385#define TCR_RGN_OUTER_WBA (U(0x1) << 10)
386#define TCR_RGN_OUTER_WT (U(0x2) << 10)
387#define TCR_RGN_OUTER_WBNA (U(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100388
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700389#define TCR_SH_NON_SHAREABLE (U(0x0) << 12)
390#define TCR_SH_OUTER_SHAREABLE (U(0x2) << 12)
391#define TCR_SH_INNER_SHAREABLE (U(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100392
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100393#define TCR_TG0_SHIFT U(14)
394#define TCR_TG0_MASK U(3)
395#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
396#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
397#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
398
399#define TCR_EPD0_BIT (U(1) << 7)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100400#define TCR_EPD1_BIT (U(1) << 23)
401
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700402#define MODE_SP_SHIFT U(0x0)
403#define MODE_SP_MASK U(0x1)
404#define MODE_SP_EL0 U(0x0)
405#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100406
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700407#define MODE_RW_SHIFT U(0x4)
408#define MODE_RW_MASK U(0x1)
409#define MODE_RW_64 U(0x0)
410#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100411
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700412#define MODE_EL_SHIFT U(0x2)
413#define MODE_EL_MASK U(0x3)
414#define MODE_EL3 U(0x3)
415#define MODE_EL2 U(0x2)
416#define MODE_EL1 U(0x1)
417#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100418
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700419#define MODE32_SHIFT U(0)
420#define MODE32_MASK U(0xf)
421#define MODE32_usr U(0x0)
422#define MODE32_fiq U(0x1)
423#define MODE32_irq U(0x2)
424#define MODE32_svc U(0x3)
425#define MODE32_mon U(0x6)
426#define MODE32_abt U(0x7)
427#define MODE32_hyp U(0xa)
428#define MODE32_und U(0xb)
429#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100430
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100431#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
432#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
433#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
434#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100435
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100436#define SPSR_64(el, sp, daif) \
437 (MODE_RW_64 << MODE_RW_SHIFT | \
438 ((el) & MODE_EL_MASK) << MODE_EL_SHIFT | \
439 ((sp) & MODE_SP_MASK) << MODE_SP_SHIFT | \
440 ((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)
441
442#define SPSR_MODE32(mode, isa, endian, aif) \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700443 ((MODE_RW_32 << MODE_RW_SHIFT) | \
444 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
445 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
446 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
447 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100448
Dan Handley0cdebbd2015-03-30 17:15:16 +0100449/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100450 * TTBR Definitions
451 */
452#define TTBR_CNP_BIT 0x1
453
454/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100455 * CTR_EL0 definitions
456 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700457#define CTR_CWG_SHIFT U(24)
458#define CTR_CWG_MASK U(0xf)
459#define CTR_ERG_SHIFT U(20)
460#define CTR_ERG_MASK U(0xf)
461#define CTR_DMINLINE_SHIFT U(16)
462#define CTR_DMINLINE_MASK U(0xf)
463#define CTR_L1IP_SHIFT U(14)
464#define CTR_L1IP_MASK U(0x3)
465#define CTR_IMINLINE_SHIFT U(0)
466#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100467
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700468#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100469
Achin Gupta405406d2014-05-09 12:00:17 +0100470/* Physical timer control register bit fields shifts and masks */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700471#define CNTP_CTL_ENABLE_SHIFT U(0)
472#define CNTP_CTL_IMASK_SHIFT U(1)
473#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100474
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700475#define CNTP_CTL_ENABLE_MASK U(1)
476#define CNTP_CTL_IMASK_MASK U(1)
477#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100478
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700479#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100480 CNTP_CTL_ENABLE_MASK)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700481#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100482 CNTP_CTL_IMASK_MASK)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700483#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100484 CNTP_CTL_ISTATUS_MASK)
485
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700486#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
487#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Gupta405406d2014-05-09 12:00:17 +0100488
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700489#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
490#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Gupta405406d2014-05-09 12:00:17 +0100491
Achin Gupta4f6ad662013-10-25 09:08:21 +0100492/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700493#define ESR_EC_SHIFT U(26)
494#define ESR_EC_MASK U(0x3f)
495#define ESR_EC_LENGTH U(6)
496#define EC_UNKNOWN U(0x0)
497#define EC_WFE_WFI U(0x1)
498#define EC_AARCH32_CP15_MRC_MCR U(0x3)
499#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
500#define EC_AARCH32_CP14_MRC_MCR U(0x5)
501#define EC_AARCH32_CP14_LDC_STC U(0x6)
502#define EC_FP_SIMD U(0x7)
503#define EC_AARCH32_CP10_MRC U(0x8)
504#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
505#define EC_ILLEGAL U(0xe)
506#define EC_AARCH32_SVC U(0x11)
507#define EC_AARCH32_HVC U(0x12)
508#define EC_AARCH32_SMC U(0x13)
509#define EC_AARCH64_SVC U(0x15)
510#define EC_AARCH64_HVC U(0x16)
511#define EC_AARCH64_SMC U(0x17)
512#define EC_AARCH64_SYS U(0x18)
513#define EC_IABORT_LOWER_EL U(0x20)
514#define EC_IABORT_CUR_EL U(0x21)
515#define EC_PC_ALIGN U(0x22)
516#define EC_DABORT_LOWER_EL U(0x24)
517#define EC_DABORT_CUR_EL U(0x25)
518#define EC_SP_ALIGN U(0x26)
519#define EC_AARCH32_FP U(0x28)
520#define EC_AARCH64_FP U(0x2c)
521#define EC_SERROR U(0x2f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100522
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700523#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100524
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800525/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700526#define RMR_RESET_REQUEST_SHIFT U(0x1)
527#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800528
Dan Handleyed6ff952014-05-14 17:44:19 +0100529/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000530 * Definitions of register offsets, fields and macros for CPU system
531 * instructions.
532 ******************************************************************************/
533
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700534#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000535#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
536#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
537
538/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100539 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
540 * system level implementation of the Generic Timer.
541 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700542#define CNTNSAR U(0x4)
543#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +0100544
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700545#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
546#define CNTACR_RPCT_SHIFT U(0x0)
547#define CNTACR_RVCT_SHIFT U(0x1)
548#define CNTACR_RFRQ_SHIFT U(0x2)
549#define CNTACR_RVOFF_SHIFT U(0x3)
550#define CNTACR_RWVT_SHIFT U(0x4)
551#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +0100552
David Cunado5f55e282016-10-31 17:37:34 +0000553/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +0100554#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700555#define PMCR_EL0_N_SHIFT U(11)
556#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000557#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
David Cunado4168f2f2017-10-02 17:41:39 +0100558#define PMCR_EL0_LC_BIT (U(1) << 6)
559#define PMCR_EL0_DP_BIT (U(1) << 5)
560#define PMCR_EL0_X_BIT (U(1) << 4)
561#define PMCR_EL0_D_BIT (U(1) << 3)
David Cunado5f55e282016-10-31 17:37:34 +0000562
Isla Mitchell02c63072017-07-21 14:44:36 +0100563/*******************************************************************************
David Cunadoce88eee2017-10-20 11:30:57 +0100564 * Definitions for system register interface to SVE
565 ******************************************************************************/
566#define ZCR_EL3 S3_6_C1_C2_0
567#define ZCR_EL2 S3_4_C1_C2_0
568
569/* ZCR_EL3 definitions */
570#define ZCR_EL3_LEN_MASK U(0xf)
571
572/* ZCR_EL2 definitions */
573#define ZCR_EL2_LEN_MASK U(0xf)
574
575/*******************************************************************************
Isla Mitchell02c63072017-07-21 14:44:36 +0100576 * Definitions of MAIR encodings for device and normal memory
577 ******************************************************************************/
578/*
579 * MAIR encodings for device memory attributes.
580 */
581#define MAIR_DEV_nGnRnE ULL(0x0)
582#define MAIR_DEV_nGnRE ULL(0x4)
583#define MAIR_DEV_nGRE ULL(0x8)
584#define MAIR_DEV_GRE ULL(0xc)
585
586/*
587 * MAIR encodings for normal memory attributes.
588 *
589 * Cache Policy
590 * WT: Write Through
591 * WB: Write Back
592 * NC: Non-Cacheable
593 *
594 * Transient Hint
595 * NTR: Non-Transient
596 * TR: Transient
597 *
598 * Allocation Policy
599 * RA: Read Allocate
600 * WA: Write Allocate
601 * RWA: Read and Write Allocate
602 * NA: No Allocation
603 */
604#define MAIR_NORM_WT_TR_WA ULL(0x1)
605#define MAIR_NORM_WT_TR_RA ULL(0x2)
606#define MAIR_NORM_WT_TR_RWA ULL(0x3)
607#define MAIR_NORM_NC ULL(0x4)
608#define MAIR_NORM_WB_TR_WA ULL(0x5)
609#define MAIR_NORM_WB_TR_RA ULL(0x6)
610#define MAIR_NORM_WB_TR_RWA ULL(0x7)
611#define MAIR_NORM_WT_NTR_NA ULL(0x8)
612#define MAIR_NORM_WT_NTR_WA ULL(0x9)
613#define MAIR_NORM_WT_NTR_RA ULL(0xa)
614#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
615#define MAIR_NORM_WB_NTR_NA ULL(0xc)
616#define MAIR_NORM_WB_NTR_WA ULL(0xd)
617#define MAIR_NORM_WB_NTR_RA ULL(0xe)
618#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
619
620#define MAIR_NORM_OUTER_SHIFT 4
621
622#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
623
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100624/* PAR_EL1 fields */
625#define PAR_F_SHIFT 0
626#define PAR_F_MASK 1
627#define PAR_ADDR_SHIFT 12
628#define PAR_ADDR_MASK (BIT(40) - 1) /* 40-bits-wide page address */
629
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100630/*******************************************************************************
631 * Definitions for system register interface to SPE
632 ******************************************************************************/
633#define PMBLIMITR_EL1 S3_0_C9_C10_0
634
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100635/*******************************************************************************
636 * Definitions for system register interface to AMU for ARMv8.4 onwards
637 ******************************************************************************/
638#define AMCR_EL0 S3_3_C13_C2_0
639#define AMCFGR_EL0 S3_3_C13_C2_1
640#define AMCGCR_EL0 S3_3_C13_C2_2
641#define AMUSERENR_EL0 S3_3_C13_C2_3
642#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
643#define AMCNTENSET0_EL0 S3_3_C13_C2_5
644#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
645#define AMCNTENSET1_EL0 S3_3_C13_C3_1
646
647/* Activity Monitor Group 0 Event Counter Registers */
648#define AMEVCNTR00_EL0 S3_3_C13_C4_0
649#define AMEVCNTR01_EL0 S3_3_C13_C4_1
650#define AMEVCNTR02_EL0 S3_3_C13_C4_2
651#define AMEVCNTR03_EL0 S3_3_C13_C4_3
652
653/* Activity Monitor Group 0 Event Type Registers */
654#define AMEVTYPER00_EL0 S3_3_C13_C6_0
655#define AMEVTYPER01_EL0 S3_3_C13_C6_1
656#define AMEVTYPER02_EL0 S3_3_C13_C6_2
657#define AMEVTYPER03_EL0 S3_3_C13_C6_3
658
Achin Gupta4f6ad662013-10-25 09:08:21 +0100659#endif /* __ARCH_H__ */