blob: 990c169228ac857fd6c863f9b2943d214d6814c8 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#ifndef __ARCH_H__
8#define __ARCH_H__
9
Scott Brandenbf404c02017-04-10 11:45:52 -070010#include <utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070029#define MPIDR_MT_MASK (U(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070031#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK U(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFFINITY_MASK U(0xff00ffffff)
39#define MPIDR_AFFLVL_SHIFT U(3)
40#define MPIDR_AFFLVL0 U(0)
41#define MPIDR_AFFLVL1 U(1)
42#define MPIDR_AFFLVL2 U(2)
43#define MPIDR_AFFLVL3 U(3)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000044#define MPIDR_AFFLVL0_VAL(mpidr) \
45 ((mpidr >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
46#define MPIDR_AFFLVL1_VAL(mpidr) \
47 ((mpidr >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL2_VAL(mpidr) \
49 ((mpidr >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL3_VAL(mpidr) \
51 ((mpidr >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000052/*
53 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
54 * add one while using this macro to define array sizes.
55 * TODO: Support only the first 3 affinity levels for now.
56 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070057#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010058
59/* Constant to highlight the assumption that MPIDR allocation starts from 0 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define FIRST_MPIDR U(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
62/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010063 * Definitions for CPU system register interface to GICv3
64 ******************************************************************************/
65#define ICC_SRE_EL1 S3_0_C12_C12_5
66#define ICC_SRE_EL2 S3_4_C12_C9_5
67#define ICC_SRE_EL3 S3_6_C12_C12_5
68#define ICC_CTLR_EL1 S3_0_C12_C12_4
69#define ICC_CTLR_EL3 S3_6_C12_C12_4
70#define ICC_PMR_EL1 S3_0_C4_C6_0
Achin Gupta92712a52015-09-03 14:18:02 +010071#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
72#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
73#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
74#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
75#define ICC_IAR0_EL1 S3_0_c12_c8_0
76#define ICC_IAR1_EL1 S3_0_c12_c12_0
77#define ICC_EOIR0_EL1 S3_0_c12_c8_1
78#define ICC_EOIR1_EL1 S3_0_c12_c12_1
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010079
80/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +000081 * Generic timer memory mapped registers & offsets
82 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070083#define CNTCR_OFF U(0x000)
84#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +000085
Varun Wadekarc6a11f62017-05-25 18:04:48 -070086#define CNTCR_EN (U(1) << 0)
87#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010088#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +000089
90/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010091 * System register bit definitions
92 ******************************************************************************/
93/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070094#define LOUIS_SHIFT U(21)
95#define LOC_SHIFT U(24)
96#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070099#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100100
101/* D$ set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700102#define DCISW U(0x0)
103#define DCCISW U(0x1)
104#define DCCSW U(0x2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100105
106/* ID_AA64PFR0_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700107#define ID_AA64PFR0_EL0_SHIFT U(0)
108#define ID_AA64PFR0_EL1_SHIFT U(4)
109#define ID_AA64PFR0_EL2_SHIFT U(8)
110#define ID_AA64PFR0_EL3_SHIFT U(12)
111#define ID_AA64PFR0_ELX_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100112
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700113#define EL_IMPL_NONE U(0)
114#define EL_IMPL_A64ONLY U(1)
115#define EL_IMPL_A64_A32 U(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000116
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700117#define ID_AA64PFR0_GIC_SHIFT U(24)
118#define ID_AA64PFR0_GIC_WIDTH U(4)
119#define ID_AA64PFR0_GIC_MASK ((U(1) << ID_AA64PFR0_GIC_WIDTH) - 1)
Achin Gupta92712a52015-09-03 14:18:02 +0100120
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000121/* ID_AA64MMFR0_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700122#define ID_AA64MMFR0_EL1_PARANGE_MASK U(0xf)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000123
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700124#define PARANGE_0000 U(32)
125#define PARANGE_0001 U(36)
126#define PARANGE_0010 U(40)
127#define PARANGE_0011 U(42)
128#define PARANGE_0100 U(44)
129#define PARANGE_0101 U(48)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000130
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700132#define ID_PFR1_VIRTEXT_SHIFT U(12)
133#define ID_PFR1_VIRTEXT_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134#define GET_VIRT_EXT(id) ((id >> ID_PFR1_VIRTEXT_SHIFT) \
135 & ID_PFR1_VIRTEXT_MASK)
136
137/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100138#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700139 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
140 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
David Cunadofee86532017-04-13 22:38:29 +0100142#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700143 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200144#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700145 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
146 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200147
David Cunadofee86532017-04-13 22:38:29 +0100148#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
149 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
150 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
151
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700152#define SCTLR_M_BIT (U(1) << 0)
153#define SCTLR_A_BIT (U(1) << 1)
154#define SCTLR_C_BIT (U(1) << 2)
155#define SCTLR_SA_BIT (U(1) << 3)
156#define SCTLR_CP15BEN_BIT (U(1) << 5)
157#define SCTLR_I_BIT (U(1) << 12)
158#define SCTLR_NTWI_BIT (U(1) << 16)
159#define SCTLR_NTWE_BIT (U(1) << 18)
160#define SCTLR_WXN_BIT (U(1) << 19)
161#define SCTLR_EE_BIT (U(1) << 25)
David Cunadofee86532017-04-13 22:38:29 +0100162#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100163
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164/* CPACR_El1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700165#define CPACR_EL1_FPEN(x) ((x) << 20)
166#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
167#define CPACR_EL1_FP_TRAP_ALL U(0x2)
168#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100169
170/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700171#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
172#define SCR_TWE_BIT (U(1) << 13)
173#define SCR_TWI_BIT (U(1) << 12)
174#define SCR_ST_BIT (U(1) << 11)
175#define SCR_RW_BIT (U(1) << 10)
176#define SCR_SIF_BIT (U(1) << 9)
177#define SCR_HCE_BIT (U(1) << 8)
178#define SCR_SMD_BIT (U(1) << 7)
179#define SCR_EA_BIT (U(1) << 3)
180#define SCR_FIQ_BIT (U(1) << 2)
181#define SCR_IRQ_BIT (U(1) << 1)
182#define SCR_NS_BIT (U(1) << 0)
183#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunadofee86532017-04-13 22:38:29 +0100184#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185
David Cunadofee86532017-04-13 22:38:29 +0100186/* MDCR_EL3 definitions */
dp-arm595d0d52017-02-08 11:51:50 +0000187#define MDCR_SPD32(x) ((x) << 14)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700188#define MDCR_SPD32_LEGACY U(0x0)
189#define MDCR_SPD32_DISABLE U(0x2)
190#define MDCR_SPD32_ENABLE U(0x3)
191#define MDCR_SDD_BIT (U(1) << 16)
David Cunadofee86532017-04-13 22:38:29 +0100192#define MDCR_TDOSA_BIT (U(1) << 10)
193#define MDCR_TDA_BIT (U(1) << 9)
194#define MDCR_TPM_BIT (U(1) << 6)
195#define MDCR_EL3_RESET_VAL U(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000196
David Cunadofee86532017-04-13 22:38:29 +0100197#if !ERROR_DEPRECATED
dp-arm595d0d52017-02-08 11:51:50 +0000198#define MDCR_DEF_VAL (MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
David Cunadofee86532017-04-13 22:38:29 +0100199#endif
200
201/* MDCR_EL2 definitions */
202#define MDCR_EL2_TDRA_BIT (U(1) << 11)
203#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
204#define MDCR_EL2_TDA_BIT (U(1) << 9)
205#define MDCR_EL2_TDE_BIT (U(1) << 8)
206#define MDCR_EL2_HPME_BIT (U(1) << 7)
207#define MDCR_EL2_TPM_BIT (U(1) << 6)
208#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
209#define MDCR_EL2_RESET_VAL U(0x0)
210
211/* HSTR_EL2 definitions */
212#define HSTR_EL2_RESET_VAL U(0x0)
213#define HSTR_EL2_T_MASK U(0xff)
214
215/* CNTHP_CTL_EL2 definitions */
216#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
217#define CNTHP_CTL_RESET_VAL U(0x0)
218
219/* VTTBR_EL2 definitions */
220#define VTTBR_RESET_VAL ULL(0x0)
221#define VTTBR_VMID_MASK ULL(0xff)
222#define VTTBR_VMID_SHIFT U(48)
223#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
224#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000225
Achin Gupta4f6ad662013-10-25 09:08:21 +0100226/* HCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700227#define HCR_RW_SHIFT U(31)
228#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
229#define HCR_AMO_BIT (U(1) << 5)
230#define HCR_IMO_BIT (U(1) << 4)
231#define HCR_FMO_BIT (U(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100232
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100233/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700234#define ISR_A_SHIFT U(8)
235#define ISR_I_SHIFT U(7)
236#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100237
Achin Gupta4f6ad662013-10-25 09:08:21 +0100238/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100239#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700240#define EVNTEN_BIT (U(1) << 2)
241#define EL1PCEN_BIT (U(1) << 1)
242#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100243
244/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700245#define EL0PTEN_BIT (U(1) << 9)
246#define EL0VTEN_BIT (U(1) << 8)
247#define EL0PCTEN_BIT (U(1) << 0)
248#define EL0VCTEN_BIT (U(1) << 1)
249#define EVNTEN_BIT (U(1) << 2)
250#define EVNTDIR_BIT (U(1) << 3)
251#define EVNTI_SHIFT U(4)
252#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253
254/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700255#define TCPAC_BIT (U(1) << 31)
256#define TTA_BIT (U(1) << 20)
257#define TFP_BIT (U(1) << 10)
David Cunadofee86532017-04-13 22:38:29 +0100258#define CPTR_EL3_RESET_VAL U(0x0)
259
260/* CPTR_EL2 definitions */
261#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
262#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
263#define CPTR_EL2_TTA_BIT (U(1) << 20)
264#define CPTR_EL2_TFP_BIT (U(1) << 10)
265#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266
267/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700268#define DAIF_FIQ_BIT (U(1) << 0)
269#define DAIF_IRQ_BIT (U(1) << 1)
270#define DAIF_ABT_BIT (U(1) << 2)
271#define DAIF_DBG_BIT (U(1) << 3)
272#define SPSR_DAIF_SHIFT U(6)
273#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100274
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700275#define SPSR_AIF_SHIFT U(6)
276#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100277
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700278#define SPSR_E_SHIFT U(9)
279#define SPSR_E_MASK U(0x1)
280#define SPSR_E_LITTLE U(0x0)
281#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100282
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700283#define SPSR_T_SHIFT U(5)
284#define SPSR_T_MASK U(0x1)
285#define SPSR_T_ARM U(0x0)
286#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100287
288#define DISABLE_ALL_EXCEPTIONS \
289 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
290
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000291/*
292 * RMR_EL3 definitions
293 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700294#define RMR_EL3_RR_BIT (U(1) << 1)
295#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000296
297/*
298 * HI-VECTOR address for AArch32 state
299 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700300#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
302/*
303 * TCR defintions
304 */
305#define TCR_EL3_RES1 ((1UL << 31) | (1UL << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700306#define TCR_EL1_IPS_SHIFT U(32)
307#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700308
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700309#define TCR_TxSZ_MIN U(16)
310#define TCR_TxSZ_MAX U(39)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100311
Lin Ma741a3822014-06-27 16:56:30 -0700312/* (internal) physical address size bits in EL3/EL1 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700313#define TCR_PS_BITS_4GB U(0x0)
314#define TCR_PS_BITS_64GB U(0x1)
315#define TCR_PS_BITS_1TB U(0x2)
316#define TCR_PS_BITS_4TB U(0x3)
317#define TCR_PS_BITS_16TB U(0x4)
318#define TCR_PS_BITS_256TB U(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100319
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700320#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
321#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
322#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
323#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
324#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
325#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700327#define TCR_RGN_INNER_NC (U(0x0) << 8)
328#define TCR_RGN_INNER_WBA (U(0x1) << 8)
329#define TCR_RGN_INNER_WT (U(0x2) << 8)
330#define TCR_RGN_INNER_WBNA (U(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100331
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700332#define TCR_RGN_OUTER_NC (U(0x0) << 10)
333#define TCR_RGN_OUTER_WBA (U(0x1) << 10)
334#define TCR_RGN_OUTER_WT (U(0x2) << 10)
335#define TCR_RGN_OUTER_WBNA (U(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100336
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700337#define TCR_SH_NON_SHAREABLE (U(0x0) << 12)
338#define TCR_SH_OUTER_SHAREABLE (U(0x2) << 12)
339#define TCR_SH_INNER_SHAREABLE (U(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100340
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700341#define MODE_SP_SHIFT U(0x0)
342#define MODE_SP_MASK U(0x1)
343#define MODE_SP_EL0 U(0x0)
344#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100345
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700346#define MODE_RW_SHIFT U(0x4)
347#define MODE_RW_MASK U(0x1)
348#define MODE_RW_64 U(0x0)
349#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100350
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700351#define MODE_EL_SHIFT U(0x2)
352#define MODE_EL_MASK U(0x3)
353#define MODE_EL3 U(0x3)
354#define MODE_EL2 U(0x2)
355#define MODE_EL1 U(0x1)
356#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100357
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700358#define MODE32_SHIFT U(0)
359#define MODE32_MASK U(0xf)
360#define MODE32_usr U(0x0)
361#define MODE32_fiq U(0x1)
362#define MODE32_irq U(0x2)
363#define MODE32_svc U(0x3)
364#define MODE32_mon U(0x6)
365#define MODE32_abt U(0x7)
366#define MODE32_hyp U(0xa)
367#define MODE32_und U(0xb)
368#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100369
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100370#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
371#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
372#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
373#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100374
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100375#define SPSR_64(el, sp, daif) \
376 (MODE_RW_64 << MODE_RW_SHIFT | \
377 ((el) & MODE_EL_MASK) << MODE_EL_SHIFT | \
378 ((sp) & MODE_SP_MASK) << MODE_SP_SHIFT | \
379 ((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)
380
381#define SPSR_MODE32(mode, isa, endian, aif) \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700382 ((MODE_RW_32 << MODE_RW_SHIFT) | \
383 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
384 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
385 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
386 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100387
Dan Handley0cdebbd2015-03-30 17:15:16 +0100388/*
389 * CTR_EL0 definitions
390 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700391#define CTR_CWG_SHIFT U(24)
392#define CTR_CWG_MASK U(0xf)
393#define CTR_ERG_SHIFT U(20)
394#define CTR_ERG_MASK U(0xf)
395#define CTR_DMINLINE_SHIFT U(16)
396#define CTR_DMINLINE_MASK U(0xf)
397#define CTR_L1IP_SHIFT U(14)
398#define CTR_L1IP_MASK U(0x3)
399#define CTR_IMINLINE_SHIFT U(0)
400#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100401
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700402#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100403
Achin Gupta405406d2014-05-09 12:00:17 +0100404/* Physical timer control register bit fields shifts and masks */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700405#define CNTP_CTL_ENABLE_SHIFT U(0)
406#define CNTP_CTL_IMASK_SHIFT U(1)
407#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100408
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700409#define CNTP_CTL_ENABLE_MASK U(1)
410#define CNTP_CTL_IMASK_MASK U(1)
411#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100412
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700413#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100414 CNTP_CTL_ENABLE_MASK)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700415#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100416 CNTP_CTL_IMASK_MASK)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700417#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100418 CNTP_CTL_ISTATUS_MASK)
419
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700420#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
421#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Gupta405406d2014-05-09 12:00:17 +0100422
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700423#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
424#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Gupta405406d2014-05-09 12:00:17 +0100425
Achin Gupta4f6ad662013-10-25 09:08:21 +0100426/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700427#define ESR_EC_SHIFT U(26)
428#define ESR_EC_MASK U(0x3f)
429#define ESR_EC_LENGTH U(6)
430#define EC_UNKNOWN U(0x0)
431#define EC_WFE_WFI U(0x1)
432#define EC_AARCH32_CP15_MRC_MCR U(0x3)
433#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
434#define EC_AARCH32_CP14_MRC_MCR U(0x5)
435#define EC_AARCH32_CP14_LDC_STC U(0x6)
436#define EC_FP_SIMD U(0x7)
437#define EC_AARCH32_CP10_MRC U(0x8)
438#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
439#define EC_ILLEGAL U(0xe)
440#define EC_AARCH32_SVC U(0x11)
441#define EC_AARCH32_HVC U(0x12)
442#define EC_AARCH32_SMC U(0x13)
443#define EC_AARCH64_SVC U(0x15)
444#define EC_AARCH64_HVC U(0x16)
445#define EC_AARCH64_SMC U(0x17)
446#define EC_AARCH64_SYS U(0x18)
447#define EC_IABORT_LOWER_EL U(0x20)
448#define EC_IABORT_CUR_EL U(0x21)
449#define EC_PC_ALIGN U(0x22)
450#define EC_DABORT_LOWER_EL U(0x24)
451#define EC_DABORT_CUR_EL U(0x25)
452#define EC_SP_ALIGN U(0x26)
453#define EC_AARCH32_FP U(0x28)
454#define EC_AARCH64_FP U(0x2c)
455#define EC_SERROR U(0x2f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100456
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700457#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100458
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800459/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700460#define RMR_RESET_REQUEST_SHIFT U(0x1)
461#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800462
Dan Handleyed6ff952014-05-14 17:44:19 +0100463/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000464 * Definitions of register offsets, fields and macros for CPU system
465 * instructions.
466 ******************************************************************************/
467
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700468#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000469#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
470#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
471
472/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100473 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
474 * system level implementation of the Generic Timer.
475 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700476#define CNTNSAR U(0x4)
477#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +0100478
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700479#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
480#define CNTACR_RPCT_SHIFT U(0x0)
481#define CNTACR_RVCT_SHIFT U(0x1)
482#define CNTACR_RFRQ_SHIFT U(0x2)
483#define CNTACR_RVOFF_SHIFT U(0x3)
484#define CNTACR_RWVT_SHIFT U(0x4)
485#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +0100486
David Cunado5f55e282016-10-31 17:37:34 +0000487/* PMCR_EL0 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700488#define PMCR_EL0_N_SHIFT U(11)
489#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000490#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
491
Achin Gupta4f6ad662013-10-25 09:08:21 +0100492#endif /* __ARCH_H__ */