blob: 1cf880f79d1c001de70cb9f779c5715fb72ffced [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#ifndef __ARCH_H__
8#define __ARCH_H__
9
Scott Brandenbf404c02017-04-10 11:45:52 -070010#include <utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070029#define MPIDR_MT_MASK (U(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070031#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK U(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFFINITY_MASK U(0xff00ffffff)
39#define MPIDR_AFFLVL_SHIFT U(3)
40#define MPIDR_AFFLVL0 U(0)
41#define MPIDR_AFFLVL1 U(1)
42#define MPIDR_AFFLVL2 U(2)
43#define MPIDR_AFFLVL3 U(3)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000044#define MPIDR_AFFLVL0_VAL(mpidr) \
45 ((mpidr >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
46#define MPIDR_AFFLVL1_VAL(mpidr) \
47 ((mpidr >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL2_VAL(mpidr) \
49 ((mpidr >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL3_VAL(mpidr) \
51 ((mpidr >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000052/*
53 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
54 * add one while using this macro to define array sizes.
55 * TODO: Support only the first 3 affinity levels for now.
56 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070057#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010058
59/* Constant to highlight the assumption that MPIDR allocation starts from 0 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define FIRST_MPIDR U(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
62/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010063 * Definitions for CPU system register interface to GICv3
64 ******************************************************************************/
65#define ICC_SRE_EL1 S3_0_C12_C12_5
66#define ICC_SRE_EL2 S3_4_C12_C9_5
67#define ICC_SRE_EL3 S3_6_C12_C12_5
68#define ICC_CTLR_EL1 S3_0_C12_C12_4
69#define ICC_CTLR_EL3 S3_6_C12_C12_4
70#define ICC_PMR_EL1 S3_0_C4_C6_0
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +010071#define ICC_RPR_EL1 S3_0_C12_C11_3
Achin Gupta92712a52015-09-03 14:18:02 +010072#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
73#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
74#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
75#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
76#define ICC_IAR0_EL1 S3_0_c12_c8_0
77#define ICC_IAR1_EL1 S3_0_c12_c12_0
78#define ICC_EOIR0_EL1 S3_0_c12_c8_1
79#define ICC_EOIR1_EL1 S3_0_c12_c12_1
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010080#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010081
82/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +000083 * Generic timer memory mapped registers & offsets
84 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070085#define CNTCR_OFF U(0x000)
86#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +000087
Varun Wadekarc6a11f62017-05-25 18:04:48 -070088#define CNTCR_EN (U(1) << 0)
89#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010090#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +000091
92/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010093 * System register bit definitions
94 ******************************************************************************/
95/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070096#define LOUIS_SHIFT U(21)
97#define LOC_SHIFT U(24)
98#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700101#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102
103/* D$ set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700104#define DCISW U(0x0)
105#define DCCISW U(0x1)
106#define DCCSW U(0x2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
108/* ID_AA64PFR0_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700109#define ID_AA64PFR0_EL0_SHIFT U(0)
110#define ID_AA64PFR0_EL1_SHIFT U(4)
111#define ID_AA64PFR0_EL2_SHIFT U(8)
112#define ID_AA64PFR0_EL3_SHIFT U(12)
113#define ID_AA64PFR0_ELX_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
dp-armee3457b2017-05-23 09:32:49 +0100115/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
116#define ID_AA64DFR0_PMS_SHIFT U(32)
117#define ID_AA64DFR0_PMS_LENGTH U(4)
118#define ID_AA64DFR0_PMS_MASK U(0xf)
119
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700120#define EL_IMPL_NONE U(0)
121#define EL_IMPL_A64ONLY U(1)
122#define EL_IMPL_A64_A32 U(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000123
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700124#define ID_AA64PFR0_GIC_SHIFT U(24)
125#define ID_AA64PFR0_GIC_WIDTH U(4)
126#define ID_AA64PFR0_GIC_MASK ((U(1) << ID_AA64PFR0_GIC_WIDTH) - 1)
Achin Gupta92712a52015-09-03 14:18:02 +0100127
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000128/* ID_AA64MMFR0_EL1 definitions */
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100129#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700130#define ID_AA64MMFR0_EL1_PARANGE_MASK U(0xf)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000131
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700132#define PARANGE_0000 U(32)
133#define PARANGE_0001 U(36)
134#define PARANGE_0010 U(40)
135#define PARANGE_0011 U(42)
136#define PARANGE_0100 U(44)
137#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000138#define PARANGE_0110 U(52)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000139
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100140#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
141#define ID_AA64MMFR0_EL1_TGRAN4_MASK U(0xf)
142#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED U(0x0)
143#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED U(0xf)
144
145#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
146#define ID_AA64MMFR0_EL1_TGRAN64_MASK U(0xf)
147#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED U(0x0)
148#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED U(0xf)
149
150#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
151#define ID_AA64MMFR0_EL1_TGRAN16_MASK U(0xf)
152#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED U(0x1)
153#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED U(0x0)
154
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700156#define ID_PFR1_VIRTEXT_SHIFT U(12)
157#define ID_PFR1_VIRTEXT_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158#define GET_VIRT_EXT(id) ((id >> ID_PFR1_VIRTEXT_SHIFT) \
159 & ID_PFR1_VIRTEXT_MASK)
160
161/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100162#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700163 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
164 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
David Cunadofee86532017-04-13 22:38:29 +0100166#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700167 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200168#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700169 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
170 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200171
David Cunadofee86532017-04-13 22:38:29 +0100172#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
173 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
174 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
175
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700176#define SCTLR_M_BIT (U(1) << 0)
177#define SCTLR_A_BIT (U(1) << 1)
178#define SCTLR_C_BIT (U(1) << 2)
179#define SCTLR_SA_BIT (U(1) << 3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100180#define SCTLR_SA0_BIT (U(1) << 4)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700181#define SCTLR_CP15BEN_BIT (U(1) << 5)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100182#define SCTLR_ITD_BIT (U(1) << 7)
183#define SCTLR_SED_BIT (U(1) << 8)
184#define SCTLR_UMA_BIT (U(1) << 9)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700185#define SCTLR_I_BIT (U(1) << 12)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100186#define SCTLR_V_BIT (U(1) << 13)
187#define SCTLR_DZE_BIT (U(1) << 14)
188#define SCTLR_UCT_BIT (U(1) << 15)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700189#define SCTLR_NTWI_BIT (U(1) << 16)
190#define SCTLR_NTWE_BIT (U(1) << 18)
191#define SCTLR_WXN_BIT (U(1) << 19)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100192#define SCTLR_UWXN_BIT (U(1) << 20)
193#define SCTLR_E0E_BIT (U(1) << 24)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700194#define SCTLR_EE_BIT (U(1) << 25)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100195#define SCTLR_UCI_BIT (U(1) << 26)
196#define SCTLR_TRE_BIT (U(1) << 28)
197#define SCTLR_AFE_BIT (U(1) << 29)
198#define SCTLR_TE_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100199#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201/* CPACR_El1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700202#define CPACR_EL1_FPEN(x) ((x) << 20)
203#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
204#define CPACR_EL1_FP_TRAP_ALL U(0x2)
205#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
207/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700208#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
209#define SCR_TWE_BIT (U(1) << 13)
210#define SCR_TWI_BIT (U(1) << 12)
211#define SCR_ST_BIT (U(1) << 11)
212#define SCR_RW_BIT (U(1) << 10)
213#define SCR_SIF_BIT (U(1) << 9)
214#define SCR_HCE_BIT (U(1) << 8)
215#define SCR_SMD_BIT (U(1) << 7)
216#define SCR_EA_BIT (U(1) << 3)
217#define SCR_FIQ_BIT (U(1) << 2)
218#define SCR_IRQ_BIT (U(1) << 1)
219#define SCR_NS_BIT (U(1) << 0)
220#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunadofee86532017-04-13 22:38:29 +0100221#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100222
David Cunadofee86532017-04-13 22:38:29 +0100223/* MDCR_EL3 definitions */
dp-arm595d0d52017-02-08 11:51:50 +0000224#define MDCR_SPD32(x) ((x) << 14)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700225#define MDCR_SPD32_LEGACY U(0x0)
226#define MDCR_SPD32_DISABLE U(0x2)
227#define MDCR_SPD32_ENABLE U(0x3)
228#define MDCR_SDD_BIT (U(1) << 16)
dp-armee3457b2017-05-23 09:32:49 +0100229#define MDCR_NSPB(x) ((x) << 12)
230#define MDCR_NSPB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100231#define MDCR_TDOSA_BIT (U(1) << 10)
232#define MDCR_TDA_BIT (U(1) << 9)
233#define MDCR_TPM_BIT (U(1) << 6)
234#define MDCR_EL3_RESET_VAL U(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000235
David Cunadofee86532017-04-13 22:38:29 +0100236#if !ERROR_DEPRECATED
dp-arm595d0d52017-02-08 11:51:50 +0000237#define MDCR_DEF_VAL (MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
David Cunadofee86532017-04-13 22:38:29 +0100238#endif
239
240/* MDCR_EL2 definitions */
dp-armee3457b2017-05-23 09:32:49 +0100241#define MDCR_EL2_TPMS (U(1) << 14)
242#define MDCR_EL2_E2PB(x) ((x) << 12)
243#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100244#define MDCR_EL2_TDRA_BIT (U(1) << 11)
245#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
246#define MDCR_EL2_TDA_BIT (U(1) << 9)
247#define MDCR_EL2_TDE_BIT (U(1) << 8)
248#define MDCR_EL2_HPME_BIT (U(1) << 7)
249#define MDCR_EL2_TPM_BIT (U(1) << 6)
250#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
251#define MDCR_EL2_RESET_VAL U(0x0)
252
253/* HSTR_EL2 definitions */
254#define HSTR_EL2_RESET_VAL U(0x0)
255#define HSTR_EL2_T_MASK U(0xff)
256
257/* CNTHP_CTL_EL2 definitions */
258#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
259#define CNTHP_CTL_RESET_VAL U(0x0)
260
261/* VTTBR_EL2 definitions */
262#define VTTBR_RESET_VAL ULL(0x0)
263#define VTTBR_VMID_MASK ULL(0xff)
264#define VTTBR_VMID_SHIFT U(48)
265#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
266#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000267
Achin Gupta4f6ad662013-10-25 09:08:21 +0100268/* HCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700269#define HCR_RW_SHIFT U(31)
270#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
271#define HCR_AMO_BIT (U(1) << 5)
272#define HCR_IMO_BIT (U(1) << 4)
273#define HCR_FMO_BIT (U(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100275/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700276#define ISR_A_SHIFT U(8)
277#define ISR_I_SHIFT U(7)
278#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100279
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100281#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700282#define EVNTEN_BIT (U(1) << 2)
283#define EL1PCEN_BIT (U(1) << 1)
284#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285
286/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700287#define EL0PTEN_BIT (U(1) << 9)
288#define EL0VTEN_BIT (U(1) << 8)
289#define EL0PCTEN_BIT (U(1) << 0)
290#define EL0VCTEN_BIT (U(1) << 1)
291#define EVNTEN_BIT (U(1) << 2)
292#define EVNTDIR_BIT (U(1) << 3)
293#define EVNTI_SHIFT U(4)
294#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295
296/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700297#define TCPAC_BIT (U(1) << 31)
298#define TTA_BIT (U(1) << 20)
299#define TFP_BIT (U(1) << 10)
David Cunadofee86532017-04-13 22:38:29 +0100300#define CPTR_EL3_RESET_VAL U(0x0)
301
302/* CPTR_EL2 definitions */
303#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
304#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
305#define CPTR_EL2_TTA_BIT (U(1) << 20)
306#define CPTR_EL2_TFP_BIT (U(1) << 10)
307#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308
309/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700310#define DAIF_FIQ_BIT (U(1) << 0)
311#define DAIF_IRQ_BIT (U(1) << 1)
312#define DAIF_ABT_BIT (U(1) << 2)
313#define DAIF_DBG_BIT (U(1) << 3)
314#define SPSR_DAIF_SHIFT U(6)
315#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100316
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700317#define SPSR_AIF_SHIFT U(6)
318#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100319
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700320#define SPSR_E_SHIFT U(9)
321#define SPSR_E_MASK U(0x1)
322#define SPSR_E_LITTLE U(0x0)
323#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100324
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700325#define SPSR_T_SHIFT U(5)
326#define SPSR_T_MASK U(0x1)
327#define SPSR_T_ARM U(0x0)
328#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100329
330#define DISABLE_ALL_EXCEPTIONS \
331 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
332
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000333/*
334 * RMR_EL3 definitions
335 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700336#define RMR_EL3_RR_BIT (U(1) << 1)
337#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000338
339/*
340 * HI-VECTOR address for AArch32 state
341 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700342#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100343
344/*
345 * TCR defintions
346 */
Antonio Nino Diazf94e40d2017-09-14 15:57:44 +0100347#define TCR_EL3_RES1 ((U(1) << 31) | (U(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700348#define TCR_EL1_IPS_SHIFT U(32)
349#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700350
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700351#define TCR_TxSZ_MIN U(16)
352#define TCR_TxSZ_MAX U(39)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100353
Lin Ma741a3822014-06-27 16:56:30 -0700354/* (internal) physical address size bits in EL3/EL1 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700355#define TCR_PS_BITS_4GB U(0x0)
356#define TCR_PS_BITS_64GB U(0x1)
357#define TCR_PS_BITS_1TB U(0x2)
358#define TCR_PS_BITS_4TB U(0x3)
359#define TCR_PS_BITS_16TB U(0x4)
360#define TCR_PS_BITS_256TB U(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100361
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700362#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
363#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
364#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
365#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
366#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
367#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100368
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700369#define TCR_RGN_INNER_NC (U(0x0) << 8)
370#define TCR_RGN_INNER_WBA (U(0x1) << 8)
371#define TCR_RGN_INNER_WT (U(0x2) << 8)
372#define TCR_RGN_INNER_WBNA (U(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100373
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700374#define TCR_RGN_OUTER_NC (U(0x0) << 10)
375#define TCR_RGN_OUTER_WBA (U(0x1) << 10)
376#define TCR_RGN_OUTER_WT (U(0x2) << 10)
377#define TCR_RGN_OUTER_WBNA (U(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100378
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700379#define TCR_SH_NON_SHAREABLE (U(0x0) << 12)
380#define TCR_SH_OUTER_SHAREABLE (U(0x2) << 12)
381#define TCR_SH_INNER_SHAREABLE (U(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100382
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100383#define TCR_TG0_SHIFT U(14)
384#define TCR_TG0_MASK U(3)
385#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
386#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
387#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
388
389#define TCR_EPD0_BIT (U(1) << 7)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100390#define TCR_EPD1_BIT (U(1) << 23)
391
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700392#define MODE_SP_SHIFT U(0x0)
393#define MODE_SP_MASK U(0x1)
394#define MODE_SP_EL0 U(0x0)
395#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100396
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700397#define MODE_RW_SHIFT U(0x4)
398#define MODE_RW_MASK U(0x1)
399#define MODE_RW_64 U(0x0)
400#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100401
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700402#define MODE_EL_SHIFT U(0x2)
403#define MODE_EL_MASK U(0x3)
404#define MODE_EL3 U(0x3)
405#define MODE_EL2 U(0x2)
406#define MODE_EL1 U(0x1)
407#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100408
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700409#define MODE32_SHIFT U(0)
410#define MODE32_MASK U(0xf)
411#define MODE32_usr U(0x0)
412#define MODE32_fiq U(0x1)
413#define MODE32_irq U(0x2)
414#define MODE32_svc U(0x3)
415#define MODE32_mon U(0x6)
416#define MODE32_abt U(0x7)
417#define MODE32_hyp U(0xa)
418#define MODE32_und U(0xb)
419#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100420
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100421#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
422#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
423#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
424#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100425
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100426#define SPSR_64(el, sp, daif) \
427 (MODE_RW_64 << MODE_RW_SHIFT | \
428 ((el) & MODE_EL_MASK) << MODE_EL_SHIFT | \
429 ((sp) & MODE_SP_MASK) << MODE_SP_SHIFT | \
430 ((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)
431
432#define SPSR_MODE32(mode, isa, endian, aif) \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700433 ((MODE_RW_32 << MODE_RW_SHIFT) | \
434 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
435 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
436 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
437 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100438
Dan Handley0cdebbd2015-03-30 17:15:16 +0100439/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100440 * TTBR Definitions
441 */
442#define TTBR_CNP_BIT 0x1
443
444/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100445 * CTR_EL0 definitions
446 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700447#define CTR_CWG_SHIFT U(24)
448#define CTR_CWG_MASK U(0xf)
449#define CTR_ERG_SHIFT U(20)
450#define CTR_ERG_MASK U(0xf)
451#define CTR_DMINLINE_SHIFT U(16)
452#define CTR_DMINLINE_MASK U(0xf)
453#define CTR_L1IP_SHIFT U(14)
454#define CTR_L1IP_MASK U(0x3)
455#define CTR_IMINLINE_SHIFT U(0)
456#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100457
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700458#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100459
Achin Gupta405406d2014-05-09 12:00:17 +0100460/* Physical timer control register bit fields shifts and masks */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700461#define CNTP_CTL_ENABLE_SHIFT U(0)
462#define CNTP_CTL_IMASK_SHIFT U(1)
463#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100464
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700465#define CNTP_CTL_ENABLE_MASK U(1)
466#define CNTP_CTL_IMASK_MASK U(1)
467#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100468
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700469#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100470 CNTP_CTL_ENABLE_MASK)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700471#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100472 CNTP_CTL_IMASK_MASK)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700473#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
Achin Gupta405406d2014-05-09 12:00:17 +0100474 CNTP_CTL_ISTATUS_MASK)
475
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700476#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
477#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Gupta405406d2014-05-09 12:00:17 +0100478
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700479#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
480#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Gupta405406d2014-05-09 12:00:17 +0100481
Achin Gupta4f6ad662013-10-25 09:08:21 +0100482/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700483#define ESR_EC_SHIFT U(26)
484#define ESR_EC_MASK U(0x3f)
485#define ESR_EC_LENGTH U(6)
486#define EC_UNKNOWN U(0x0)
487#define EC_WFE_WFI U(0x1)
488#define EC_AARCH32_CP15_MRC_MCR U(0x3)
489#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
490#define EC_AARCH32_CP14_MRC_MCR U(0x5)
491#define EC_AARCH32_CP14_LDC_STC U(0x6)
492#define EC_FP_SIMD U(0x7)
493#define EC_AARCH32_CP10_MRC U(0x8)
494#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
495#define EC_ILLEGAL U(0xe)
496#define EC_AARCH32_SVC U(0x11)
497#define EC_AARCH32_HVC U(0x12)
498#define EC_AARCH32_SMC U(0x13)
499#define EC_AARCH64_SVC U(0x15)
500#define EC_AARCH64_HVC U(0x16)
501#define EC_AARCH64_SMC U(0x17)
502#define EC_AARCH64_SYS U(0x18)
503#define EC_IABORT_LOWER_EL U(0x20)
504#define EC_IABORT_CUR_EL U(0x21)
505#define EC_PC_ALIGN U(0x22)
506#define EC_DABORT_LOWER_EL U(0x24)
507#define EC_DABORT_CUR_EL U(0x25)
508#define EC_SP_ALIGN U(0x26)
509#define EC_AARCH32_FP U(0x28)
510#define EC_AARCH64_FP U(0x2c)
511#define EC_SERROR U(0x2f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100512
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700513#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100514
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800515/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700516#define RMR_RESET_REQUEST_SHIFT U(0x1)
517#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800518
Dan Handleyed6ff952014-05-14 17:44:19 +0100519/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000520 * Definitions of register offsets, fields and macros for CPU system
521 * instructions.
522 ******************************************************************************/
523
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700524#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000525#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
526#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
527
528/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100529 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
530 * system level implementation of the Generic Timer.
531 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700532#define CNTNSAR U(0x4)
533#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +0100534
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700535#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
536#define CNTACR_RPCT_SHIFT U(0x0)
537#define CNTACR_RVCT_SHIFT U(0x1)
538#define CNTACR_RFRQ_SHIFT U(0x2)
539#define CNTACR_RVOFF_SHIFT U(0x3)
540#define CNTACR_RWVT_SHIFT U(0x4)
541#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +0100542
David Cunado5f55e282016-10-31 17:37:34 +0000543/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +0100544#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700545#define PMCR_EL0_N_SHIFT U(11)
546#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000547#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
David Cunado4168f2f2017-10-02 17:41:39 +0100548#define PMCR_EL0_LC_BIT (U(1) << 6)
549#define PMCR_EL0_DP_BIT (U(1) << 5)
550#define PMCR_EL0_X_BIT (U(1) << 4)
551#define PMCR_EL0_D_BIT (U(1) << 3)
David Cunado5f55e282016-10-31 17:37:34 +0000552
Isla Mitchell02c63072017-07-21 14:44:36 +0100553/*******************************************************************************
554 * Definitions of MAIR encodings for device and normal memory
555 ******************************************************************************/
556/*
557 * MAIR encodings for device memory attributes.
558 */
559#define MAIR_DEV_nGnRnE ULL(0x0)
560#define MAIR_DEV_nGnRE ULL(0x4)
561#define MAIR_DEV_nGRE ULL(0x8)
562#define MAIR_DEV_GRE ULL(0xc)
563
564/*
565 * MAIR encodings for normal memory attributes.
566 *
567 * Cache Policy
568 * WT: Write Through
569 * WB: Write Back
570 * NC: Non-Cacheable
571 *
572 * Transient Hint
573 * NTR: Non-Transient
574 * TR: Transient
575 *
576 * Allocation Policy
577 * RA: Read Allocate
578 * WA: Write Allocate
579 * RWA: Read and Write Allocate
580 * NA: No Allocation
581 */
582#define MAIR_NORM_WT_TR_WA ULL(0x1)
583#define MAIR_NORM_WT_TR_RA ULL(0x2)
584#define MAIR_NORM_WT_TR_RWA ULL(0x3)
585#define MAIR_NORM_NC ULL(0x4)
586#define MAIR_NORM_WB_TR_WA ULL(0x5)
587#define MAIR_NORM_WB_TR_RA ULL(0x6)
588#define MAIR_NORM_WB_TR_RWA ULL(0x7)
589#define MAIR_NORM_WT_NTR_NA ULL(0x8)
590#define MAIR_NORM_WT_NTR_WA ULL(0x9)
591#define MAIR_NORM_WT_NTR_RA ULL(0xa)
592#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
593#define MAIR_NORM_WB_NTR_NA ULL(0xc)
594#define MAIR_NORM_WB_NTR_WA ULL(0xd)
595#define MAIR_NORM_WB_NTR_RA ULL(0xe)
596#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
597
598#define MAIR_NORM_OUTER_SHIFT 4
599
600#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
601
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100602/* PAR_EL1 fields */
603#define PAR_F_SHIFT 0
604#define PAR_F_MASK 1
605#define PAR_ADDR_SHIFT 12
606#define PAR_ADDR_MASK (BIT(40) - 1) /* 40-bits-wide page address */
607
Achin Gupta4f6ad662013-10-25 09:08:21 +0100608#endif /* __ARCH_H__ */