blob: 2b4ae1ad7b2ba28f5491ebe535c3b71bd0377e5c [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diazc326c342019-01-11 11:20:10 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01007#ifndef ARCH_H
8#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010029#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070031#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010033#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070034#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000038#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010039#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070040#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000041#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000046#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010047 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000048#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010049 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000050#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010051 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000052#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010053 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000054/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070059#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010060
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000061#define MPID_MASK (MPIDR_MT_MASK | \
62 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
70/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
74#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010075
76/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010077 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000079#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010097
98/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +000099 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700101#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +0200102#define CNTCV_OFF U(0x008)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700103#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000104
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700105#define CNTCR_EN (U(1) << 0)
106#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100107#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000108
109/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110 * System register bit definitions
111 ******************************************************************************/
112/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700113#define LOUIS_SHIFT U(21)
114#define LOC_SHIFT U(24)
Alexei Fedorova95a5892019-07-29 17:22:53 +0100115#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700116#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100117
118/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700119#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100121/* Data cache set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700122#define DCISW U(0x0)
123#define DCCISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000124#if ERRATA_A53_827319
125#define DCCSW DCCISW
126#else
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700127#define DCCSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000128#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130/* ID_AA64PFR0_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700131#define ID_AA64PFR0_EL0_SHIFT U(0)
132#define ID_AA64PFR0_EL1_SHIFT U(4)
133#define ID_AA64PFR0_EL2_SHIFT U(8)
134#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100135#define ID_AA64PFR0_AMU_SHIFT U(44)
136#define ID_AA64PFR0_AMU_LENGTH U(4)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100137#define ID_AA64PFR0_AMU_MASK ULL(0xf)
138#define ID_AA64PFR0_ELX_MASK ULL(0xf)
David Cunadoce88eee2017-10-20 11:30:57 +0100139#define ID_AA64PFR0_SVE_SHIFT U(32)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100140#define ID_AA64PFR0_SVE_MASK ULL(0xf)
David Cunadoce88eee2017-10-20 11:30:57 +0100141#define ID_AA64PFR0_SVE_LENGTH U(4)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100142#define ID_AA64PFR0_MPAM_SHIFT U(40)
143#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sathees Balya0911df12018-12-06 13:33:24 +0000144#define ID_AA64PFR0_DIT_SHIFT U(48)
145#define ID_AA64PFR0_DIT_MASK ULL(0xf)
146#define ID_AA64PFR0_DIT_LENGTH U(4)
147#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Dimitris Papastamos43e05ec2018-01-02 15:53:01 +0000148#define ID_AA64PFR0_CSV2_SHIFT U(56)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100149#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
Dimitris Papastamos43e05ec2018-01-02 15:53:01 +0000150#define ID_AA64PFR0_CSV2_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151
dp-armee3457b2017-05-23 09:32:49 +0100152/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
153#define ID_AA64DFR0_PMS_SHIFT U(32)
154#define ID_AA64DFR0_PMS_LENGTH U(4)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100155#define ID_AA64DFR0_PMS_MASK ULL(0xf)
dp-armee3457b2017-05-23 09:32:49 +0100156
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100157#define EL_IMPL_NONE ULL(0)
158#define EL_IMPL_A64ONLY ULL(1)
159#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000160
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700161#define ID_AA64PFR0_GIC_SHIFT U(24)
162#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000163#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Achin Gupta92712a52015-09-03 14:18:02 +0100164
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000165/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000166#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000167#define ID_AA64ISAR1_GPI_SHIFT U(28)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000168#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000169#define ID_AA64ISAR1_GPA_SHIFT U(24)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000170#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000171#define ID_AA64ISAR1_API_SHIFT U(8)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000172#define ID_AA64ISAR1_API_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000173#define ID_AA64ISAR1_APA_SHIFT U(4)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000174#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000175
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000176/* ID_AA64MMFR0_EL1 definitions */
177#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
178#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
179
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700180#define PARANGE_0000 U(32)
181#define PARANGE_0001 U(36)
182#define PARANGE_0010 U(40)
183#define PARANGE_0011 U(42)
184#define PARANGE_0100 U(44)
185#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000186#define PARANGE_0110 U(52)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000187
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100188#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100189#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
190#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
191#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100192
193#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100194#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
195#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
196#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100197
198#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100199#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
200#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
201#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100202
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000203/* ID_AA64MMFR2_EL1 definitions */
204#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balya74155972019-01-25 11:36:01 +0000205
206#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
207#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
208
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000209#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
210#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
211
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000212/* ID_AA64PFR1_EL1 definitions */
213#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
214#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
215
216#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
217
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100218#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
219#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
220
221#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
222
Soby Mathew830f0ad2019-07-12 09:23:38 +0100223#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
224#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
225
226#define MTE_UNIMPLEMENTED ULL(0)
227#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
228#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
229
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700231#define ID_PFR1_VIRTEXT_SHIFT U(12)
232#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz34235a32018-07-11 16:45:49 +0100233#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234 & ID_PFR1_VIRTEXT_MASK)
235
236/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100237#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700238 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
239 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240
David Cunadofee86532017-04-13 22:38:29 +0100241#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700242 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200243#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700244 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
245 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200246
David Cunadofee86532017-04-13 22:38:29 +0100247#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
248 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
249 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
250
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000251#define SCTLR_M_BIT (ULL(1) << 0)
252#define SCTLR_A_BIT (ULL(1) << 1)
253#define SCTLR_C_BIT (ULL(1) << 2)
254#define SCTLR_SA_BIT (ULL(1) << 3)
255#define SCTLR_SA0_BIT (ULL(1) << 4)
256#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
257#define SCTLR_ITD_BIT (ULL(1) << 7)
258#define SCTLR_SED_BIT (ULL(1) << 8)
259#define SCTLR_UMA_BIT (ULL(1) << 9)
260#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100261#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000262#define SCTLR_DZE_BIT (ULL(1) << 14)
263#define SCTLR_UCT_BIT (ULL(1) << 15)
264#define SCTLR_NTWI_BIT (ULL(1) << 16)
265#define SCTLR_NTWE_BIT (ULL(1) << 18)
266#define SCTLR_WXN_BIT (ULL(1) << 19)
267#define SCTLR_UWXN_BIT (ULL(1) << 20)
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000268#define SCTLR_IESB_BIT (ULL(1) << 21)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000269#define SCTLR_E0E_BIT (ULL(1) << 24)
270#define SCTLR_EE_BIT (ULL(1) << 25)
271#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100272#define SCTLR_EnDA_BIT (ULL(1) << 27)
273#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000274#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100275#define SCTLR_BT0_BIT (ULL(1) << 35)
276#define SCTLR_BT1_BIT (ULL(1) << 36)
277#define SCTLR_BT_BIT (ULL(1) << 36)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000278#define SCTLR_DSSBS_BIT (ULL(1) << 44)
David Cunadofee86532017-04-13 22:38:29 +0100279#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280
Achin Gupta4f6ad662013-10-25 09:08:21 +0100281/* CPACR_El1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700282#define CPACR_EL1_FPEN(x) ((x) << 20)
283#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
284#define CPACR_EL1_FP_TRAP_ALL U(0x2)
285#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100286
287/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700288#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Soby Mathew830f0ad2019-07-12 09:23:38 +0100289#define SCR_ATA_BIT (U(1) << 26)
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000290#define SCR_FIEN_BIT (U(1) << 21)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100291#define SCR_API_BIT (U(1) << 17)
292#define SCR_APK_BIT (U(1) << 16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700293#define SCR_TWE_BIT (U(1) << 13)
294#define SCR_TWI_BIT (U(1) << 12)
295#define SCR_ST_BIT (U(1) << 11)
296#define SCR_RW_BIT (U(1) << 10)
297#define SCR_SIF_BIT (U(1) << 9)
298#define SCR_HCE_BIT (U(1) << 8)
299#define SCR_SMD_BIT (U(1) << 7)
300#define SCR_EA_BIT (U(1) << 3)
301#define SCR_FIQ_BIT (U(1) << 2)
302#define SCR_IRQ_BIT (U(1) << 1)
303#define SCR_NS_BIT (U(1) << 0)
304#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunadofee86532017-04-13 22:38:29 +0100305#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
David Cunadofee86532017-04-13 22:38:29 +0100307/* MDCR_EL3 definitions */
dp-arm595d0d52017-02-08 11:51:50 +0000308#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000309#define MDCR_SPD32_LEGACY ULL(0x0)
310#define MDCR_SPD32_DISABLE ULL(0x2)
311#define MDCR_SPD32_ENABLE ULL(0x3)
312#define MDCR_SDD_BIT (ULL(1) << 16)
dp-armee3457b2017-05-23 09:32:49 +0100313#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000314#define MDCR_NSPB_EL1 ULL(0x3)
315#define MDCR_TDOSA_BIT (ULL(1) << 10)
316#define MDCR_TDA_BIT (ULL(1) << 9)
317#define MDCR_TPM_BIT (ULL(1) << 6)
318#define MDCR_SCCD_BIT (ULL(1) << 23)
319#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000320
David Cunadofee86532017-04-13 22:38:29 +0100321/* MDCR_EL2 definitions */
dp-armee3457b2017-05-23 09:32:49 +0100322#define MDCR_EL2_TPMS (U(1) << 14)
323#define MDCR_EL2_E2PB(x) ((x) << 12)
324#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100325#define MDCR_EL2_TDRA_BIT (U(1) << 11)
326#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
327#define MDCR_EL2_TDA_BIT (U(1) << 9)
328#define MDCR_EL2_TDE_BIT (U(1) << 8)
329#define MDCR_EL2_HPME_BIT (U(1) << 7)
330#define MDCR_EL2_TPM_BIT (U(1) << 6)
331#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
332#define MDCR_EL2_RESET_VAL U(0x0)
333
334/* HSTR_EL2 definitions */
335#define HSTR_EL2_RESET_VAL U(0x0)
336#define HSTR_EL2_T_MASK U(0xff)
337
338/* CNTHP_CTL_EL2 definitions */
339#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
340#define CNTHP_CTL_RESET_VAL U(0x0)
341
342/* VTTBR_EL2 definitions */
343#define VTTBR_RESET_VAL ULL(0x0)
344#define VTTBR_VMID_MASK ULL(0xff)
345#define VTTBR_VMID_SHIFT U(48)
346#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
347#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000348
Achin Gupta4f6ad662013-10-25 09:08:21 +0100349/* HCR definitions */
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100350#define HCR_API_BIT (ULL(1) << 41)
351#define HCR_APK_BIT (ULL(1) << 40)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000352#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700353#define HCR_RW_SHIFT U(31)
354#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100355#define HCR_AMO_BIT (ULL(1) << 5)
356#define HCR_IMO_BIT (ULL(1) << 4)
357#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100358
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100359/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700360#define ISR_A_SHIFT U(8)
361#define ISR_I_SHIFT U(7)
362#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100363
Achin Gupta4f6ad662013-10-25 09:08:21 +0100364/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100365#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700366#define EVNTEN_BIT (U(1) << 2)
367#define EL1PCEN_BIT (U(1) << 1)
368#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100369
370/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700371#define EL0PTEN_BIT (U(1) << 9)
372#define EL0VTEN_BIT (U(1) << 8)
373#define EL0PCTEN_BIT (U(1) << 0)
374#define EL0VCTEN_BIT (U(1) << 1)
375#define EVNTEN_BIT (U(1) << 2)
376#define EVNTDIR_BIT (U(1) << 3)
377#define EVNTI_SHIFT U(4)
378#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100379
380/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700381#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100382#define TAM_BIT (U(1) << 30)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700383#define TTA_BIT (U(1) << 20)
384#define TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100385#define CPTR_EZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100386#define CPTR_EL3_RESET_VAL U(0x0)
387
388/* CPTR_EL2 definitions */
389#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
390#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100391#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100392#define CPTR_EL2_TTA_BIT (U(1) << 20)
393#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100394#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100395#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100396
397/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700398#define DAIF_FIQ_BIT (U(1) << 0)
399#define DAIF_IRQ_BIT (U(1) << 1)
400#define DAIF_ABT_BIT (U(1) << 2)
401#define DAIF_DBG_BIT (U(1) << 3)
402#define SPSR_DAIF_SHIFT U(6)
403#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100404
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700405#define SPSR_AIF_SHIFT U(6)
406#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100407
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700408#define SPSR_E_SHIFT U(9)
409#define SPSR_E_MASK U(0x1)
410#define SPSR_E_LITTLE U(0x0)
411#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100412
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700413#define SPSR_T_SHIFT U(5)
414#define SPSR_T_MASK U(0x1)
415#define SPSR_T_ARM U(0x0)
416#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100417
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000418#define SPSR_M_SHIFT U(4)
419#define SPSR_M_MASK U(0x1)
420#define SPSR_M_AARCH64 U(0x0)
421#define SPSR_M_AARCH32 U(0x1)
422
John Tsichritzis55534172019-07-23 11:12:41 +0100423#define SPSR_SSBS_BIT_AARCH64 BIT_64(12)
424#define SPSR_SSBS_BIT_AARCH32 BIT_64(23)
425
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100426#define DISABLE_ALL_EXCEPTIONS \
427 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
428
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000429#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
430
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000431/*
432 * RMR_EL3 definitions
433 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700434#define RMR_EL3_RR_BIT (U(1) << 1)
435#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000436
437/*
438 * HI-VECTOR address for AArch32 state
439 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000440#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100441
442/*
443 * TCR defintions
444 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000445#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100446#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700447#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100448#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700449#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700450
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100451#define TCR_TxSZ_MIN ULL(16)
452#define TCR_TxSZ_MAX ULL(39)
Sathees Balya74155972019-01-25 11:36:01 +0000453#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100454
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000455#define TCR_T0SZ_SHIFT U(0)
456#define TCR_T1SZ_SHIFT U(16)
457
Lin Ma741a3822014-06-27 16:56:30 -0700458/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100459#define TCR_PS_BITS_4GB ULL(0x0)
460#define TCR_PS_BITS_64GB ULL(0x1)
461#define TCR_PS_BITS_1TB ULL(0x2)
462#define TCR_PS_BITS_4TB ULL(0x3)
463#define TCR_PS_BITS_16TB ULL(0x4)
464#define TCR_PS_BITS_256TB ULL(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100465
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700466#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
467#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
468#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
469#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
470#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
471#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100472
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100473#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
474#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
475#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
476#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100477
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100478#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
479#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
480#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
481#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100482
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100483#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
484#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
485#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100486
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000487#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
488#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
489#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
490#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
491
492#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
493#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
494#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
495#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
496
497#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
498#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
499#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
500
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100501#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100502#define TCR_TG0_MASK ULL(3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100503#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
504#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
505#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
506
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000507#define TCR_TG1_SHIFT U(30)
508#define TCR_TG1_MASK ULL(3)
509#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
510#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
511#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
512
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100513#define TCR_EPD0_BIT (ULL(1) << 7)
514#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100515
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700516#define MODE_SP_SHIFT U(0x0)
517#define MODE_SP_MASK U(0x1)
518#define MODE_SP_EL0 U(0x0)
519#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100520
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700521#define MODE_RW_SHIFT U(0x4)
522#define MODE_RW_MASK U(0x1)
523#define MODE_RW_64 U(0x0)
524#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100525
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700526#define MODE_EL_SHIFT U(0x2)
527#define MODE_EL_MASK U(0x3)
528#define MODE_EL3 U(0x3)
529#define MODE_EL2 U(0x2)
530#define MODE_EL1 U(0x1)
531#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100532
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700533#define MODE32_SHIFT U(0)
534#define MODE32_MASK U(0xf)
535#define MODE32_usr U(0x0)
536#define MODE32_fiq U(0x1)
537#define MODE32_irq U(0x2)
538#define MODE32_svc U(0x3)
539#define MODE32_mon U(0x6)
540#define MODE32_abt U(0x7)
541#define MODE32_hyp U(0xa)
542#define MODE32_und U(0xb)
543#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100544
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100545#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
546#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
547#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
548#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100549
John Tsichritzis55534172019-07-23 11:12:41 +0100550#define SPSR_64(el, sp, daif) \
551 (((MODE_RW_64 << MODE_RW_SHIFT) | \
552 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
553 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
554 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
555 (~(SPSR_SSBS_BIT_AARCH64)))
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100556
557#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzis55534172019-07-23 11:12:41 +0100558 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700559 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
560 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
561 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzis55534172019-07-23 11:12:41 +0100562 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
563 (~(SPSR_SSBS_BIT_AARCH32)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100564
Dan Handley0cdebbd2015-03-30 17:15:16 +0100565/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100566 * TTBR Definitions
567 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100568#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100569
570/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100571 * CTR_EL0 definitions
572 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700573#define CTR_CWG_SHIFT U(24)
574#define CTR_CWG_MASK U(0xf)
575#define CTR_ERG_SHIFT U(20)
576#define CTR_ERG_MASK U(0xf)
577#define CTR_DMINLINE_SHIFT U(16)
578#define CTR_DMINLINE_MASK U(0xf)
579#define CTR_L1IP_SHIFT U(14)
580#define CTR_L1IP_MASK U(0x3)
581#define CTR_IMINLINE_SHIFT U(0)
582#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100583
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700584#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100585
Achin Gupta405406d2014-05-09 12:00:17 +0100586/* Physical timer control register bit fields shifts and masks */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700587#define CNTP_CTL_ENABLE_SHIFT U(0)
588#define CNTP_CTL_IMASK_SHIFT U(1)
589#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100590
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700591#define CNTP_CTL_ENABLE_MASK U(1)
592#define CNTP_CTL_IMASK_MASK U(1)
593#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100594
Achin Gupta4f6ad662013-10-25 09:08:21 +0100595/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700596#define ESR_EC_SHIFT U(26)
597#define ESR_EC_MASK U(0x3f)
598#define ESR_EC_LENGTH U(6)
599#define EC_UNKNOWN U(0x0)
600#define EC_WFE_WFI U(0x1)
601#define EC_AARCH32_CP15_MRC_MCR U(0x3)
602#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
603#define EC_AARCH32_CP14_MRC_MCR U(0x5)
604#define EC_AARCH32_CP14_LDC_STC U(0x6)
605#define EC_FP_SIMD U(0x7)
606#define EC_AARCH32_CP10_MRC U(0x8)
607#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
608#define EC_ILLEGAL U(0xe)
609#define EC_AARCH32_SVC U(0x11)
610#define EC_AARCH32_HVC U(0x12)
611#define EC_AARCH32_SMC U(0x13)
612#define EC_AARCH64_SVC U(0x15)
613#define EC_AARCH64_HVC U(0x16)
614#define EC_AARCH64_SMC U(0x17)
615#define EC_AARCH64_SYS U(0x18)
616#define EC_IABORT_LOWER_EL U(0x20)
617#define EC_IABORT_CUR_EL U(0x21)
618#define EC_PC_ALIGN U(0x22)
619#define EC_DABORT_LOWER_EL U(0x24)
620#define EC_DABORT_CUR_EL U(0x25)
621#define EC_SP_ALIGN U(0x26)
622#define EC_AARCH32_FP U(0x28)
623#define EC_AARCH64_FP U(0x2c)
624#define EC_SERROR U(0x2f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100625
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000626/*
627 * External Abort bit in Instruction and Data Aborts synchronous exception
628 * syndromes.
629 */
630#define ESR_ISS_EABORT_EA_BIT U(9)
631
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700632#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100633
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800634/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700635#define RMR_RESET_REQUEST_SHIFT U(0x1)
636#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800637
Dan Handleyed6ff952014-05-14 17:44:19 +0100638/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000639 * Definitions of register offsets, fields and macros for CPU system
640 * instructions.
641 ******************************************************************************/
642
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700643#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000644#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
645#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
646
647/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100648 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
649 * system level implementation of the Generic Timer.
650 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100651#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700652#define CNTNSAR U(0x4)
653#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +0100654
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700655#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
656#define CNTACR_RPCT_SHIFT U(0x0)
657#define CNTACR_RVCT_SHIFT U(0x1)
658#define CNTACR_RFRQ_SHIFT U(0x2)
659#define CNTACR_RVOFF_SHIFT U(0x3)
660#define CNTACR_RWVT_SHIFT U(0x4)
661#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +0100662
Soby Mathew2d9f7952018-06-11 16:21:30 +0100663/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000664 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100665 * system level implementation of the Generic Timer.
666 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000667/* Physical Count register. */
668#define CNTPCT_LO U(0x0)
669/* Counter Frequency register. */
670#define CNTBASEN_CNTFRQ U(0x10)
671/* Physical Timer CompareValue register. */
672#define CNTP_CVAL_LO U(0x20)
673/* Physical Timer Control register. */
674#define CNTP_CTL U(0x2c)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100675
David Cunado5f55e282016-10-31 17:37:34 +0000676/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +0100677#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700678#define PMCR_EL0_N_SHIFT U(11)
679#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000680#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
David Cunado4168f2f2017-10-02 17:41:39 +0100681#define PMCR_EL0_LC_BIT (U(1) << 6)
682#define PMCR_EL0_DP_BIT (U(1) << 5)
683#define PMCR_EL0_X_BIT (U(1) << 4)
684#define PMCR_EL0_D_BIT (U(1) << 3)
David Cunado5f55e282016-10-31 17:37:34 +0000685
Isla Mitchell02c63072017-07-21 14:44:36 +0100686/*******************************************************************************
David Cunadoce88eee2017-10-20 11:30:57 +0100687 * Definitions for system register interface to SVE
688 ******************************************************************************/
689#define ZCR_EL3 S3_6_C1_C2_0
690#define ZCR_EL2 S3_4_C1_C2_0
691
692/* ZCR_EL3 definitions */
693#define ZCR_EL3_LEN_MASK U(0xf)
694
695/* ZCR_EL2 definitions */
696#define ZCR_EL2_LEN_MASK U(0xf)
697
698/*******************************************************************************
Isla Mitchell02c63072017-07-21 14:44:36 +0100699 * Definitions of MAIR encodings for device and normal memory
700 ******************************************************************************/
701/*
702 * MAIR encodings for device memory attributes.
703 */
704#define MAIR_DEV_nGnRnE ULL(0x0)
705#define MAIR_DEV_nGnRE ULL(0x4)
706#define MAIR_DEV_nGRE ULL(0x8)
707#define MAIR_DEV_GRE ULL(0xc)
708
709/*
710 * MAIR encodings for normal memory attributes.
711 *
712 * Cache Policy
713 * WT: Write Through
714 * WB: Write Back
715 * NC: Non-Cacheable
716 *
717 * Transient Hint
718 * NTR: Non-Transient
719 * TR: Transient
720 *
721 * Allocation Policy
722 * RA: Read Allocate
723 * WA: Write Allocate
724 * RWA: Read and Write Allocate
725 * NA: No Allocation
726 */
727#define MAIR_NORM_WT_TR_WA ULL(0x1)
728#define MAIR_NORM_WT_TR_RA ULL(0x2)
729#define MAIR_NORM_WT_TR_RWA ULL(0x3)
730#define MAIR_NORM_NC ULL(0x4)
731#define MAIR_NORM_WB_TR_WA ULL(0x5)
732#define MAIR_NORM_WB_TR_RA ULL(0x6)
733#define MAIR_NORM_WB_TR_RWA ULL(0x7)
734#define MAIR_NORM_WT_NTR_NA ULL(0x8)
735#define MAIR_NORM_WT_NTR_WA ULL(0x9)
736#define MAIR_NORM_WT_NTR_RA ULL(0xa)
737#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
738#define MAIR_NORM_WB_NTR_NA ULL(0xc)
739#define MAIR_NORM_WB_NTR_WA ULL(0xd)
740#define MAIR_NORM_WB_NTR_RA ULL(0xe)
741#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
742
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100743#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +0100744
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100745#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
746 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +0100747
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100748/* PAR_EL1 fields */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100749#define PAR_F_SHIFT U(0)
750#define PAR_F_MASK ULL(0x1)
751#define PAR_ADDR_SHIFT U(12)
752#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100753
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100754/*******************************************************************************
755 * Definitions for system register interface to SPE
756 ******************************************************************************/
757#define PMBLIMITR_EL1 S3_0_C9_C10_0
758
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100759/*******************************************************************************
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100760 * Definitions for system register interface to MPAM
761 ******************************************************************************/
762#define MPAMIDR_EL1 S3_0_C10_C4_4
763#define MPAM2_EL2 S3_4_C10_C5_0
764#define MPAMHCR_EL2 S3_4_C10_C4_0
765#define MPAM3_EL3 S3_6_C10_C5_0
766
767/*******************************************************************************
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100768 * Definitions for system register interface to AMU for ARMv8.4 onwards
769 ******************************************************************************/
770#define AMCR_EL0 S3_3_C13_C2_0
771#define AMCFGR_EL0 S3_3_C13_C2_1
772#define AMCGCR_EL0 S3_3_C13_C2_2
773#define AMUSERENR_EL0 S3_3_C13_C2_3
774#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
775#define AMCNTENSET0_EL0 S3_3_C13_C2_5
776#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
777#define AMCNTENSET1_EL0 S3_3_C13_C3_1
778
779/* Activity Monitor Group 0 Event Counter Registers */
780#define AMEVCNTR00_EL0 S3_3_C13_C4_0
781#define AMEVCNTR01_EL0 S3_3_C13_C4_1
782#define AMEVCNTR02_EL0 S3_3_C13_C4_2
783#define AMEVCNTR03_EL0 S3_3_C13_C4_3
784
785/* Activity Monitor Group 0 Event Type Registers */
786#define AMEVTYPER00_EL0 S3_3_C13_C6_0
787#define AMEVTYPER01_EL0 S3_3_C13_C6_1
788#define AMEVTYPER02_EL0 S3_3_C13_C6_2
789#define AMEVTYPER03_EL0 S3_3_C13_C6_3
790
Dimitris Papastamos525c37a2017-11-13 09:49:45 +0000791/* Activity Monitor Group 1 Event Counter Registers */
792#define AMEVCNTR10_EL0 S3_3_C13_C12_0
793#define AMEVCNTR11_EL0 S3_3_C13_C12_1
794#define AMEVCNTR12_EL0 S3_3_C13_C12_2
795#define AMEVCNTR13_EL0 S3_3_C13_C12_3
796#define AMEVCNTR14_EL0 S3_3_C13_C12_4
797#define AMEVCNTR15_EL0 S3_3_C13_C12_5
798#define AMEVCNTR16_EL0 S3_3_C13_C12_6
799#define AMEVCNTR17_EL0 S3_3_C13_C12_7
800#define AMEVCNTR18_EL0 S3_3_C13_C13_0
801#define AMEVCNTR19_EL0 S3_3_C13_C13_1
802#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
803#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
804#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
805#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
806#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
807#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
808
809/* Activity Monitor Group 1 Event Type Registers */
810#define AMEVTYPER10_EL0 S3_3_C13_C14_0
811#define AMEVTYPER11_EL0 S3_3_C13_C14_1
812#define AMEVTYPER12_EL0 S3_3_C13_C14_2
813#define AMEVTYPER13_EL0 S3_3_C13_C14_3
814#define AMEVTYPER14_EL0 S3_3_C13_C14_4
815#define AMEVTYPER15_EL0 S3_3_C13_C14_5
816#define AMEVTYPER16_EL0 S3_3_C13_C14_6
817#define AMEVTYPER17_EL0 S3_3_C13_C14_7
818#define AMEVTYPER18_EL0 S3_3_C13_C15_0
819#define AMEVTYPER19_EL0 S3_3_C13_C15_1
820#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
821#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
822#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
823#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
824#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
825#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
826
827/* AMCGCR_EL0 definitions */
828#define AMCGCR_EL0_CG1NC_SHIFT U(8)
829#define AMCGCR_EL0_CG1NC_LENGTH U(8)
830#define AMCGCR_EL0_CG1NC_MASK U(0xff)
831
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100832/* MPAM register definitions */
833#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourtbdfa1032019-02-11 11:25:50 +0000834#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
835
836#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
837#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100838
839#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
840
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100841/*******************************************************************************
842 * RAS system registers
Sathees Balya0911df12018-12-06 13:33:24 +0000843 ******************************************************************************/
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100844#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100845#define DISR_A_BIT U(31)
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100846
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000847#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100848#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000849
850#define ERRSELR_EL1 S3_0_C5_C3_1
851
852/* System register access to Standard Error Record registers */
853#define ERXFR_EL1 S3_0_C5_C4_0
854#define ERXCTLR_EL1 S3_0_C5_C4_1
855#define ERXSTATUS_EL1 S3_0_C5_C4_2
856#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000857#define ERXPFGF_EL1 S3_0_C5_C4_4
858#define ERXPFGCTL_EL1 S3_0_C5_C4_5
859#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros82ef8bf2018-08-30 13:52:23 +0200860#define ERXMISC0_EL1 S3_0_C5_C5_0
861#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000862
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000863#define ERXCTLR_ED_BIT (U(1) << 0)
864#define ERXCTLR_UE_BIT (U(1) << 4)
865
866#define ERXPFGCTL_UC_BIT (U(1) << 1)
867#define ERXPFGCTL_UEU_BIT (U(1) << 2)
868#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
869
870/*******************************************************************************
871 * Armv8.3 Pointer Authentication Registers
Sathees Balya0911df12018-12-06 13:33:24 +0000872 ******************************************************************************/
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000873#define APIAKeyLo_EL1 S3_0_C2_C1_0
874#define APIAKeyHi_EL1 S3_0_C2_C1_1
875#define APIBKeyLo_EL1 S3_0_C2_C1_2
876#define APIBKeyHi_EL1 S3_0_C2_C1_3
877#define APDAKeyLo_EL1 S3_0_C2_C2_0
878#define APDAKeyHi_EL1 S3_0_C2_C2_1
879#define APDBKeyLo_EL1 S3_0_C2_C2_2
880#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000881#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000882#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000883
Sathees Balya0911df12018-12-06 13:33:24 +0000884/*******************************************************************************
885 * Armv8.4 Data Independent Timing Registers
886 ******************************************************************************/
887#define DIT S3_3_C4_C2_5
888#define DIT_BIT BIT(24)
889
John Tsichritzis1f9ff492019-03-04 16:41:26 +0000890/*******************************************************************************
891 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
892 ******************************************************************************/
893#define SSBS S3_3_C4_C2_6
894
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100895#endif /* ARCH_H */