blob: f3bccc47c1653369f8640b427ce7400ecaa00a70 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathew3dc3cad2022-11-11 18:45:11 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekar423045d2022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoud4e25032021-09-08 12:40:24 +020082#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000083#define ICC_SRE_EL1 S3_0_C12_C12_5
84#define ICC_SRE_EL2 S3_4_C12_C9_5
85#define ICC_SRE_EL3 S3_6_C12_C12_5
86#define ICC_CTLR_EL1 S3_0_C12_C12_4
87#define ICC_CTLR_EL3 S3_6_C12_C12_4
88#define ICC_PMR_EL1 S3_0_C4_C6_0
89#define ICC_RPR_EL1 S3_0_C12_C11_3
90#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
91#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
92#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
93#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
94#define ICC_IAR0_EL1 S3_0_c12_c8_0
95#define ICC_IAR1_EL1 S3_0_c12_c12_0
96#define ICC_EOIR0_EL1 S3_0_c12_c8_1
97#define ICC_EOIR1_EL1 S3_0_c12_c12_1
98#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010099
100/*******************************************************************************
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000101 * Definitions for EL2 system registers for save/restore routine
102 ******************************************************************************/
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000110#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000111#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekar423045d2022-05-25 12:45:22 +0100112#define MPAMVPM0_EL2 S3_4_C10_C6_0
113#define MPAMVPM1_EL2 S3_4_C10_C6_1
114#define MPAMVPM2_EL2 S3_4_C10_C6_2
115#define MPAMVPM3_EL2 S3_4_C10_C6_3
116#define MPAMVPM4_EL2 S3_4_C10_C6_4
117#define MPAMVPM5_EL2 S3_4_C10_C6_5
118#define MPAMVPM6_EL2 S3_4_C10_C6_6
119#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000120#define MPAMVPMV_EL2 S3_4_C10_C4_1
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000121#define TRFCR_EL2 S3_4_C1_C2_1
Andre Przywaraedc449d2023-01-27 14:09:20 +0000122#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000123#define PMSCR_EL2 S3_4_C9_C9_0
124#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywara98908b32022-11-17 16:42:09 +0000125#define CONTEXTIDR_EL2 S3_4_C13_C0_1
126#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000127
128/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000129 * Generic timer memory mapped registers & offsets
130 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700131#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +0200132#define CNTCV_OFF U(0x008)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700133#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000134
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700135#define CNTCR_EN (U(1) << 0)
136#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100137#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000138
139/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140 * System register bit definitions
141 ******************************************************************************/
142/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700143#define LOUIS_SHIFT U(21)
144#define LOC_SHIFT U(24)
Alexei Fedorova95a5892019-07-29 17:22:53 +0100145#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700146#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700149#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100150
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100151/* Data cache set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700152#define DCISW U(0x0)
153#define DCCISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000154#if ERRATA_A53_827319
155#define DCCSW DCCISW
156#else
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700157#define DCCSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000158#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159
160/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000161#define ID_AA64PFR0_EL0_SHIFT U(0)
162#define ID_AA64PFR0_EL1_SHIFT U(4)
163#define ID_AA64PFR0_EL2_SHIFT U(8)
164#define ID_AA64PFR0_EL3_SHIFT U(12)
165
166#define ID_AA64PFR0_AMU_SHIFT U(44)
167#define ID_AA64PFR0_AMU_MASK ULL(0xf)
168#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
169#define ID_AA64PFR0_AMU_V1 ULL(0x1)
170#define ID_AA64PFR0_AMU_V1P1 U(0x2)
171
172#define ID_AA64PFR0_ELX_MASK ULL(0xf)
173
174#define ID_AA64PFR0_GIC_SHIFT U(24)
175#define ID_AA64PFR0_GIC_WIDTH U(4)
176#define ID_AA64PFR0_GIC_MASK ULL(0xf)
177
178#define ID_AA64PFR0_SVE_SHIFT U(32)
179#define ID_AA64PFR0_SVE_MASK ULL(0xf)
180#define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1)
181#define ID_AA64PFR0_SVE_LENGTH U(4)
182
183#define ID_AA64PFR0_SEL2_SHIFT U(36)
184#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
185
186#define ID_AA64PFR0_MPAM_SHIFT U(40)
187#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
188
189#define ID_AA64PFR0_DIT_SHIFT U(48)
190#define ID_AA64PFR0_DIT_MASK ULL(0xf)
191#define ID_AA64PFR0_DIT_LENGTH U(4)
192#define ID_AA64PFR0_DIT_SUPPORTED U(1)
193
194#define ID_AA64PFR0_CSV2_SHIFT U(56)
195#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
196#define ID_AA64PFR0_CSV2_LENGTH U(4)
197#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
198
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500199#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
200#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
201#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
202#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
203#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000205#define ID_AA64PFR0_RAS_SHIFT U(28)
206#define ID_AA64PFR0_RAS_MASK ULL(0xf)
207#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
208#define ID_AA64PFR0_RAS_LENGTH U(4)
209
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100210/* Exception level handling */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100211#define EL_IMPL_NONE ULL(0)
212#define EL_IMPL_A64ONLY ULL(1)
213#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000214
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100215/* ID_AA64DFR0_EL1.TraceVer definitions */
216#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
217#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
218#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
219#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100220#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
221#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
222#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
223#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100224
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100225/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000226#define ID_AA64DFR0_PMS_SHIFT U(32)
227#define ID_AA64DFR0_PMS_MASK ULL(0xf)
228#define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1)
229#define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0)
Achin Gupta92712a52015-09-03 14:18:02 +0100230
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100231/* ID_AA64DFR0_EL1.TraceBuffer definitions */
232#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
233#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
234#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
235
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000236/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
237#define ID_AA64DFR0_MTPMU_SHIFT U(48)
238#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
239#define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1)
240
johpow0181865962022-01-28 17:06:20 -0600241/* ID_AA64DFR0_EL1.BRBE definitions */
242#define ID_AA64DFR0_BRBE_SHIFT U(52)
243#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
244#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
245
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000246/* ID_AA64ISAR0_EL1 definitions */
johpow019baade32021-07-08 14:14:00 -0500247#define ID_AA64ISAR0_RNDR_SHIFT U(60)
248#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000249
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000250/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000251#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
252
253#define ID_AA64ISAR1_GPI_SHIFT U(28)
254#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
255#define ID_AA64ISAR1_GPA_SHIFT U(24)
256#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
257
258#define ID_AA64ISAR1_API_SHIFT U(8)
259#define ID_AA64ISAR1_API_MASK ULL(0xf)
260#define ID_AA64ISAR1_APA_SHIFT U(4)
261#define ID_AA64ISAR1_APA_MASK ULL(0xf)
262
263#define ID_AA64ISAR1_SB_SHIFT U(36)
264#define ID_AA64ISAR1_SB_MASK ULL(0xf)
265#define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1)
266#define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000267
Juan Pablo Condee089a172022-06-29 17:44:43 -0400268/* ID_AA64ISAR2_EL1 definitions */
269#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
270
271#define ID_AA64ISAR2_GPA3_SHIFT U(8)
272#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
273
274#define ID_AA64ISAR2_APA3_SHIFT U(12)
275#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
276
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000277/* ID_AA64MMFR0_EL1 definitions */
278#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
279#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
280
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700281#define PARANGE_0000 U(32)
282#define PARANGE_0001 U(36)
283#define PARANGE_0010 U(40)
284#define PARANGE_0011 U(42)
285#define PARANGE_0100 U(44)
286#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000287#define PARANGE_0110 U(52)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000288
Jimmy Brisson83573892020-04-16 10:48:02 -0500289#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
290#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
291#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
292#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
293#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
294
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500295#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
296#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
297#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
298#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
299
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100300#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100301#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
302#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +0100303#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100304#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100305
306#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100307#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
308#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
309#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100310
311#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100312#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
313#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
314#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino8c8107e2023-05-03 12:16:11 +0100315#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100316
johpow013e24c162020-04-22 14:05:13 -0500317/* ID_AA64MMFR1_EL1 definitions */
318#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
319#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
320#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
321#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
322
Alexei Fedorovc082f032020-11-25 14:07:05 +0000323#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
324#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
325#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
326#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
327#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
328#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
329
Daniel Boulby44b43332020-11-25 16:36:46 +0000330#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
331#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
332
johpow019baade32021-07-08 14:14:00 -0500333#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
334#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
335#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
336#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
johpow01f91e59f2021-08-04 19:38:18 -0500337
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000338/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000339#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balya74155972019-01-25 11:36:01 +0000340
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000341#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
342#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balya74155972019-01-25 11:36:01 +0000343
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000344#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
345#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
346#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
347
348#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
349#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
johpow0174b7e442021-12-01 13:18:30 -0600350
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000351#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
352#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
353#define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0)
354#define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1)
355#define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2)
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000356
Mark Brownc37eee72023-03-14 20:13:03 +0000357/* ID_AA64MMFR3_EL1 definitions */
358#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
359
Mark Brown293a6612023-03-14 20:48:43 +0000360#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
361#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
362
363#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
364#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
365
366#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
367#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
368
369#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
370#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
371
Mark Brownc37eee72023-03-14 20:13:03 +0000372#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
373#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
374
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000375/* ID_AA64PFR1_EL1 definitions */
Mark Brown326f2952023-03-14 21:33:04 +0000376#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
377#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
378
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000379#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
380#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
381
382#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
383
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100384#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
385#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
386
387#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
388
Soby Mathew830f0ad2019-07-12 09:23:38 +0100389#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
390#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
391
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400392#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
393#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
394
395#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
396#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
397
Andre Przywara870627e2023-01-27 12:25:49 +0000398#define VDISR_EL2 S3_4_C12_C1_1
399#define VSESR_EL2 S3_4_C5_C2_3
400
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000401/* Memory Tagging Extension is not implemented */
402#define MTE_UNIMPLEMENTED U(0)
403/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
404#define MTE_IMPLEMENTED_EL0 U(1)
405/* FEAT_MTE2: Full MTE is implemented */
406#define MTE_IMPLEMENTED_ELX U(2)
407/*
408 * FEAT_MTE3: MTE is implemented with support for
409 * asymmetric Tag Check Fault handling
410 */
411#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathew830f0ad2019-07-12 09:23:38 +0100412
Alexei Fedorov19933552020-05-26 13:16:41 +0100413#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
414#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
415
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000416#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
417#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
418#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
419#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +0000420#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow019baade32021-07-08 14:14:00 -0500421
Achin Gupta4f6ad662013-10-25 09:08:21 +0100422/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700423#define ID_PFR1_VIRTEXT_SHIFT U(12)
424#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz34235a32018-07-11 16:45:49 +0100425#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100426 & ID_PFR1_VIRTEXT_MASK)
427
428/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100429#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700430 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
431 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100432
John Powella5c66362020-03-20 14:21:05 -0500433#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
434 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorovc082f032020-11-25 14:07:05 +0000435
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200436#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700437 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
438 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200439
David Cunadofee86532017-04-13 22:38:29 +0100440#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
441 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
442 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
443
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000444#define SCTLR_M_BIT (ULL(1) << 0)
445#define SCTLR_A_BIT (ULL(1) << 1)
446#define SCTLR_C_BIT (ULL(1) << 2)
447#define SCTLR_SA_BIT (ULL(1) << 3)
448#define SCTLR_SA0_BIT (ULL(1) << 4)
449#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000450#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000451#define SCTLR_ITD_BIT (ULL(1) << 7)
452#define SCTLR_SED_BIT (ULL(1) << 8)
453#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000454#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
455#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000456#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100457#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000458#define SCTLR_DZE_BIT (ULL(1) << 14)
459#define SCTLR_UCT_BIT (ULL(1) << 15)
460#define SCTLR_NTWI_BIT (ULL(1) << 16)
461#define SCTLR_NTWE_BIT (ULL(1) << 18)
462#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000463#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000464#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000465#define SCTLR_EIS_BIT (ULL(1) << 22)
466#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000467#define SCTLR_E0E_BIT (ULL(1) << 24)
468#define SCTLR_EE_BIT (ULL(1) << 25)
469#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100470#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000471#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
472#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100473#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000474#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100475#define SCTLR_BT0_BIT (ULL(1) << 35)
476#define SCTLR_BT1_BIT (ULL(1) << 36)
477#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000478#define SCTLR_ITFSB_BIT (ULL(1) << 37)
479#define SCTLR_TCF0_SHIFT U(38)
480#define SCTLR_TCF0_MASK ULL(3)
johpow019baade32021-07-08 14:14:00 -0500481#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000482
483/* Tag Check Faults in EL0 have no effect on the PE */
484#define SCTLR_TCF0_NO_EFFECT U(0)
485/* Tag Check Faults in EL0 cause a synchronous exception */
486#define SCTLR_TCF0_SYNC U(1)
487/* Tag Check Faults in EL0 are asynchronously accumulated */
488#define SCTLR_TCF0_ASYNC U(2)
489/*
490 * Tag Check Faults in EL0 cause a synchronous exception on reads,
491 * and are asynchronously accumulated on writes
492 */
493#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
494
495#define SCTLR_TCF_SHIFT U(40)
496#define SCTLR_TCF_MASK ULL(3)
497
498/* Tag Check Faults in EL1 have no effect on the PE */
499#define SCTLR_TCF_NO_EFFECT U(0)
500/* Tag Check Faults in EL1 cause a synchronous exception */
501#define SCTLR_TCF_SYNC U(1)
502/* Tag Check Faults in EL1 are asynchronously accumulated */
503#define SCTLR_TCF_ASYNC U(2)
504/*
505 * Tag Check Faults in EL1 cause a synchronous exception on reads,
506 * and are asynchronously accumulated on writes
507 */
508#define SCTLR_TCF_SYNCR_ASYNCW U(3)
509
510#define SCTLR_ATA0_BIT (ULL(1) << 42)
511#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby44b43332020-11-25 16:36:46 +0000512#define SCTLR_DSSBS_SHIFT U(44)
513#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000514#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
515#define SCTLR_TWEDEL_SHIFT U(46)
516#define SCTLR_TWEDEL_MASK ULL(0xf)
517#define SCTLR_EnASR_BIT (ULL(1) << 54)
518#define SCTLR_EnAS0_BIT (ULL(1) << 55)
519#define SCTLR_EnALS_BIT (ULL(1) << 56)
520#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunadofee86532017-04-13 22:38:29 +0100521#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100522
Alexei Fedorovc082f032020-11-25 14:07:05 +0000523/* CPACR_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700524#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissoned202072020-08-04 16:18:52 -0500525#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
526#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
527#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +0000528#define CPACR_EL1_SMEN_SHIFT U(24)
529#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100530
531/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700532#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500533#define SCR_NSE_SHIFT U(62)
534#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
535#define SCR_GPF_BIT (UL(1) << 48)
johpow013e24c162020-04-22 14:05:13 -0500536#define SCR_TWEDEL_SHIFT U(30)
537#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown293a6612023-03-14 20:48:43 +0000538#define SCR_PIEN_BIT (UL(1) << 45)
Mark Brownc37eee72023-03-14 20:13:03 +0000539#define SCR_TCR2EN_BIT (UL(1) << 43)
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400540#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown326f2952023-03-14 21:33:04 +0000541#define SCR_GCSEn_BIT (UL(1) << 39)
johpow019baade32021-07-08 14:14:00 -0500542#define SCR_HXEn_BIT (UL(1) << 38)
543#define SCR_ENTP2_SHIFT U(41)
544#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
John Powellcc799272022-03-29 00:25:59 -0500545#define SCR_AMVOFFEN_SHIFT U(35)
546#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow013e24c162020-04-22 14:05:13 -0500547#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01fa59c6f2020-10-02 13:41:11 -0500548#define SCR_ECVEN_BIT (UL(1) << 28)
549#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissoned202072020-08-04 16:18:52 -0500550#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500551#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissoned202072020-08-04 16:18:52 -0500552#define SCR_FIEN_BIT (UL(1) << 21)
553#define SCR_EEL2_BIT (UL(1) << 18)
554#define SCR_API_BIT (UL(1) << 17)
555#define SCR_APK_BIT (UL(1) << 16)
556#define SCR_TERR_BIT (UL(1) << 15)
557#define SCR_TWE_BIT (UL(1) << 13)
558#define SCR_TWI_BIT (UL(1) << 12)
559#define SCR_ST_BIT (UL(1) << 11)
560#define SCR_RW_BIT (UL(1) << 10)
561#define SCR_SIF_BIT (UL(1) << 9)
562#define SCR_HCE_BIT (UL(1) << 8)
563#define SCR_SMD_BIT (UL(1) << 7)
564#define SCR_EA_BIT (UL(1) << 3)
565#define SCR_FIQ_BIT (UL(1) << 2)
566#define SCR_IRQ_BIT (UL(1) << 1)
567#define SCR_NS_BIT (UL(1) << 0)
johpow019baade32021-07-08 14:14:00 -0500568#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunadofee86532017-04-13 22:38:29 +0100569#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100570
David Cunadofee86532017-04-13 22:38:29 +0100571/* MDCR_EL3 definitions */
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100572#define MDCR_EnPMSN_BIT (ULL(1) << 36)
573#define MDCR_MPMX_BIT (ULL(1) << 35)
574#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow0181865962022-01-28 17:06:20 -0600575#define MDCR_SBRBE_SHIFT U(32)
576#define MDCR_SBRBE_MASK ULL(0x3)
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100577#define MDCR_NSTB(x) ((x) << 24)
578#define MDCR_NSTB_EL1 ULL(0x3)
579#define MDCR_NSTBE (ULL(1) << 26)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000580#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100581#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100582#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100583#define MDCR_EPMAD_BIT (ULL(1) << 21)
584#define MDCR_EDAD_BIT (ULL(1) << 20)
585#define MDCR_TTRF_BIT (ULL(1) << 19)
586#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100587#define MDCR_SPME_BIT (ULL(1) << 17)
588#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm595d0d52017-02-08 11:51:50 +0000589#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000590#define MDCR_SPD32_LEGACY ULL(0x0)
591#define MDCR_SPD32_DISABLE ULL(0x2)
592#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armee3457b2017-05-23 09:32:49 +0100593#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000594#define MDCR_NSPB_EL1 ULL(0x3)
595#define MDCR_TDOSA_BIT (ULL(1) << 10)
596#define MDCR_TDA_BIT (ULL(1) << 9)
597#define MDCR_TPM_BIT (ULL(1) << 6)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000598#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000599
David Cunadofee86532017-04-13 22:38:29 +0100600/* MDCR_EL2 definitions */
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000601#define MDCR_EL2_MTPME (U(1) << 28)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100602#define MDCR_EL2_HLP (U(1) << 26)
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100603#define MDCR_EL2_E2TB(x) ((x) << 24)
604#define MDCR_EL2_E2TB_EL1 U(0x3)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100605#define MDCR_EL2_HCCD (U(1) << 23)
606#define MDCR_EL2_TTRF (U(1) << 19)
607#define MDCR_EL2_HPMD (U(1) << 17)
dp-armee3457b2017-05-23 09:32:49 +0100608#define MDCR_EL2_TPMS (U(1) << 14)
609#define MDCR_EL2_E2PB(x) ((x) << 12)
610#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100611#define MDCR_EL2_TDRA_BIT (U(1) << 11)
612#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
613#define MDCR_EL2_TDA_BIT (U(1) << 9)
614#define MDCR_EL2_TDE_BIT (U(1) << 8)
615#define MDCR_EL2_HPME_BIT (U(1) << 7)
616#define MDCR_EL2_TPM_BIT (U(1) << 6)
617#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
618#define MDCR_EL2_RESET_VAL U(0x0)
619
620/* HSTR_EL2 definitions */
621#define HSTR_EL2_RESET_VAL U(0x0)
622#define HSTR_EL2_T_MASK U(0xff)
623
624/* CNTHP_CTL_EL2 definitions */
625#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
626#define CNTHP_CTL_RESET_VAL U(0x0)
627
628/* VTTBR_EL2 definitions */
629#define VTTBR_RESET_VAL ULL(0x0)
630#define VTTBR_VMID_MASK ULL(0xff)
631#define VTTBR_VMID_SHIFT U(48)
632#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
633#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000634
Achin Gupta4f6ad662013-10-25 09:08:21 +0100635/* HCR definitions */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600636#define HCR_RESET_VAL ULL(0x0)
Chris Kaya5fde282021-05-26 11:58:23 +0100637#define HCR_AMVOFFEN_SHIFT U(51)
638#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600639#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100640#define HCR_API_BIT (ULL(1) << 41)
641#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe2801ed42020-04-28 04:53:32 +0100642#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600643#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000644#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700645#define HCR_RW_SHIFT U(31)
646#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600647#define HCR_TWE_BIT (ULL(1) << 14)
648#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100649#define HCR_AMO_BIT (ULL(1) << 5)
650#define HCR_IMO_BIT (ULL(1) << 4)
651#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100652
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100653/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700654#define ISR_A_SHIFT U(8)
655#define ISR_I_SHIFT U(7)
656#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100657
Achin Gupta4f6ad662013-10-25 09:08:21 +0100658/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100659#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700660#define EVNTEN_BIT (U(1) << 2)
661#define EL1PCEN_BIT (U(1) << 1)
662#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100663
664/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700665#define EL0PTEN_BIT (U(1) << 9)
666#define EL0VTEN_BIT (U(1) << 8)
667#define EL0PCTEN_BIT (U(1) << 0)
668#define EL0VCTEN_BIT (U(1) << 1)
669#define EVNTEN_BIT (U(1) << 2)
670#define EVNTDIR_BIT (U(1) << 3)
671#define EVNTI_SHIFT U(4)
672#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100673
674/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700675#define TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100676#define TAM_SHIFT U(30)
677#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700678#define TTA_BIT (U(1) << 20)
johpow019baade32021-07-08 14:14:00 -0500679#define ESM_BIT (U(1) << 12)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700680#define TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100681#define CPTR_EZ_BIT (U(1) << 8)
johpow019baade32021-07-08 14:14:00 -0500682#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
683 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunadofee86532017-04-13 22:38:29 +0100684
685/* CPTR_EL2 definitions */
686#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
687#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100688#define CPTR_EL2_TAM_SHIFT U(30)
689#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow019baade32021-07-08 14:14:00 -0500690#define CPTR_EL2_SMEN_MASK ULL(0x3)
691#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunadofee86532017-04-13 22:38:29 +0100692#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow019baade32021-07-08 14:14:00 -0500693#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunadofee86532017-04-13 22:38:29 +0100694#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100695#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100696#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100697
Manish Pandey5693afe2021-10-06 17:28:09 +0100698/* VTCR_EL2 definitions */
johpow019baade32021-07-08 14:14:00 -0500699#define VTCR_RESET_VAL U(0x0)
700#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey5693afe2021-10-06 17:28:09 +0100701
Achin Gupta4f6ad662013-10-25 09:08:21 +0100702/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700703#define DAIF_FIQ_BIT (U(1) << 0)
704#define DAIF_IRQ_BIT (U(1) << 1)
705#define DAIF_ABT_BIT (U(1) << 2)
706#define DAIF_DBG_BIT (U(1) << 3)
707#define SPSR_DAIF_SHIFT U(6)
708#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100709
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700710#define SPSR_AIF_SHIFT U(6)
711#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100712
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700713#define SPSR_E_SHIFT U(9)
714#define SPSR_E_MASK U(0x1)
715#define SPSR_E_LITTLE U(0x0)
716#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100717
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700718#define SPSR_T_SHIFT U(5)
719#define SPSR_T_MASK U(0x1)
720#define SPSR_T_ARM U(0x0)
721#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100722
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000723#define SPSR_M_SHIFT U(4)
724#define SPSR_M_MASK U(0x1)
725#define SPSR_M_AARCH64 U(0x0)
726#define SPSR_M_AARCH32 U(0x1)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500727#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000728
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000729#define SPSR_EL_SHIFT U(2)
730#define SPSR_EL_WIDTH U(2)
731
Daniel Boulby44b43332020-11-25 16:36:46 +0000732#define SPSR_SSBS_SHIFT_AARCH64 U(12)
733#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
734#define SPSR_SSBS_SHIFT_AARCH32 U(23)
735#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
736
737#define SPSR_PAN_BIT BIT_64(22)
738
739#define SPSR_DIT_BIT BIT(24)
740
741#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
John Tsichritzis55534172019-07-23 11:12:41 +0100742
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100743#define DISABLE_ALL_EXCEPTIONS \
744 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
745
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000746#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
747
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000748/*
749 * RMR_EL3 definitions
750 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700751#define RMR_EL3_RR_BIT (U(1) << 1)
752#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000753
754/*
755 * HI-VECTOR address for AArch32 state
756 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000757#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758
759/*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100760 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100761 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000762#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100763#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700764#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100765#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700766#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700767
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100768#define TCR_TxSZ_MIN ULL(16)
769#define TCR_TxSZ_MAX ULL(39)
Sathees Balya74155972019-01-25 11:36:01 +0000770#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100771
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000772#define TCR_T0SZ_SHIFT U(0)
773#define TCR_T1SZ_SHIFT U(16)
774
Lin Ma741a3822014-06-27 16:56:30 -0700775/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100776#define TCR_PS_BITS_4GB ULL(0x0)
777#define TCR_PS_BITS_64GB ULL(0x1)
778#define TCR_PS_BITS_1TB ULL(0x2)
779#define TCR_PS_BITS_4TB ULL(0x3)
780#define TCR_PS_BITS_16TB ULL(0x4)
781#define TCR_PS_BITS_256TB ULL(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100782
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700783#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
784#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
785#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
786#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
787#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
788#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100789
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100790#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
791#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
792#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
793#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100794
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100795#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
796#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
797#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
798#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100799
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100800#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
801#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
802#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100803
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000804#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
805#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
806#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
807#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
808
809#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
810#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
811#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
812#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
813
814#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
815#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
816#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
817
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100818#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100819#define TCR_TG0_MASK ULL(3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100820#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
821#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
822#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
823
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000824#define TCR_TG1_SHIFT U(30)
825#define TCR_TG1_MASK ULL(3)
826#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
827#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
828#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
829
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100830#define TCR_EPD0_BIT (ULL(1) << 7)
831#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100832
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700833#define MODE_SP_SHIFT U(0x0)
834#define MODE_SP_MASK U(0x1)
835#define MODE_SP_EL0 U(0x0)
836#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100837
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700838#define MODE_RW_SHIFT U(0x4)
839#define MODE_RW_MASK U(0x1)
840#define MODE_RW_64 U(0x0)
841#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100842
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700843#define MODE_EL_SHIFT U(0x2)
844#define MODE_EL_MASK U(0x3)
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000845#define MODE_EL_WIDTH U(0x2)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700846#define MODE_EL3 U(0x3)
847#define MODE_EL2 U(0x2)
848#define MODE_EL1 U(0x1)
849#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100850
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700851#define MODE32_SHIFT U(0)
852#define MODE32_MASK U(0xf)
853#define MODE32_usr U(0x0)
854#define MODE32_fiq U(0x1)
855#define MODE32_irq U(0x2)
856#define MODE32_svc U(0x3)
857#define MODE32_mon U(0x6)
858#define MODE32_abt U(0x7)
859#define MODE32_hyp U(0xa)
860#define MODE32_und U(0xb)
861#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100862
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100863#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
864#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
865#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
866#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100867
John Tsichritzis55534172019-07-23 11:12:41 +0100868#define SPSR_64(el, sp, daif) \
869 (((MODE_RW_64 << MODE_RW_SHIFT) | \
870 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
871 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
872 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
873 (~(SPSR_SSBS_BIT_AARCH64)))
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100874
875#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzis55534172019-07-23 11:12:41 +0100876 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700877 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
878 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
879 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzis55534172019-07-23 11:12:41 +0100880 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
881 (~(SPSR_SSBS_BIT_AARCH32)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100882
Dan Handley0cdebbd2015-03-30 17:15:16 +0100883/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100884 * TTBR Definitions
885 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100886#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100887
888/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100889 * CTR_EL0 definitions
890 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700891#define CTR_CWG_SHIFT U(24)
892#define CTR_CWG_MASK U(0xf)
893#define CTR_ERG_SHIFT U(20)
894#define CTR_ERG_MASK U(0xf)
895#define CTR_DMINLINE_SHIFT U(16)
896#define CTR_DMINLINE_MASK U(0xf)
897#define CTR_L1IP_SHIFT U(14)
898#define CTR_L1IP_MASK U(0x3)
899#define CTR_IMINLINE_SHIFT U(0)
900#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100901
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700902#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100903
Achin Gupta405406d2014-05-09 12:00:17 +0100904/* Physical timer control register bit fields shifts and masks */
johpow01fa59c6f2020-10-02 13:41:11 -0500905#define CNTP_CTL_ENABLE_SHIFT U(0)
906#define CNTP_CTL_IMASK_SHIFT U(1)
907#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100908
johpow01fa59c6f2020-10-02 13:41:11 -0500909#define CNTP_CTL_ENABLE_MASK U(1)
910#define CNTP_CTL_IMASK_MASK U(1)
911#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100912
Varun Wadekar787a1292018-06-18 16:15:51 -0700913/* Physical timer control macros */
914#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
915#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
916
Achin Gupta4f6ad662013-10-25 09:08:21 +0100917/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700918#define ESR_EC_SHIFT U(26)
919#define ESR_EC_MASK U(0x3f)
920#define ESR_EC_LENGTH U(6)
Justin Chadwell83e04882019-08-20 11:01:52 +0100921#define ESR_ISS_SHIFT U(0)
922#define ESR_ISS_LENGTH U(25)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700923#define EC_UNKNOWN U(0x0)
924#define EC_WFE_WFI U(0x1)
925#define EC_AARCH32_CP15_MRC_MCR U(0x3)
926#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
927#define EC_AARCH32_CP14_MRC_MCR U(0x5)
928#define EC_AARCH32_CP14_LDC_STC U(0x6)
929#define EC_FP_SIMD U(0x7)
930#define EC_AARCH32_CP10_MRC U(0x8)
931#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
932#define EC_ILLEGAL U(0xe)
933#define EC_AARCH32_SVC U(0x11)
934#define EC_AARCH32_HVC U(0x12)
935#define EC_AARCH32_SMC U(0x13)
936#define EC_AARCH64_SVC U(0x15)
937#define EC_AARCH64_HVC U(0x16)
938#define EC_AARCH64_SMC U(0x17)
939#define EC_AARCH64_SYS U(0x18)
940#define EC_IABORT_LOWER_EL U(0x20)
941#define EC_IABORT_CUR_EL U(0x21)
942#define EC_PC_ALIGN U(0x22)
943#define EC_DABORT_LOWER_EL U(0x24)
944#define EC_DABORT_CUR_EL U(0x25)
945#define EC_SP_ALIGN U(0x26)
946#define EC_AARCH32_FP U(0x28)
947#define EC_AARCH64_FP U(0x2c)
948#define EC_SERROR U(0x2f)
Justin Chadwell83e04882019-08-20 11:01:52 +0100949#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100950
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000951/*
952 * External Abort bit in Instruction and Data Aborts synchronous exception
953 * syndromes.
954 */
955#define ESR_ISS_EABORT_EA_BIT U(9)
956
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700957#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100958
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800959/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700960#define RMR_RESET_REQUEST_SHIFT U(0x1)
961#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800962
Dan Handleyed6ff952014-05-14 17:44:19 +0100963/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000964 * Definitions of register offsets, fields and macros for CPU system
965 * instructions.
966 ******************************************************************************/
967
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700968#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000969#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
970#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
971
972/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100973 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
974 * system level implementation of the Generic Timer.
975 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100976#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700977#define CNTNSAR U(0x4)
978#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +0100979
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700980#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
981#define CNTACR_RPCT_SHIFT U(0x0)
982#define CNTACR_RVCT_SHIFT U(0x1)
983#define CNTACR_RFRQ_SHIFT U(0x2)
984#define CNTACR_RVOFF_SHIFT U(0x3)
985#define CNTACR_RWVT_SHIFT U(0x4)
986#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +0100987
Soby Mathew2d9f7952018-06-11 16:21:30 +0100988/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000989 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100990 * system level implementation of the Generic Timer.
991 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000992/* Physical Count register. */
993#define CNTPCT_LO U(0x0)
994/* Counter Frequency register. */
995#define CNTBASEN_CNTFRQ U(0x10)
996/* Physical Timer CompareValue register. */
997#define CNTP_CVAL_LO U(0x20)
998/* Physical Timer Control register. */
999#define CNTP_CTL U(0x2c)
Soby Mathew2d9f7952018-06-11 16:21:30 +01001000
David Cunado5f55e282016-10-31 17:37:34 +00001001/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +01001002#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001003#define PMCR_EL0_N_SHIFT U(11)
1004#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +00001005#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorov503bbf32019-08-13 15:17:53 +01001006#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado4168f2f2017-10-02 17:41:39 +01001007#define PMCR_EL0_LC_BIT (U(1) << 6)
1008#define PMCR_EL0_DP_BIT (U(1) << 5)
1009#define PMCR_EL0_X_BIT (U(1) << 4)
1010#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorov503bbf32019-08-13 15:17:53 +01001011#define PMCR_EL0_C_BIT (U(1) << 2)
1012#define PMCR_EL0_P_BIT (U(1) << 1)
1013#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado5f55e282016-10-31 17:37:34 +00001014
Isla Mitchell02c63072017-07-21 14:44:36 +01001015/*******************************************************************************
David Cunadoce88eee2017-10-20 11:30:57 +01001016 * Definitions for system register interface to SVE
1017 ******************************************************************************/
1018#define ZCR_EL3 S3_6_C1_C2_0
1019#define ZCR_EL2 S3_4_C1_C2_0
1020
1021/* ZCR_EL3 definitions */
1022#define ZCR_EL3_LEN_MASK U(0xf)
1023
1024/* ZCR_EL2 definitions */
1025#define ZCR_EL2_LEN_MASK U(0xf)
1026
1027/*******************************************************************************
johpow019baade32021-07-08 14:14:00 -05001028 * Definitions for system register interface to SME as needed in EL3
1029 ******************************************************************************/
1030#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1031#define SMCR_EL3 S3_6_C1_C2_6
1032
1033/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +00001034#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1035#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
1036#define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED U(0x1)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001037#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1038#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
1039#define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED ULL(0x0)
1040#define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED ULL(0x1)
johpow019baade32021-07-08 14:14:00 -05001041
1042/* SMCR_ELx definitions */
1043#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001044#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow019baade32021-07-08 14:14:00 -05001045#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001046#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow019baade32021-07-08 14:14:00 -05001047
1048/*******************************************************************************
Isla Mitchell02c63072017-07-21 14:44:36 +01001049 * Definitions of MAIR encodings for device and normal memory
1050 ******************************************************************************/
1051/*
1052 * MAIR encodings for device memory attributes.
1053 */
1054#define MAIR_DEV_nGnRnE ULL(0x0)
1055#define MAIR_DEV_nGnRE ULL(0x4)
1056#define MAIR_DEV_nGRE ULL(0x8)
1057#define MAIR_DEV_GRE ULL(0xc)
1058
1059/*
1060 * MAIR encodings for normal memory attributes.
1061 *
1062 * Cache Policy
1063 * WT: Write Through
1064 * WB: Write Back
1065 * NC: Non-Cacheable
1066 *
1067 * Transient Hint
1068 * NTR: Non-Transient
1069 * TR: Transient
1070 *
1071 * Allocation Policy
1072 * RA: Read Allocate
1073 * WA: Write Allocate
1074 * RWA: Read and Write Allocate
1075 * NA: No Allocation
1076 */
1077#define MAIR_NORM_WT_TR_WA ULL(0x1)
1078#define MAIR_NORM_WT_TR_RA ULL(0x2)
1079#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1080#define MAIR_NORM_NC ULL(0x4)
1081#define MAIR_NORM_WB_TR_WA ULL(0x5)
1082#define MAIR_NORM_WB_TR_RA ULL(0x6)
1083#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1084#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1085#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1086#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1087#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1088#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1089#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1090#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1091#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1092
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001093#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +01001094
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001095#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1096 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +01001097
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +01001098/* PAR_EL1 fields */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001099#define PAR_F_SHIFT U(0)
1100#define PAR_F_MASK ULL(0x1)
1101#define PAR_ADDR_SHIFT U(12)
1102#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +01001103
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01001104/*******************************************************************************
1105 * Definitions for system register interface to SPE
1106 ******************************************************************************/
1107#define PMBLIMITR_EL1 S3_0_C9_C10_0
1108
Dimitris Papastamose08005a2017-10-12 13:02:29 +01001109/*******************************************************************************
Rohit Mathew3dc3cad2022-11-11 18:45:11 +00001110 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001111 ******************************************************************************/
1112#define MPAMIDR_EL1 S3_0_C10_C4_4
1113#define MPAM2_EL2 S3_4_C10_C5_0
1114#define MPAMHCR_EL2 S3_4_C10_C4_0
1115#define MPAM3_EL3 S3_6_C10_C5_0
1116
Andre Przywara84b86532022-11-17 16:42:09 +00001117#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1118#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001119/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -05001120 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamose08005a2017-10-12 13:02:29 +01001121 ******************************************************************************/
1122#define AMCR_EL0 S3_3_C13_C2_0
1123#define AMCFGR_EL0 S3_3_C13_C2_1
1124#define AMCGCR_EL0 S3_3_C13_C2_2
1125#define AMUSERENR_EL0 S3_3_C13_C2_3
1126#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1127#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1128#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1129#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1130
1131/* Activity Monitor Group 0 Event Counter Registers */
1132#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1133#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1134#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1135#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1136
1137/* Activity Monitor Group 0 Event Type Registers */
1138#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1139#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1140#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1141#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1142
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001143/* Activity Monitor Group 1 Event Counter Registers */
1144#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1145#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1146#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1147#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1148#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1149#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1150#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1151#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1152#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1153#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1154#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1155#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1156#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1157#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1158#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1159#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1160
1161/* Activity Monitor Group 1 Event Type Registers */
1162#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1163#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1164#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1165#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1166#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1167#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1168#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1169#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1170#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1171#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1172#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1173#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1174#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1175#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1176#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1177#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1178
Chris Kaya5fde282021-05-26 11:58:23 +01001179/* AMCNTENSET0_EL0 definitions */
1180#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1181#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1182
1183/* AMCNTENSET1_EL0 definitions */
1184#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1185#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1186
1187/* AMCNTENCLR0_EL0 definitions */
1188#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1189#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1190
1191/* AMCNTENCLR1_EL0 definitions */
1192#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1193#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1194
Alexei Fedorov7e6306b2020-07-14 08:17:56 +01001195/* AMCFGR_EL0 definitions */
1196#define AMCFGR_EL0_NCG_SHIFT U(28)
1197#define AMCFGR_EL0_NCG_MASK U(0xf)
1198#define AMCFGR_EL0_N_SHIFT U(0)
1199#define AMCFGR_EL0_N_MASK U(0xff)
1200
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001201/* AMCGCR_EL0 definitions */
Chris Kaya40141d2021-05-25 12:33:18 +01001202#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1203#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001204#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001205#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1206
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001207/* MPAM register definitions */
1208#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourtbdfa1032019-02-11 11:25:50 +00001209#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1210
1211#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1212#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001213
1214#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1215
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001216/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -05001217 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1218 ******************************************************************************/
1219
1220/* Definition for register defining which virtual offsets are implemented. */
1221#define AMCG1IDR_EL0 S3_3_C13_C2_6
1222#define AMCG1IDR_CTR_MASK ULL(0xffff)
1223#define AMCG1IDR_CTR_SHIFT U(0)
1224#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1225#define AMCG1IDR_VOFF_SHIFT U(16)
1226
1227/* New bit added to AMCR_EL0 */
Chris Kaya5fde282021-05-26 11:58:23 +01001228#define AMCR_CG1RZ_SHIFT U(17)
1229#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01fa59c6f2020-10-02 13:41:11 -05001230
1231/*
1232 * Definitions for virtual offset registers for architected activity monitor
1233 * event counters.
1234 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1235 */
1236#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1237#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1238#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1239
1240/*
1241 * Definitions for virtual offset registers for auxiliary activity monitor event
1242 * counters.
1243 */
1244#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1245#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1246#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1247#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1248#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1249#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1250#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1251#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1252#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1253#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1254#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1255#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1256#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1257#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1258#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1259#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1260
1261/*******************************************************************************
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001262 * Realm management extension register definitions
1263 ******************************************************************************/
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001264#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001265#define GPTBR_EL3 S3_6_C2_C1_4
1266
Andre Przywara3edbfa72023-03-28 16:55:06 +01001267#define SCXTNUM_EL2 S3_4_C13_C0_7
1268
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001269/*******************************************************************************
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001270 * RAS system registers
Sathees Balya0911df12018-12-06 13:33:24 +00001271 ******************************************************************************/
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001272#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001273#define DISR_A_BIT U(31)
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001274
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001275#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001276#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001277
1278#define ERRSELR_EL1 S3_0_C5_C3_1
1279
1280/* System register access to Standard Error Record registers */
1281#define ERXFR_EL1 S3_0_C5_C4_0
1282#define ERXCTLR_EL1 S3_0_C5_C4_1
1283#define ERXSTATUS_EL1 S3_0_C5_C4_2
1284#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001285#define ERXPFGF_EL1 S3_0_C5_C4_4
1286#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1287#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros82ef8bf2018-08-30 13:52:23 +02001288#define ERXMISC0_EL1 S3_0_C5_C5_0
1289#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001290
johpow017d52a8f2022-03-09 16:23:04 -06001291#define ERXCTLR_ED_SHIFT U(0)
1292#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001293#define ERXCTLR_UE_BIT (U(1) << 4)
1294
1295#define ERXPFGCTL_UC_BIT (U(1) << 1)
1296#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1297#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1298
1299/*******************************************************************************
1300 * Armv8.3 Pointer Authentication Registers
Sathees Balya0911df12018-12-06 13:33:24 +00001301 ******************************************************************************/
Antonio Nino Diaz594811b2019-01-31 11:58:00 +00001302#define APIAKeyLo_EL1 S3_0_C2_C1_0
1303#define APIAKeyHi_EL1 S3_0_C2_C1_1
1304#define APIBKeyLo_EL1 S3_0_C2_C1_2
1305#define APIBKeyHi_EL1 S3_0_C2_C1_3
1306#define APDAKeyLo_EL1 S3_0_C2_C2_0
1307#define APDAKeyHi_EL1 S3_0_C2_C2_1
1308#define APDBKeyLo_EL1 S3_0_C2_C2_2
1309#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001310#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz594811b2019-01-31 11:58:00 +00001311#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001312
Sathees Balya0911df12018-12-06 13:33:24 +00001313/*******************************************************************************
1314 * Armv8.4 Data Independent Timing Registers
1315 ******************************************************************************/
1316#define DIT S3_3_C4_C2_5
1317#define DIT_BIT BIT(24)
1318
John Tsichritzis1f9ff492019-03-04 16:41:26 +00001319/*******************************************************************************
1320 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1321 ******************************************************************************/
1322#define SSBS S3_3_C4_C2_6
1323
Justin Chadwell1c7c13a2019-07-18 14:25:33 +01001324/*******************************************************************************
1325 * Armv8.5 - Memory Tagging Extension Registers
1326 ******************************************************************************/
1327#define TFSRE0_EL1 S3_0_C5_C6_1
1328#define TFSR_EL1 S3_0_C5_C6_0
1329#define RGSR_EL1 S3_0_C1_C0_5
1330#define GCR_EL1 S3_0_C1_C0_6
1331
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001332/*******************************************************************************
Andre Przywarabdc76f12022-11-21 17:07:25 +00001333 * Armv8.5 - Random Number Generator Registers
1334 ******************************************************************************/
1335#define RNDR S3_3_C2_C4_0
1336#define RNDRRS S3_3_C2_C4_1
1337
1338/*******************************************************************************
johpow01f91e59f2021-08-04 19:38:18 -05001339 * FEAT_HCX - Extended Hypervisor Configuration Register
1340 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -05001341#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001342#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1343#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1344#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1345#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1346#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1347#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1348#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow019baade32021-07-08 14:14:00 -05001349#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1350#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1351#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1352#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1353#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001354#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01f91e59f2021-08-04 19:38:18 -05001355
1356/*******************************************************************************
Mark Brownc37eee72023-03-14 20:13:03 +00001357 * FEAT_TCR2 - Extended Translation Control Register
1358 ******************************************************************************/
1359#define TCR2_EL2 S3_4_C2_C0_3
1360
1361/*******************************************************************************
Mark Brown293a6612023-03-14 20:48:43 +00001362 * Permission indirection and overlay
1363 ******************************************************************************/
1364
1365#define PIRE0_EL2 S3_4_C10_C2_2
1366#define PIR_EL2 S3_4_C10_C2_3
1367#define POR_EL2 S3_4_C10_C2_4
1368#define S2PIR_EL2 S3_4_C10_C2_5
1369
1370/*******************************************************************************
Mark Brown326f2952023-03-14 21:33:04 +00001371 * FEAT_GCS - Guarded Control Stack Registers
1372 ******************************************************************************/
1373#define GCSCR_EL2 S3_4_C2_C5_0
1374#define GCSPR_EL2 S3_4_C2_C5_1
1375
1376/*******************************************************************************
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001377 * Definitions for DynamicIQ Shared Unit registers
1378 ******************************************************************************/
1379#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1380
1381/* CLUSTERPWRDN_EL1 register definitions */
1382#define DSU_CLUSTER_PWR_OFF 0
1383#define DSU_CLUSTER_PWR_ON 1
1384#define DSU_CLUSTER_PWR_MASK U(1)
1385
Chris Kay03be39d2021-05-05 13:38:30 +01001386/*******************************************************************************
1387 * Definitions for CPU Power/Performance Management registers
1388 ******************************************************************************/
1389
1390#define CPUPPMCR_EL3 S3_6_C15_C2_0
1391#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1392#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1393
1394#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1395#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1396#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1397
Andre Przywarac735f1c2022-11-25 14:10:13 +00001398/* alternative system register encoding for the "sb" speculation barrier */
1399#define SYSREG_SB S0_3_C3_C0_7
1400
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01001401#endif /* ARCH_H */