blob: 3cc5f3cc9158046c56ce70b97d1f8f449a9d1062 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
Paul Beesleyea225122019-02-11 17:54:45 +00005
Douglas Raillardd7c21b72017-06-28 15:23:03 +01006
7.. contents::
8
Dan Handley610e7e12018-03-01 18:44:00 +00009This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010010tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000011Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010012possible to use other software components, configurations and platforms but that
13is outside the scope of this document.
14
15This document assumes that the reader has previous experience running a fully
16bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010017filesystems provided by `Linaro`_. Further information may be found in the
18`Linaro instructions`_. It also assumes that the user understands the role of
19the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010020
21- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
22- Normal world bootloader (e.g. UEFI or U-Boot)
23- Device tree
24- Linux kernel image
25- Root filesystem
26
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010027This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010028the different command line options available to launch the model.
29
30This document should be used in conjunction with the `Firmware Design`_.
31
32Host machine requirements
33-------------------------
34
35The minimum recommended machine specification for building the software and
36running the FVP models is a dual-core processor running at 2GHz with 12GB of
37RAM. For best performance, use a machine with a quad-core processor running at
382.6GHz with 16GB of RAM.
39
Joel Huttonfe027712018-03-19 11:59:57 +000040The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010041building the software were installed from that distribution unless otherwise
42specified.
43
44The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010045Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010046
47Tools
48-----
49
Dan Handley610e7e12018-03-01 18:44:00 +000050Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010051
52::
53
Sathees Balya2d0aeb02018-07-10 14:46:51 +010054 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010055
David Cunado05845bf2017-12-19 16:33:25 +000056TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010057
Louis Mayencourt545a9ed2019-03-08 15:35:40 +000058Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
59you would like to use the latest features available, download GCC 8.2-2019.01
60compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
61documents which version of the compiler to use for a given Linaro Release. Also,
62these `Linaro instructions`_ provide further guidance and a script, which can be
63used to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
Roberto Vargas0489bc02018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya017a67e2018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Dan Handley610e7e12018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010075
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010078 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010079
Dan Handley610e7e12018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010082
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000083Clone the repository from the Gerrit server. The project details may be found
84on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
85commit-msg hook`" clone method, which will setup the git commit hook that
86automatically generates and inserts appropriate `Change-Id:` lines in your
87commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010088
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000089Checking source code style
90~~~~~~~~~~~~~~~~~~~~~~~~~~
91
92Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
93source, for submission to the project, the source must be in compliance with
94this style guide.
95
96Additional, project-specific guidelines are defined in the `Trusted Firmware-A
97Coding Guidelines`_ document.
98
99To assist with coding style compliance, the project Makefile contains two
100targets which both utilise the `checkpatch.pl` script that ships with the Linux
101source tree. The project also defines certain *checkpatch* options in the
102``.checkpatch.conf`` file in the top-level directory.
103
104**Note:** Checkpatch errors will gate upstream merging of pull requests.
105Checkpatch warnings will not gate merging but should be reviewed and fixed if
106possible.
107
108To check the entire source tree, you must first download copies of
109``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
110in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
111environment variable to point to ``checkpatch.pl`` (with the other 2 files in
112the same directory) and build the `checkcodebase` target:
113
114::
115
116 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
117
118To just check the style on the files that differ between your local branch and
119the remote master, use:
120
121::
122
123 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
124
125If you wish to check your patch against something other than the remote master,
126set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
127is set to ``origin/master``.
128
Dan Handley610e7e12018-03-01 18:44:00 +0000129Building TF-A
130-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
Dan Handley610e7e12018-03-01 18:44:00 +0000132- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
133 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100134
135 For AArch64:
136
137 ::
138
139 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
140
141 For AArch32:
142
143 ::
144
145 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
146
Roberto Vargas07b1e242018-04-23 08:38:12 +0100147 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
148 ``CC`` needs to point to the clang or armclang binary, which will
149 also select the clang or armclang assembler. Be aware that the
150 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000151 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100152 known to work with TF-A.
153
154 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100155
Dan Handley610e7e12018-03-01 18:44:00 +0000156 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100157 to ``CC`` matches the string 'armclang'.
158
Dan Handley610e7e12018-03-01 18:44:00 +0000159 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100160
161 ::
162
163 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
164 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
165
166 Clang will be selected when the base name of the path assigned to ``CC``
167 contains the string 'clang'. This is to allow both clang and clang-X.Y
168 to work.
169
170 For AArch64 using clang:
171
172 ::
173
174 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
175 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
176
Dan Handley610e7e12018-03-01 18:44:00 +0000177- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100178
179 For AArch64:
180
181 ::
182
183 make PLAT=<platform> all
184
185 For AArch32:
186
187 ::
188
189 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
190
191 Notes:
192
193 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
194 `Summary of build options`_ for more information on available build
195 options.
196
197 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
198
199 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100200 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000201 provided by TF-A to demonstrate how PSCI Library can be integrated with
202 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
203 include other runtime services, for example Trusted OS services. A guide
204 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
205 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100206
207 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
208 image, is not compiled in by default. Refer to the
209 `Building the Test Secure Payload`_ section below.
210
211 - By default this produces a release version of the build. To produce a
212 debug version instead, refer to the "Debugging options" section below.
213
214 - The build process creates products in a ``build`` directory tree, building
215 the objects and binaries for each boot loader stage in separate
216 sub-directories. The following boot loader binary files are created
217 from the corresponding ELF files:
218
219 - ``build/<platform>/<build-type>/bl1.bin``
220 - ``build/<platform>/<build-type>/bl2.bin``
221 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
222 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
223
224 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
225 is either ``debug`` or ``release``. The actual number of images might differ
226 depending on the platform.
227
228- Build products for a specific build variant can be removed using:
229
230 ::
231
232 make DEBUG=<D> PLAT=<platform> clean
233
234 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
235
236 The build tree can be removed completely using:
237
238 ::
239
240 make realclean
241
242Summary of build options
243~~~~~~~~~~~~~~~~~~~~~~~~
244
Dan Handley610e7e12018-03-01 18:44:00 +0000245The TF-A build system supports the following build options. Unless mentioned
246otherwise, these options are expected to be specified at the build command
247line and are not to be modified in any component makefiles. Note that the
248build system doesn't track dependency for build options. Therefore, if any of
249the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100250performed.
251
252Common build options
253^^^^^^^^^^^^^^^^^^^^
254
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100255- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
256 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
257 code having a smaller resulting size.
258
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100259- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
260 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
261 directory containing the SP source, relative to the ``bl32/``; the directory
262 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
263
Dan Handley610e7e12018-03-01 18:44:00 +0000264- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
265 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
266 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100267
Dan Handley610e7e12018-03-01 18:44:00 +0000268- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
269 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
270 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
271 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100272
Dan Handley610e7e12018-03-01 18:44:00 +0000273- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
274 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
275 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100276
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000278 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
279 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100280
281- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000282 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100283
John Tsichritzisee10e792018-06-06 09:38:10 +0100284- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000285 BL2 at EL3 execution level.
286
John Tsichritzisee10e792018-06-06 09:38:10 +0100287- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000288 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
289 the RW sections in RAM, while leaving the RO sections in place. This option
290 enable this use-case. For now, this option is only supported when BL2_AT_EL3
291 is set to '1'.
292
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100293- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000294 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
295 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100296
297- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
298 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
299 this file name will be used to save the key.
300
301- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000302 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
303 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100304
John Tsichritzisee10e792018-06-06 09:38:10 +0100305- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100306 Trusted OS Extra1 image for the ``fip`` target.
307
John Tsichritzisee10e792018-06-06 09:38:10 +0100308- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100309 Trusted OS Extra2 image for the ``fip`` target.
310
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100311- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
312 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
313 this file name will be used to save the key.
314
315- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000316 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100317
318- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
319 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
320 this file name will be used to save the key.
321
322- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
323 compilation of each build. It must be set to a C string (including quotes
324 where applicable). Defaults to a string that contains the time and date of
325 the compilation.
326
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100327- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000328 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100329
330- ``CFLAGS``: Extra user options appended on the compiler's command line in
331 addition to the options set by the build system.
332
333- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
334 release several CPUs out of reset. It can take either 0 (several CPUs may be
335 brought up) or 1 (only one CPU will ever be brought up during cold reset).
336 Default is 0. If the platform always brings up a single CPU, there is no
337 need to distinguish between primary and secondary CPUs and the boot path can
338 be optimised. The ``plat_is_my_cpu_primary()`` and
339 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
340 to be implemented in this case.
341
342- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
343 register state when an unexpected exception occurs during execution of
344 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
345 this is only enabled for a debug build of the firmware.
346
347- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
348 certificate generation tool to create new keys in case no valid keys are
349 present or specified. Allowed options are '0' or '1'. Default is '1'.
350
351- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
352 the AArch32 system registers to be included when saving and restoring the
353 CPU context. The option must be set to 0 for AArch64-only platforms (that
354 is on hardware that does not implement AArch32, or at least not at EL1 and
355 higher ELs). Default value is 1.
356
357- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
358 registers to be included when saving and restoring the CPU context. Default
359 is 0.
360
John Tsichritzis827b3d12019-05-07 14:13:07 +0100361- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, allows
362 Pointer Authentication for **Secure world**. This will cause the
363 Armv8.3-PAuth registers to be included when saving and restoring the CPU
364 context as part of a world switch. Default value is 0. Pointer Authentication
365 is an experimental feature.
366
367 Note that, if the CPU supports it, Pointer Authentication is allowed for
368 Non-secure world irrespectively of the value of this flag. "Allowed" means
369 that accesses to PAuth-related registers or execution of PAuth-related
370 instructions will not be trapped to EL3. As such, usage or not of PAuth in
371 Non-secure world images, depends on those images themselves.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000372
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100373- ``DEBUG``: Chooses between a debug and release build. It can take either 0
374 (release) or 1 (debug) as values. 0 is the default.
375
Christoph Müllner4f088e42019-04-24 09:45:30 +0200376- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
377 of the binary image. If set to 1, then only the ELF image is built.
378 0 is the default.
379
John Tsichritzisee10e792018-06-06 09:38:10 +0100380- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
381 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100382 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
383 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100384
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100385- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
386 the normal boot flow. It must specify the entry point address of the EL3
387 payload. Please refer to the "Booting an EL3 payload" section for more
388 details.
389
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100390- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100391 This is an optional architectural feature available on v8.4 onwards. Some
392 v8.2 implementations also implement an AMU and this option can be used to
393 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100394
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100395- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
396 are compiled out. For debug builds, this option defaults to 1, and calls to
397 ``assert()`` are left in place. For release builds, this option defaults to 0
398 and calls to ``assert()`` function are compiled out. This option can be set
399 independently of ``DEBUG``. It can also be used to hide any auxiliary code
400 that is only required for the assertion and does not fit in the assertion
401 itself.
402
Douglas Raillard77414632018-08-21 12:54:45 +0100403- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
404 dumps or not. It is supported in both AArch64 and AArch32. However, in
405 AArch32 the format of the frame records are not defined in the AAPCS and they
406 are defined by the implementation. This implementation of backtrace only
407 supports the format used by GCC when T32 interworking is disabled. For this
408 reason enabling this option in AArch32 will force the compiler to only
409 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000410 builds, but this behaviour can be overridden in each platform's Makefile or
411 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100412
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100413- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
414 feature. MPAM is an optional Armv8.4 extension that enables various memory
415 system components and resources to define partitions; software running at
416 various ELs can assign themselves to desired partition to control their
417 performance aspects.
418
419 When this option is set to ``1``, EL3 allows lower ELs to access their own
420 MPAM registers without trapping into EL3. This option doesn't make use of
421 partitioning in EL3, however. Platform initialisation code should configure
422 and use partitions in EL3 as required. This option defaults to ``0``.
423
John Tsichritzis827b3d12019-05-07 14:13:07 +0100424- ``ENABLE_PAUTH``: Boolean option to enable Armv8.3 Pointer Authentication
425 for **TF-A BL images themselves**. If enabled, the compiler must support the
426 ``-msign-return-address`` option. This flag defaults to 0. Pointer
427 Authentication is an experimental feature.
428
429 If this flag is enabled, ``CTX_INCLUDE_PAUTH_REGS`` must also be enabled.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000430
Soby Mathew078f1a42018-08-28 11:13:55 +0100431- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
432 support within generic code in TF-A. This option is currently only supported
433 in BL31. Default is 0.
434
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100435- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
436 Measurement Framework(PMF). Default is 0.
437
438- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
439 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
440 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
441 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
442 software.
443
444- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000445 instrumentation which injects timestamp collection points into TF-A to
446 allow runtime performance to be measured. Currently, only PSCI is
447 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
448 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100449
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100450- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100451 extensions. This is an optional architectural feature for AArch64.
452 The default is 1 but is automatically disabled when the target architecture
453 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100454
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200455- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
456 Refer to the `Secure Partition Manager Design guide`_ for more details about
457 this feature. Default is 0.
458
David Cunadoce88eee2017-10-20 11:30:57 +0100459- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
460 (SVE) for the Non-secure world only. SVE is an optional architectural feature
461 for AArch64. Note that when SVE is enabled for the Non-secure world, access
462 to SIMD and floating-point functionality from the Secure world is disabled.
463 This is to avoid corruption of the Non-secure world data in the Z-registers
464 which are aliased by the SIMD and FP registers. The build option is not
465 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
466 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
467 1. The default is 1 but is automatically disabled when the target
468 architecture is AArch32.
469
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100470- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000471 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
472 default value is set to "none". "strong" is the recommended stack protection
473 level if this feature is desired. "none" disables the stack protection. For
474 all values other than "none", the ``plat_get_stack_protector_canary()``
475 platform hook needs to be implemented. The value is passed as the last
476 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100477
478- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
479 deprecated platform APIs, helper functions or drivers within Trusted
480 Firmware as error. It can take the value 1 (flag the use of deprecated
481 APIs as error) or 0. The default is 0.
482
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100483- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
484 targeted at EL3. When set ``0`` (default), no exceptions are expected or
485 handled at EL3, and a panic will result. This is supported only for AArch64
486 builds.
487
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000488- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000489 injection from lower ELs, and this build option enables lower ELs to use
490 Error Records accessed via System Registers to inject faults. This is
491 applicable only to AArch64 builds.
492
493 This feature is intended for testing purposes only, and is advisable to keep
494 disabled for production images.
495
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100496- ``FIP_NAME``: This is an optional build option which specifies the FIP
497 filename for the ``fip`` target. Default is ``fip.bin``.
498
499- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
500 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
501
502- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
503 tool to create certificates as per the Chain of Trust described in
504 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100505 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100506
507 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
508 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
509 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100510 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100511
512 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
513 images will not include support for Trusted Board Boot. The FIP will still
514 include the corresponding certificates. This FIP can be used to verify the
515 Chain of Trust on the host machine through other mechanisms.
516
517 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100518 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100519 will not include the corresponding certificates, causing a boot failure.
520
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100521- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
522 inherent support for specific EL3 type interrupts. Setting this build option
523 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
524 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
525 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
526 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
527 the Secure Payload interrupts needs to be synchronously handed over to Secure
528 EL1 for handling. The default value of this option is ``0``, which means the
529 Group 0 interrupts are assumed to be handled by Secure EL1.
530
531 .. __: `platform-interrupt-controller-API.rst`
532 .. __: `interrupt-framework-design.rst`
533
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700534- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
535 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
536 ``0`` (default), these exceptions will be trapped in the current exception
537 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100538
Dan Handley610e7e12018-03-01 18:44:00 +0000539- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100540 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000541 However, newer systems exist where CPUs' entry to and exit from coherency
542 is managed in hardware. Such systems require software to only initiate these
543 operations, and the rest is managed in hardware, minimizing active software
544 management. In such systems, this boolean option enables TF-A to carry out
545 build and run-time optimizations during boot and power management operations.
546 This option defaults to 0 and if it is enabled, then it implies
547 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
548
549 If this flag is disabled while the platform which TF-A is compiled for
550 includes cores that manage coherency in hardware, then a compilation error is
551 generated. This is based on the fact that a system cannot have, at the same
552 time, cores that manage coherency in hardware and cores that don't. In other
553 words, a platform cannot have, at the same time, cores that require
554 ``HW_ASSISTED_COHERENCY=1`` and cores that require
555 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100556
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100557 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
558 translation library (xlat tables v2) must be used; version 1 of translation
559 library is not supported.
560
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100561- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
562 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
563 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
564 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
565 images.
566
Soby Mathew13b16052017-08-31 11:49:32 +0100567- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
568 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000569 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
570 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
571 compliant and is retained only for compatibility. The default value of this
572 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100573
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800574- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000575 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800576 The default value of this flag is ``sha256``.
577
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100578- ``LDFLAGS``: Extra user options appended to the linkers' command line in
579 addition to the one set by the build system.
580
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100581- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
582 output compiled into the build. This should be one of the following:
583
584 ::
585
586 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100587 10 (LOG_LEVEL_ERROR)
588 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100589 30 (LOG_LEVEL_WARNING)
590 40 (LOG_LEVEL_INFO)
591 50 (LOG_LEVEL_VERBOSE)
592
John Tsichritzis35006c42018-10-05 12:02:29 +0100593 All log output up to and including the selected log level is compiled into
594 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100595
596- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
597 specifies the file that contains the Non-Trusted World private key in PEM
598 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
599
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100600- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100601 optional. It is only needed if the platform makefile specifies that it
602 is required in order to build the ``fwu_fip`` target.
603
604- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
605 contents upon world switch. It can take either 0 (don't save and restore) or
606 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
607 wants the timer registers to be saved and restored.
608
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100609- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800610 for the BL image. It can be either 0 (include) or 1 (remove). The default
611 value is 0.
612
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100613- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
614 the underlying hardware is not a full PL011 UART but a minimally compliant
615 generic UART, which is a subset of the PL011. The driver will not access
616 any register that is not part of the SBSA generic UART specification.
617 Default value is 0 (a full PL011 compliant UART is present).
618
Dan Handley610e7e12018-03-01 18:44:00 +0000619- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
620 must be subdirectory of any depth under ``plat/``, and must contain a
621 platform makefile named ``platform.mk``. For example, to build TF-A for the
622 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100623
624- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
625 instead of the normal boot flow. When defined, it must specify the entry
626 point address for the preloaded BL33 image. This option is incompatible with
627 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
628 over ``PRELOADED_BL33_BASE``.
629
630- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
631 vector address can be programmed or is fixed on the platform. It can take
632 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
633 programmable reset address, it is expected that a CPU will start executing
634 code directly at the right address, both on a cold and warm reset. In this
635 case, there is no need to identify the entrypoint on boot and the boot path
636 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
637 does not need to be implemented in this case.
638
639- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000640 possible for the PSCI power-state parameter: original and extended State-ID
641 formats. This flag if set to 1, configures the generic PSCI layer to use the
642 extended format. The default value of this flag is 0, which means by default
643 the original power-state format is used by the PSCI implementation. This flag
644 should be specified by the platform makefile and it governs the return value
645 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
646 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
647 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100648
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100649- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
650 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
651 or later CPUs.
652
653 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
654 set to ``1``.
655
656 This option is disabled by default.
657
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100658- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
659 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
660 entrypoint) or 1 (CPU reset to BL31 entrypoint).
661 The default value is 0.
662
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100663- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
664 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000665 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100666 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100667
668- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
669 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
670 file name will be used to save the key.
671
672- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
673 certificate generation tool to save the keys used to establish the Chain of
674 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
675
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100676- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
677 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100678 target.
679
680- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100681 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100682 this file name will be used to save the key.
683
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100684- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100685 optional. It is only needed if the platform makefile specifies that it
686 is required in order to build the ``fwu_fip`` target.
687
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100688- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
689 Delegated Exception Interface to BL31 image. This defaults to ``0``.
690
691 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
692 set to ``1``.
693
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100694- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
695 isolated on separate memory pages. This is a trade-off between security and
696 memory usage. See "Isolating code and read-only data on separate memory
697 pages" section in `Firmware Design`_. This flag is disabled by default and
698 affects all BL images.
699
Dan Handley610e7e12018-03-01 18:44:00 +0000700- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
701 This build option is only valid if ``ARCH=aarch64``. The value should be
702 the path to the directory containing the SPD source, relative to
703 ``services/spd/``; the directory is expected to contain a makefile called
704 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100705
706- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
707 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
708 execution in BL1 just before handing over to BL31. At this point, all
709 firmware images have been loaded in memory, and the MMU and caches are
710 turned off. Refer to the "Debugging options" section for more details.
711
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100712- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200713 secure interrupts (caught through the FIQ line). Platforms can enable
714 this directive if they need to handle such interruption. When enabled,
715 the FIQ are handled in monitor mode and non secure world is not allowed
716 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
717 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
718
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100719- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
720 Boot feature. When set to '1', BL1 and BL2 images include support to load
721 and verify the certificates and images in a FIP, and BL1 includes support
722 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100723 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100724 ``GENERATE_COT`` option.
725
726 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
727 already exist in disk, they will be overwritten without further notice.
728
729- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
730 specifies the file that contains the Trusted World private key in PEM
731 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
732
733- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
734 synchronous, (see "Initializing a BL32 Image" section in
735 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
736 synchronous method) or 1 (BL32 is initialized using asynchronous method).
737 Default is 0.
738
739- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
740 routing model which routes non-secure interrupts asynchronously from TSP
741 to EL3 causing immediate preemption of TSP. The EL3 is responsible
742 for saving and restoring the TSP context in this routing model. The
743 default routing model (when the value is 0) is to route non-secure
744 interrupts to TSP allowing it to save its context and hand over
745 synchronously to EL3 via an SMC.
746
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000747 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
748 must also be set to ``1``.
749
Varun Wadekar4d034c52019-01-11 14:47:48 -0800750- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
751 linker. When the ``LINKER`` build variable points to the armlink linker,
752 this flag is enabled automatically. To enable support for armlink, platforms
753 will have to provide a scatter file for the BL image. Currently, Tegra
754 platforms use the armlink support to compile BL3-1 images.
755
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100756- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
757 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000758 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100759 (Coherent memory region is included) or 0 (Coherent memory region is
760 excluded). Default is 1.
761
John Tsichritzis2e42b622019-03-19 12:12:55 +0000762- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
763 This feature creates a library of functions to be placed in ROM and thus
764 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
765 is 0.
766
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100767- ``V``: Verbose build. If assigned anything other than 0, the build commands
768 are printed. Default is 0.
769
Dan Handley610e7e12018-03-01 18:44:00 +0000770- ``VERSION_STRING``: String used in the log output for each TF-A image.
771 Defaults to a string formed by concatenating the version number, build type
772 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100773
774- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
775 the CPU after warm boot. This is applicable for platforms which do not
776 require interconnect programming to enable cache coherency (eg: single
777 cluster platforms). If this option is enabled, then warm boot path
778 enables D-caches immediately after enabling MMU. This option defaults to 0.
779
Dan Handley610e7e12018-03-01 18:44:00 +0000780Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100781^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
782
783- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
784 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
785 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
786 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
787 flag.
788
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100789- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
790 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
791 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
792 match the frame used by the Non-Secure image (normally the Linux kernel).
793 Default is true (access to the frame is allowed).
794
795- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000796 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100797 an error is encountered during the boot process (for example, when an image
798 could not be loaded or authenticated). The watchdog is enabled in the early
799 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
800 Trusted Watchdog may be disabled at build time for testing or development
801 purposes.
802
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100803- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
804 have specific values at boot. This boolean option allows the Trusted Firmware
805 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000806 values before jumping to BL33. This option defaults to 0 (disabled). For
807 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
808 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
809 to the location of a device tree blob (DTB) already loaded in memory. The
810 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
811 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100812
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100813- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
814 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
815 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
816 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
817 this flag is 0. Note that this option is not used on FVP platforms.
818
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100819- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
820 for the construction of composite state-ID in the power-state parameter.
821 The existing PSCI clients currently do not support this encoding of
822 State-ID yet. Hence this flag is used to configure whether to use the
823 recommended State-ID encoding or not. The default value of this flag is 0,
824 in which case the platform is configured to expect NULL in the State-ID
825 field of power-state parameter.
826
827- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
828 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000829 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100830 must be specified using the ``ROT_KEY`` option when building the Trusted
831 Firmware. This private key will be used by the certificate generation tool
832 to sign the BL2 and Trusted Key certificates. Available options for
833 ``ARM_ROTPK_LOCATION`` are:
834
835 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
836 registers. The private key corresponding to this ROTPK hash is not
837 currently available.
838 - ``devel_rsa`` : return a development public key hash embedded in the BL1
839 and BL2 binaries. This hash has been obtained from the RSA public key
840 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
841 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
842 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800843 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
844 and BL2 binaries. This hash has been obtained from the ECDSA public key
845 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
846 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
847 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100848
849- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
850
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800851 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100852 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100853 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
854 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100855
Dan Handley610e7e12018-03-01 18:44:00 +0000856- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
857 of the translation tables library instead of version 2. It is set to 0 by
858 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100859
Dan Handley610e7e12018-03-01 18:44:00 +0000860- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
861 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
862 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100863 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
864
Dan Handley610e7e12018-03-01 18:44:00 +0000865For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100866map is explained in the `Firmware Design`_.
867
Dan Handley610e7e12018-03-01 18:44:00 +0000868Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100869^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
870
871- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
872 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
873 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000874 TF-A no longer supports earlier SCP versions. If this option is set to 1
875 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100876
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100877- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
878 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100879 during boot. Default is 1.
880
Soby Mathew1ced6b82017-06-12 12:37:10 +0100881- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
882 instead of SCPI/BOM driver for communicating with the SCP during power
883 management operations and for SCP RAM Firmware transfer. If this option
884 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100885
Dan Handley610e7e12018-03-01 18:44:00 +0000886Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100887^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
888
889- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000890 build the topology tree within TF-A. By default TF-A is configured for dual
891 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100892
893- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
894 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
895 explained in the options below:
896
897 - ``FVP_CCI`` : The CCI driver is selected. This is the default
898 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
899 - ``FVP_CCN`` : The CCN driver is selected. This is the default
900 if ``FVP_CLUSTER_COUNT`` > 2.
901
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000902- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
903 a single cluster. This option defaults to 4.
904
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000905- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
906 in the system. This option defaults to 1. Note that the build option
907 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
908
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100909- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
910
911 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
912 - ``FVP_GICV2`` : The GICv2 only driver is selected
913 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100914
915- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
916 for functions that wait for an arbitrary time length (udelay and mdelay).
917 The default value is 0.
918
Soby Mathewb1bf0442018-02-16 14:52:52 +0000919- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
920 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
921 details on HW_CONFIG. By default, this is initialized to a sensible DTS
922 file in ``fdts/`` folder depending on other build options. But some cases,
923 like shifted affinity format for MPIDR, cannot be detected at build time
924 and this option is needed to specify the appropriate DTS file.
925
926- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
927 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
928 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
929 HW_CONFIG blob instead of the DTS file. This option is useful to override
930 the default HW_CONFIG selected by the build system.
931
Summer Qin13b95c22018-03-02 15:51:14 +0800932ARM JUNO platform specific build options
933^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
934
935- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
936 Media Protection (TZ-MP1). Default value of this flag is 0.
937
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100938Debugging options
939~~~~~~~~~~~~~~~~~
940
941To compile a debug version and make the build more verbose use
942
943::
944
945 make PLAT=<platform> DEBUG=1 V=1 all
946
947AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
948example DS-5) might not support this and may need an older version of DWARF
949symbols to be emitted by GCC. This can be achieved by using the
950``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
951version to 2 is recommended for DS-5 versions older than 5.16.
952
953When debugging logic problems it might also be useful to disable all compiler
954optimizations by using ``-O0``.
955
956NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000957might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100958platforms** section in the `Firmware Design`_).
959
960Extra debug options can be passed to the build system by setting ``CFLAGS`` or
961``LDFLAGS``:
962
963.. code:: makefile
964
965 CFLAGS='-O0 -gdwarf-2' \
966 make PLAT=<platform> DEBUG=1 V=1 all
967
968Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
969ignored as the linker is called directly.
970
971It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000972post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
973``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100974section. In this case, the developer may take control of the target using a
975debugger when indicated by the console output. When using DS-5, the following
976commands can be used:
977
978::
979
980 # Stop target execution
981 interrupt
982
983 #
984 # Prepare your debugging environment, e.g. set breakpoints
985 #
986
987 # Jump over the debug loop
988 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
989
990 # Resume execution
991 continue
992
993Building the Test Secure Payload
994~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
995
996The TSP is coupled with a companion runtime service in the BL31 firmware,
997called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
998must be recompiled as well. For more information on SPs and SPDs, see the
999`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
1000
Dan Handley610e7e12018-03-01 18:44:00 +00001001First clean the TF-A build directory to get rid of any previous BL31 binary.
1002Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001003
1004::
1005
1006 make PLAT=<platform> SPD=tspd all
1007
1008An additional boot loader binary file is created in the ``build`` directory:
1009
1010::
1011
1012 build/<platform>/<build-type>/bl32.bin
1013
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001014
1015Building and using the FIP tool
1016~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1017
Dan Handley610e7e12018-03-01 18:44:00 +00001018Firmware Image Package (FIP) is a packaging format used by TF-A to package
1019firmware images in a single binary. The number and type of images that should
1020be packed in a FIP is platform specific and may include TF-A images and other
1021firmware images required by the platform. For example, most platforms require
1022a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1023U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001024
Dan Handley610e7e12018-03-01 18:44:00 +00001025The TF-A build system provides the make target ``fip`` to create a FIP file
1026for the specified platform using the FIP creation tool included in the TF-A
1027project. Examples below show how to build a FIP file for FVP, packaging TF-A
1028and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001029
1030For AArch64:
1031
1032::
1033
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001034 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001035
1036For AArch32:
1037
1038::
1039
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001040 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001041
1042The resulting FIP may be found in:
1043
1044::
1045
1046 build/fvp/<build-type>/fip.bin
1047
1048For advanced operations on FIP files, it is also possible to independently build
1049the tool and create or modify FIPs using this tool. To do this, follow these
1050steps:
1051
1052It is recommended to remove old artifacts before building the tool:
1053
1054::
1055
1056 make -C tools/fiptool clean
1057
1058Build the tool:
1059
1060::
1061
1062 make [DEBUG=1] [V=1] fiptool
1063
1064The tool binary can be located in:
1065
1066::
1067
1068 ./tools/fiptool/fiptool
1069
Alexei Fedorov2831d582019-03-13 11:05:07 +00001070Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001071options.
1072
1073Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1074
1075::
1076
1077 ./tools/fiptool/fiptool create \
1078 --tb-fw build/<platform>/<build-type>/bl2.bin \
1079 --soc-fw build/<platform>/<build-type>/bl31.bin \
1080 fip.bin
1081
1082Example 2: view the contents of an existing Firmware package:
1083
1084::
1085
1086 ./tools/fiptool/fiptool info <path-to>/fip.bin
1087
1088Example 3: update the entries of an existing Firmware package:
1089
1090::
1091
1092 # Change the BL2 from Debug to Release version
1093 ./tools/fiptool/fiptool update \
1094 --tb-fw build/<platform>/release/bl2.bin \
1095 build/<platform>/debug/fip.bin
1096
1097Example 4: unpack all entries from an existing Firmware package:
1098
1099::
1100
1101 # Images will be unpacked to the working directory
1102 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1103
1104Example 5: remove an entry from an existing Firmware package:
1105
1106::
1107
1108 ./tools/fiptool/fiptool remove \
1109 --tb-fw build/<platform>/debug/fip.bin
1110
1111Note that if the destination FIP file exists, the create, update and
1112remove operations will automatically overwrite it.
1113
1114The unpack operation will fail if the images already exist at the
1115destination. In that case, use -f or --force to continue.
1116
1117More information about FIP can be found in the `Firmware Design`_ document.
1118
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001119Building FIP images with support for Trusted Board Boot
1120~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1121
1122Trusted Board Boot primarily consists of the following two features:
1123
1124- Image Authentication, described in `Trusted Board Boot`_, and
1125- Firmware Update, described in `Firmware Update`_
1126
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001127The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001128images with support for these features:
1129
1130#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1131 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001132 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001133 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001134 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001135 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001136
1137 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1138 source files the modules depend upon.
1139 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1140 options required to build the mbed TLS sources.
1141
1142 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001143 license. Using mbed TLS source code will affect the licensing of TF-A
1144 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001145
1146#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001147 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001148
1149 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1150 - ``TRUSTED_BOARD_BOOT=1``
1151 - ``GENERATE_COT=1``
1152
Dan Handley610e7e12018-03-01 18:44:00 +00001153 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001154 specified at build time. Two locations are currently supported (see
1155 ``ARM_ROTPK_LOCATION`` build option):
1156
1157 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1158 root-key storage registers present in the platform. On Juno, this
1159 registers are read-only. On FVP Base and Cortex models, the registers
1160 are read-only, but the value can be specified using the command line
1161 option ``bp.trusted_key_storage.public_key`` when launching the model.
1162 On both Juno and FVP models, the default value corresponds to an
1163 ECDSA-SECP256R1 public key hash, whose private part is not currently
1164 available.
1165
1166 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001167 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001168 found in ``plat/arm/board/common/rotpk``.
1169
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001170 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001171 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001172 found in ``plat/arm/board/common/rotpk``.
1173
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001174 Example of command line using RSA development keys:
1175
1176 ::
1177
1178 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1179 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1180 ARM_ROTPK_LOCATION=devel_rsa \
1181 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1182 BL33=<path-to>/<bl33_image> \
1183 all fip
1184
1185 The result of this build will be the bl1.bin and the fip.bin binaries. This
1186 FIP will include the certificates corresponding to the Chain of Trust
1187 described in the TBBR-client document. These certificates can also be found
1188 in the output build directory.
1189
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001190#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001191 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001192 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001193 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001194
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001195 - NS_BL2U. The AP non-secure Firmware Updater image.
1196 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001197
1198 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1199 targets using RSA development:
1200
1201 ::
1202
1203 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1204 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1205 ARM_ROTPK_LOCATION=devel_rsa \
1206 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1207 BL33=<path-to>/<bl33_image> \
1208 SCP_BL2=<path-to>/<scp_bl2_image> \
1209 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1210 NS_BL2U=<path-to>/<ns_bl2u_image> \
1211 all fip fwu_fip
1212
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001213 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001214 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1215 to the command line above.
1216
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001217 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1218 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001219
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001220 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1221 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001222 Chain of Trust described in the TBBR-client document. These certificates
1223 can also be found in the output build directory.
1224
1225Building the Certificate Generation Tool
1226~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1227
Dan Handley610e7e12018-03-01 18:44:00 +00001228The ``cert_create`` tool is built as part of the TF-A build process when the
1229``fip`` make target is specified and TBB is enabled (as described in the
1230previous section), but it can also be built separately with the following
1231command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001232
1233::
1234
1235 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1236
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001237For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001238'cert_create' tool can be built with the following command. Note that the target
1239platform must define its IDs within a ``platform_oid.h`` header file for the
1240build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001241
1242::
1243
Paul Beesley62761cd2019-04-11 13:35:26 +01001244 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001245
1246``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1247verbose. The following command should be used to obtain help about the tool:
1248
1249::
1250
1251 ./tools/cert_create/cert_create -h
1252
1253Building a FIP for Juno and FVP
1254-------------------------------
1255
1256This section provides Juno and FVP specific instructions to build Trusted
1257Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001258a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001259
David Cunadob2de0992017-06-29 12:01:33 +01001260Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1261onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001262
Joel Huttonfe027712018-03-19 11:59:57 +00001263Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001264different one. Mixing instructions for different platforms may result in
1265corrupted binaries.
1266
Joel Huttonfe027712018-03-19 11:59:57 +00001267Note: The uboot image downloaded by the Linaro workspace script does not always
1268match the uboot image packaged as BL33 in the corresponding fip file. It is
1269recommended to use the version that is packaged in the fip file using the
1270instructions below.
1271
Soby Mathewecd94ad2018-05-09 13:59:29 +01001272Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1273by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1274section for more info on selecting the right FDT to use.
1275
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001276#. Clean the working directory
1277
1278 ::
1279
1280 make realclean
1281
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001282#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001283
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001284 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001285 package included in the Linaro release:
1286
1287 ::
1288
1289 # Build the fiptool
1290 make [DEBUG=1] [V=1] fiptool
1291
1292 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001293 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001294
1295 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001296 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001297 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001298
Joel Huttonfe027712018-03-19 11:59:57 +00001299 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001300 exist in the current directory. If that is the case, either delete those
1301 files or use the ``--force`` option to overwrite.
1302
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001303 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1304 world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001305
Dan Handley610e7e12018-03-01 18:44:00 +00001306#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001307
1308 ::
1309
1310 # AArch64
1311 make PLAT=fvp BL33=nt-fw.bin all fip
1312
1313 # AArch32
1314 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1315
Dan Handley610e7e12018-03-01 18:44:00 +00001316#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001317
1318 For AArch64:
1319
1320 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1321 as a build parameter.
1322
1323 ::
1324
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001325 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001326
1327 For AArch32:
1328
1329 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1330 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1331 separately for AArch32.
1332
1333 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1334 to the AArch32 Linaro cross compiler.
1335
1336 ::
1337
1338 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1339
1340 - Build BL32 in AArch32.
1341
1342 ::
1343
1344 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1345 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1346
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001347 - Save ``bl32.bin`` to a temporary location and clean the build products.
1348
1349 ::
1350
1351 cp <path-to-build>/bl32.bin <path-to-temporary>
1352 make realclean
1353
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001354 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1355 must point to the AArch64 Linaro cross compiler.
1356
1357 ::
1358
1359 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1360
1361 - The following parameters should be used to build BL1 and BL2 in AArch64
1362 and point to the BL32 file.
1363
1364 ::
1365
Soby Mathew97b1bff2018-09-27 16:46:41 +01001366 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001367 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1368 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001369
1370The resulting BL1 and FIP images may be found in:
1371
1372::
1373
1374 # Juno
1375 ./build/juno/release/bl1.bin
1376 ./build/juno/release/fip.bin
1377
1378 # FVP
1379 ./build/fvp/release/bl1.bin
1380 ./build/fvp/release/fip.bin
1381
Roberto Vargas096f3a02017-10-17 10:19:00 +01001382
1383Booting Firmware Update images
1384-------------------------------------
1385
1386When Firmware Update (FWU) is enabled there are at least 2 new images
1387that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1388FWU FIP.
1389
1390Juno
1391~~~~
1392
1393The new images must be programmed in flash memory by adding
1394an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1395on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1396Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1397programming" for more information. User should ensure these do not
1398overlap with any other entries in the file.
1399
1400::
1401
1402 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1403 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1404 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1405 NOR10LOAD: 00000000 ;Image Load Address
1406 NOR10ENTRY: 00000000 ;Image Entry Point
1407
1408 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1409 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1410 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1411 NOR11LOAD: 00000000 ;Image Load Address
1412
1413The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1414In the same way, the address ns_bl2u_base_address is the value of
1415NS_BL2U_BASE - 0x8000000.
1416
1417FVP
1418~~~
1419
1420The additional fip images must be loaded with:
1421
1422::
1423
1424 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1425 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1426
1427The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1428In the same way, the address ns_bl2u_base_address is the value of
1429NS_BL2U_BASE.
1430
1431
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001432EL3 payloads alternative boot flow
1433----------------------------------
1434
1435On a pre-production system, the ability to execute arbitrary, bare-metal code at
1436the highest exception level is required. It allows full, direct access to the
1437hardware, for example to run silicon soak tests.
1438
1439Although it is possible to implement some baremetal secure firmware from
1440scratch, this is a complex task on some platforms, depending on the level of
1441configuration required to put the system in the expected state.
1442
1443Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001444``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1445boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1446other BL images and passing control to BL31. It reduces the complexity of
1447developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001448
1449- putting the system into a known architectural state;
1450- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001451- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001452
Dan Handley610e7e12018-03-01 18:44:00 +00001453When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001454TrustZone controller is simplified such that only region 0 is enabled and is
1455configured to permit secure access only. This gives full access to the whole
1456DRAM to the EL3 payload.
1457
1458The system is left in the same state as when entering BL31 in the default boot
1459flow. In particular:
1460
1461- Running in EL3;
1462- Current state is AArch64;
1463- Little-endian data access;
1464- All exceptions disabled;
1465- MMU disabled;
1466- Caches disabled.
1467
1468Booting an EL3 payload
1469~~~~~~~~~~~~~~~~~~~~~~
1470
1471The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001472not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001473
1474- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1475 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001476 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001477
1478- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1479 run-time.
1480
1481To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1482used. The infinite loop that it introduces in BL1 stops execution at the right
1483moment for a debugger to take control of the target and load the payload (for
1484example, over JTAG).
1485
1486It is expected that this loading method will work in most cases, as a debugger
1487connection is usually available in a pre-production system. The user is free to
1488use any other platform-specific mechanism to load the EL3 payload, though.
1489
1490Booting an EL3 payload on FVP
1491^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1492
1493The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1494the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1495is undefined on the FVP platform and the FVP platform code doesn't clear it.
1496Therefore, one must modify the way the model is normally invoked in order to
1497clear the mailbox at start-up.
1498
1499One way to do that is to create an 8-byte file containing all zero bytes using
1500the following command:
1501
1502::
1503
1504 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1505
1506and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1507using the following model parameters:
1508
1509::
1510
1511 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1512 --data=mailbox.dat@0x04000000 [Foundation FVP]
1513
1514To provide the model with the EL3 payload image, the following methods may be
1515used:
1516
1517#. If the EL3 payload is able to execute in place, it may be programmed into
1518 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1519 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1520 used for the FIP):
1521
1522 ::
1523
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001524 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001525
1526 On Foundation FVP, there is no flash loader component and the EL3 payload
1527 may be programmed anywhere in flash using method 3 below.
1528
1529#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1530 command may be used to load the EL3 payload ELF image over JTAG:
1531
1532 ::
1533
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001534 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001535
1536#. The EL3 payload may be pre-loaded in volatile memory using the following
1537 model parameters:
1538
1539 ::
1540
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001541 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1542 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001543
1544 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001545 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001546
1547Booting an EL3 payload on Juno
1548^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1549
1550If the EL3 payload is able to execute in place, it may be programmed in flash
1551memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1552on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1553Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1554programming" for more information.
1555
1556Alternatively, the same DS-5 command mentioned in the FVP section above can
1557be used to load the EL3 payload's ELF file over JTAG on Juno.
1558
1559Preloaded BL33 alternative boot flow
1560------------------------------------
1561
1562Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001563on TF-A to load it. This may simplify packaging of the normal world code and
1564improve performance in a development environment. When secure world cold boot
1565is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001566
1567For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001568used when compiling TF-A. For example, the following command will create a FIP
1569without a BL33 and prepare to jump to a BL33 image loaded at address
15700x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001571
1572::
1573
1574 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1575
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001576Boot of a preloaded kernel image on Base FVP
1577~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001578
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001579The following example uses a simplified boot flow by directly jumping from the
1580TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1581useful if both the kernel and the device tree blob (DTB) are already present in
1582memory (like in FVP).
1583
1584For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1585address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001586
1587::
1588
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001589 CROSS_COMPILE=aarch64-linux-gnu- \
1590 make PLAT=fvp DEBUG=1 \
1591 RESET_TO_BL31=1 \
1592 ARM_LINUX_KERNEL_AS_BL33=1 \
1593 PRELOADED_BL33_BASE=0x80080000 \
1594 ARM_PRELOADED_DTB_BASE=0x82000000 \
1595 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001596
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001597Now, it is needed to modify the DTB so that the kernel knows the address of the
1598ramdisk. The following script generates a patched DTB from the provided one,
1599assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1600script assumes that the user is using a ramdisk image prepared for U-Boot, like
1601the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1602offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001603
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001604.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001605
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001606 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001607
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001608 # Path to the input DTB
1609 KERNEL_DTB=<path-to>/<fdt>
1610 # Path to the output DTB
1611 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1612 # Base address of the ramdisk
1613 INITRD_BASE=0x84000000
1614 # Path to the ramdisk
1615 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001616
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001617 # Skip uboot header (64 bytes)
1618 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1619 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1620 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1621
1622 CHOSEN_NODE=$(echo \
1623 "/ { \
1624 chosen { \
1625 linux,initrd-start = <${INITRD_START}>; \
1626 linux,initrd-end = <${INITRD_END}>; \
1627 }; \
1628 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001629
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001630 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1631 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001632
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001633And the FVP binary can be run with the following command:
1634
1635::
1636
1637 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1638 -C pctl.startup=0.0.0.0 \
1639 -C bp.secure_memory=1 \
1640 -C cluster0.NUM_CORES=4 \
1641 -C cluster1.NUM_CORES=4 \
1642 -C cache_state_modelled=1 \
1643 -C cluster0.cpu0.RVBAR=0x04020000 \
1644 -C cluster0.cpu1.RVBAR=0x04020000 \
1645 -C cluster0.cpu2.RVBAR=0x04020000 \
1646 -C cluster0.cpu3.RVBAR=0x04020000 \
1647 -C cluster1.cpu0.RVBAR=0x04020000 \
1648 -C cluster1.cpu1.RVBAR=0x04020000 \
1649 -C cluster1.cpu2.RVBAR=0x04020000 \
1650 -C cluster1.cpu3.RVBAR=0x04020000 \
1651 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1652 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1653 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1654 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1655
1656Boot of a preloaded kernel image on Juno
1657~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001658
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001659The Trusted Firmware must be compiled in a similar way as for FVP explained
1660above. The process to load binaries to memory is the one explained in
1661`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001662
1663Running the software on FVP
1664---------------------------
1665
David Cunado7c032642018-03-12 18:47:05 +00001666The latest version of the AArch64 build of TF-A has been tested on the following
1667Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1668(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001669
John Tsichritzisd1894252019-05-20 13:09:34 +01001670The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001671
David Cunado05845bf2017-12-19 16:33:25 +00001672- ``FVP_Base_AEMv8A-AEMv8A``
1673- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001674- ``FVP_Base_RevC-2xAEMv8A``
1675- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001676- ``FVP_Base_Cortex-A35x4``
1677- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001678- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1679- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001680- ``FVP_Base_Cortex-A57x1-A53x1``
1681- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001682- ``FVP_Base_Cortex-A57x4-A53x4``
1683- ``FVP_Base_Cortex-A57x4``
1684- ``FVP_Base_Cortex-A72x4-A53x4``
1685- ``FVP_Base_Cortex-A72x4``
1686- ``FVP_Base_Cortex-A73x4-A53x4``
1687- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001688- ``FVP_Base_Cortex-A75x4``
1689- ``FVP_Base_Cortex-A76x4``
John Tsichritzisd1894252019-05-20 13:09:34 +01001690- ``FVP_Base_Cortex-A76AEx4``
1691- ``FVP_Base_Cortex-A76AEx8``
1692- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001693- ``FVP_Base_Deimos``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001694- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001695- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1696- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzisd1894252019-05-20 13:09:34 +01001697- ``FVP_RD_N1Edge``
David Cunado05845bf2017-12-19 16:33:25 +00001698- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001699
1700The latest version of the AArch32 build of TF-A has been tested on the following
1701Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1702(64-bit host machine only).
1703
1704- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001705- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001706
David Cunado7c032642018-03-12 18:47:05 +00001707NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1708is not compatible with legacy GIC configurations. Therefore this FVP does not
1709support these legacy GIC configurations.
1710
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001711NOTE: The build numbers quoted above are those reported by launching the FVP
1712with the ``--version`` parameter.
1713
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001714NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1715file systems that can be downloaded separately. To run an FVP with a virtio
1716file system image an additional FVP configuration option
1717``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1718used.
1719
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001720NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1721The commands below would report an ``unhandled argument`` error in this case.
1722
1723NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001724CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001725execution.
1726
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001727NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001728the internal synchronisation timings changed compared to older versions of the
1729models. The models can be launched with ``-Q 100`` option if they are required
1730to match the run time characteristics of the older versions.
1731
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001732The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001733downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001734
David Cunado124415e2017-06-27 17:31:12 +01001735The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001736`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001737
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001739parameter options. A brief description of the important ones that affect TF-A
1740and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001741
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001742Obtaining the Flattened Device Trees
1743~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1744
1745Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001746FDT files are required. FDT source files for the Foundation and Base FVPs can
1747be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1748a subset of the Base FVP components. For example, the Foundation FVP lacks
1749CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001750
1751Note: It is not recommended to use the FDTs built along the kernel because not
1752all FDTs are available from there.
1753
Soby Mathewecd94ad2018-05-09 13:59:29 +01001754The dynamic configuration capability is enabled in the firmware for FVPs.
1755This means that the firmware can authenticate and load the FDT if present in
1756FIP. A default FDT is packaged into FIP during the build based on
1757the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1758or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1759`Arm FVP platform specific build options`_ section for detail on the options).
1760
1761- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001762
David Cunado7c032642018-03-12 18:47:05 +00001763 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1764 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001765
Soby Mathewecd94ad2018-05-09 13:59:29 +01001766- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001767
David Cunado7c032642018-03-12 18:47:05 +00001768 For use with models such as the Cortex-A32 Base FVPs without shifted
1769 affinities and running Linux in AArch32 state with Base memory map
1770 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001771
Soby Mathewecd94ad2018-05-09 13:59:29 +01001772- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001773
David Cunado7c032642018-03-12 18:47:05 +00001774 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1775 affinities and with Base memory map configuration and Linux GICv3 support.
1776
Soby Mathewecd94ad2018-05-09 13:59:29 +01001777- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001778
1779 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1780 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1781
Soby Mathewecd94ad2018-05-09 13:59:29 +01001782- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001783
1784 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1785 single cluster, single threaded CPUs, Base memory map configuration and Linux
1786 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001787
Soby Mathewecd94ad2018-05-09 13:59:29 +01001788- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001789
David Cunado7c032642018-03-12 18:47:05 +00001790 For use with models such as the Cortex-A32 Base FVPs without shifted
1791 affinities and running Linux in AArch32 state with Base memory map
1792 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001793
Soby Mathewecd94ad2018-05-09 13:59:29 +01001794- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001795
1796 For use with Foundation FVP with Base memory map configuration.
1797
Soby Mathewecd94ad2018-05-09 13:59:29 +01001798- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001799
1800 (Default) For use with Foundation FVP with Base memory map configuration
1801 and Linux GICv3 support.
1802
1803Running on the Foundation FVP with reset to BL1 entrypoint
1804~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1805
1806The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018074 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001808
1809::
1810
1811 <path-to>/Foundation_Platform \
1812 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001813 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001814 --secure-memory \
1815 --visualization \
1816 --gicv3 \
1817 --data="<path-to>/<bl1-binary>"@0x0 \
1818 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001819 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001820 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001821
1822Notes:
1823
1824- BL1 is loaded at the start of the Trusted ROM.
1825- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001826- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1827 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001828- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1829 and enable the GICv3 device in the model. Note that without this option,
1830 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001831 is not supported by TF-A.
1832- In order for TF-A to run correctly on the Foundation FVP, the architecture
1833 versions must match. The Foundation FVP defaults to the highest v8.x
1834 version it supports but the default build for TF-A is for v8.0. To avoid
1835 issues either start the Foundation FVP to use v8.0 architecture using the
1836 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1837 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001838
1839Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1840~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1841
David Cunado7c032642018-03-12 18:47:05 +00001842The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001843with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001844
1845::
1846
David Cunado7c032642018-03-12 18:47:05 +00001847 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001848 -C pctl.startup=0.0.0.0 \
1849 -C bp.secure_memory=1 \
1850 -C bp.tzc_400.diagnostics=1 \
1851 -C cluster0.NUM_CORES=4 \
1852 -C cluster1.NUM_CORES=4 \
1853 -C cache_state_modelled=1 \
1854 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1855 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001856 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001857 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001858
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001859Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1860specific DTS for all the CPUs to be loaded.
1861
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001862Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1863~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1864
1865The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001866with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001867
1868::
1869
1870 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1871 -C pctl.startup=0.0.0.0 \
1872 -C bp.secure_memory=1 \
1873 -C bp.tzc_400.diagnostics=1 \
1874 -C cluster0.NUM_CORES=4 \
1875 -C cluster1.NUM_CORES=4 \
1876 -C cache_state_modelled=1 \
1877 -C cluster0.cpu0.CONFIG64=0 \
1878 -C cluster0.cpu1.CONFIG64=0 \
1879 -C cluster0.cpu2.CONFIG64=0 \
1880 -C cluster0.cpu3.CONFIG64=0 \
1881 -C cluster1.cpu0.CONFIG64=0 \
1882 -C cluster1.cpu1.CONFIG64=0 \
1883 -C cluster1.cpu2.CONFIG64=0 \
1884 -C cluster1.cpu3.CONFIG64=0 \
1885 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1886 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001887 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001888 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001889
1890Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1891~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1892
1893The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001894boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001895
1896::
1897
1898 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1899 -C pctl.startup=0.0.0.0 \
1900 -C bp.secure_memory=1 \
1901 -C bp.tzc_400.diagnostics=1 \
1902 -C cache_state_modelled=1 \
1903 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1904 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001905 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001906 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001907
1908Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1909~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1910
1911The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001912boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001913
1914::
1915
1916 <path-to>/FVP_Base_Cortex-A32x4 \
1917 -C pctl.startup=0.0.0.0 \
1918 -C bp.secure_memory=1 \
1919 -C bp.tzc_400.diagnostics=1 \
1920 -C cache_state_modelled=1 \
1921 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1922 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001923 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001924 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001925
1926Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1927~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1928
David Cunado7c032642018-03-12 18:47:05 +00001929The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001930with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001931
1932::
1933
David Cunado7c032642018-03-12 18:47:05 +00001934 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001935 -C pctl.startup=0.0.0.0 \
1936 -C bp.secure_memory=1 \
1937 -C bp.tzc_400.diagnostics=1 \
1938 -C cluster0.NUM_CORES=4 \
1939 -C cluster1.NUM_CORES=4 \
1940 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001941 -C cluster0.cpu0.RVBAR=0x04010000 \
1942 -C cluster0.cpu1.RVBAR=0x04010000 \
1943 -C cluster0.cpu2.RVBAR=0x04010000 \
1944 -C cluster0.cpu3.RVBAR=0x04010000 \
1945 -C cluster1.cpu0.RVBAR=0x04010000 \
1946 -C cluster1.cpu1.RVBAR=0x04010000 \
1947 -C cluster1.cpu2.RVBAR=0x04010000 \
1948 -C cluster1.cpu3.RVBAR=0x04010000 \
1949 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1950 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001951 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001952 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001953 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001954 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001955
1956Notes:
1957
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001958- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001959 in this config, it can be loaded at any valid address for execution.
1960
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001961- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1962 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1963 parameter is needed to load the individual bootloader images in memory.
1964 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001965 Payload. For the same reason, the FDT needs to be compiled from the DT source
1966 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1967 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001968
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001969- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1970 specific DTS for all the CPUs to be loaded.
1971
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001972- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1973 X and Y are the cluster and CPU numbers respectively, is used to set the
1974 reset vector for each core.
1975
1976- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1977 changing the value of
1978 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1979 ``BL32_BASE``.
1980
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001981Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1982~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001983
1984The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001985with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001986
1987::
1988
1989 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1990 -C pctl.startup=0.0.0.0 \
1991 -C bp.secure_memory=1 \
1992 -C bp.tzc_400.diagnostics=1 \
1993 -C cluster0.NUM_CORES=4 \
1994 -C cluster1.NUM_CORES=4 \
1995 -C cache_state_modelled=1 \
1996 -C cluster0.cpu0.CONFIG64=0 \
1997 -C cluster0.cpu1.CONFIG64=0 \
1998 -C cluster0.cpu2.CONFIG64=0 \
1999 -C cluster0.cpu3.CONFIG64=0 \
2000 -C cluster1.cpu0.CONFIG64=0 \
2001 -C cluster1.cpu1.CONFIG64=0 \
2002 -C cluster1.cpu2.CONFIG64=0 \
2003 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002004 -C cluster0.cpu0.RVBAR=0x04002000 \
2005 -C cluster0.cpu1.RVBAR=0x04002000 \
2006 -C cluster0.cpu2.RVBAR=0x04002000 \
2007 -C cluster0.cpu3.RVBAR=0x04002000 \
2008 -C cluster1.cpu0.RVBAR=0x04002000 \
2009 -C cluster1.cpu1.RVBAR=0x04002000 \
2010 -C cluster1.cpu2.RVBAR=0x04002000 \
2011 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002012 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002013 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002014 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002015 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002016 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002017
2018Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2019It should match the address programmed into the RVBAR register as well.
2020
2021Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2022~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2023
2024The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002025boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002026
2027::
2028
2029 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2030 -C pctl.startup=0.0.0.0 \
2031 -C bp.secure_memory=1 \
2032 -C bp.tzc_400.diagnostics=1 \
2033 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002034 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2035 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2036 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2037 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2038 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2039 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2040 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2041 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2042 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2043 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002044 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002045 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002046 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002047 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002048
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002049Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2050~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002051
2052The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002053boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002054
2055::
2056
2057 <path-to>/FVP_Base_Cortex-A32x4 \
2058 -C pctl.startup=0.0.0.0 \
2059 -C bp.secure_memory=1 \
2060 -C bp.tzc_400.diagnostics=1 \
2061 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002062 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2063 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2064 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2065 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002066 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002067 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002068 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002069 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002070 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002071
2072Running the software on Juno
2073----------------------------
2074
Dan Handley610e7e12018-03-01 18:44:00 +00002075This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002076
2077To execute the software stack on Juno, the version of the Juno board recovery
2078image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2079earlier version installed or are unsure which version is installed, please
2080re-install the recovery image by following the
2081`Instructions for using Linaro's deliverables on Juno`_.
2082
Dan Handley610e7e12018-03-01 18:44:00 +00002083Preparing TF-A images
2084~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002085
Dan Handley610e7e12018-03-01 18:44:00 +00002086After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2087``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002088
2089Other Juno software information
2090~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2091
Dan Handley610e7e12018-03-01 18:44:00 +00002092Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002093software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002094get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002095configure it.
2096
2097Testing SYSTEM SUSPEND on Juno
2098~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2099
2100The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2101to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2102on Juno, at the linux shell prompt, issue the following command:
2103
2104::
2105
2106 echo +10 > /sys/class/rtc/rtc0/wakealarm
2107 echo -n mem > /sys/power/state
2108
2109The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2110wakeup interrupt from RTC.
2111
2112--------------
2113
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002114*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002115
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002116.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002117.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002118.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002119.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2120.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002121.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002122.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002123.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002124.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002125.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002126.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002127.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002128.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002129.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002130.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002131.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002132.. _Firmware Update: firmware-update.rst
2133.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002134.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2135.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002136.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002137.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002138.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002139.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002140.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002141.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002142.. _`Library at ROM`: romlib-design.rst