blob: b67a82d0747a6ed7c9adb5ff2e32f3f977ead366 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
David Cunado05845bf2017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010058
Louis Mayencourt545a9ed2019-03-08 15:35:40 +000059Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
60you would like to use the latest features available, download GCC 8.2-2019.01
61compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
62documents which version of the compiler to use for a given Linaro Release. Also,
63these `Linaro instructions`_ provide further guidance and a script, which can be
64used to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010065
Roberto Vargas0489bc02018-04-16 15:43:26 +010066Optionally, TF-A can be built using clang version 4.0 or newer or Arm
67Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010068
69In addition, the following optional packages and tools may be needed:
70
Sathees Balya017a67e2018-08-17 10:22:01 +010071- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
72 Tree (FDT) source files (``.dts`` files) provided with this software. The
73 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010074
Dan Handley610e7e12018-03-01 18:44:00 +000075- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010076
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010077- To create and modify the diagram files included in the documentation, `Dia`_.
78 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010079 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010080
Dan Handley610e7e12018-03-01 18:44:00 +000081Getting the TF-A source code
82----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010083
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000084Clone the repository from the Gerrit server. The project details may be found
85on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
86commit-msg hook`" clone method, which will setup the git commit hook that
87automatically generates and inserts appropriate `Change-Id:` lines in your
88commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010089
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000090Checking source code style
91~~~~~~~~~~~~~~~~~~~~~~~~~~
92
93Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
94source, for submission to the project, the source must be in compliance with
95this style guide.
96
97Additional, project-specific guidelines are defined in the `Trusted Firmware-A
98Coding Guidelines`_ document.
99
100To assist with coding style compliance, the project Makefile contains two
101targets which both utilise the `checkpatch.pl` script that ships with the Linux
102source tree. The project also defines certain *checkpatch* options in the
103``.checkpatch.conf`` file in the top-level directory.
104
105**Note:** Checkpatch errors will gate upstream merging of pull requests.
106Checkpatch warnings will not gate merging but should be reviewed and fixed if
107possible.
108
109To check the entire source tree, you must first download copies of
110``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
111in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
112environment variable to point to ``checkpatch.pl`` (with the other 2 files in
113the same directory) and build the `checkcodebase` target:
114
115::
116
117 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
118
119To just check the style on the files that differ between your local branch and
120the remote master, use:
121
122::
123
124 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
125
126If you wish to check your patch against something other than the remote master,
127set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
128is set to ``origin/master``.
129
Dan Handley610e7e12018-03-01 18:44:00 +0000130Building TF-A
131-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100132
Dan Handley610e7e12018-03-01 18:44:00 +0000133- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
134 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 For AArch64:
137
138 ::
139
140 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
141
142 For AArch32:
143
144 ::
145
146 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
147
Roberto Vargas07b1e242018-04-23 08:38:12 +0100148 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
149 ``CC`` needs to point to the clang or armclang binary, which will
150 also select the clang or armclang assembler. Be aware that the
151 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000152 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100153 known to work with TF-A.
154
155 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100156
Dan Handley610e7e12018-03-01 18:44:00 +0000157 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100158 to ``CC`` matches the string 'armclang'.
159
Dan Handley610e7e12018-03-01 18:44:00 +0000160 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100161
162 ::
163
164 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
165 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
166
167 Clang will be selected when the base name of the path assigned to ``CC``
168 contains the string 'clang'. This is to allow both clang and clang-X.Y
169 to work.
170
171 For AArch64 using clang:
172
173 ::
174
175 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
176 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
177
Dan Handley610e7e12018-03-01 18:44:00 +0000178- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100179
180 For AArch64:
181
182 ::
183
184 make PLAT=<platform> all
185
186 For AArch32:
187
188 ::
189
190 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
191
192 Notes:
193
194 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
195 `Summary of build options`_ for more information on available build
196 options.
197
198 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
199
200 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100201 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000202 provided by TF-A to demonstrate how PSCI Library can be integrated with
203 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
204 include other runtime services, for example Trusted OS services. A guide
205 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
206 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100207
208 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
209 image, is not compiled in by default. Refer to the
210 `Building the Test Secure Payload`_ section below.
211
212 - By default this produces a release version of the build. To produce a
213 debug version instead, refer to the "Debugging options" section below.
214
215 - The build process creates products in a ``build`` directory tree, building
216 the objects and binaries for each boot loader stage in separate
217 sub-directories. The following boot loader binary files are created
218 from the corresponding ELF files:
219
220 - ``build/<platform>/<build-type>/bl1.bin``
221 - ``build/<platform>/<build-type>/bl2.bin``
222 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
223 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
224
225 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
226 is either ``debug`` or ``release``. The actual number of images might differ
227 depending on the platform.
228
229- Build products for a specific build variant can be removed using:
230
231 ::
232
233 make DEBUG=<D> PLAT=<platform> clean
234
235 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
236
237 The build tree can be removed completely using:
238
239 ::
240
241 make realclean
242
243Summary of build options
244~~~~~~~~~~~~~~~~~~~~~~~~
245
Dan Handley610e7e12018-03-01 18:44:00 +0000246The TF-A build system supports the following build options. Unless mentioned
247otherwise, these options are expected to be specified at the build command
248line and are not to be modified in any component makefiles. Note that the
249build system doesn't track dependency for build options. Therefore, if any of
250the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100251performed.
252
253Common build options
254^^^^^^^^^^^^^^^^^^^^
255
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100256- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
257 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
258 code having a smaller resulting size.
259
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100260- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
261 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
262 directory containing the SP source, relative to the ``bl32/``; the directory
263 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
266 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
267 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100268
Dan Handley610e7e12018-03-01 18:44:00 +0000269- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
270 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
271 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
272 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Dan Handley610e7e12018-03-01 18:44:00 +0000274- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
275 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
276 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100278- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000279 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
280 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100281
282- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000283 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100284
John Tsichritzisee10e792018-06-06 09:38:10 +0100285- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000286 BL2 at EL3 execution level.
287
John Tsichritzisee10e792018-06-06 09:38:10 +0100288- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000289 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
290 the RW sections in RAM, while leaving the RO sections in place. This option
291 enable this use-case. For now, this option is only supported when BL2_AT_EL3
292 is set to '1'.
293
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100294- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000295 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
296 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100297
298- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
299 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
300 this file name will be used to save the key.
301
302- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000303 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
304 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100305
John Tsichritzisee10e792018-06-06 09:38:10 +0100306- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100307 Trusted OS Extra1 image for the ``fip`` target.
308
John Tsichritzisee10e792018-06-06 09:38:10 +0100309- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100310 Trusted OS Extra2 image for the ``fip`` target.
311
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100312- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
313 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
314 this file name will be used to save the key.
315
316- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000317 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100318
319- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
320 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
321 this file name will be used to save the key.
322
323- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
324 compilation of each build. It must be set to a C string (including quotes
325 where applicable). Defaults to a string that contains the time and date of
326 the compilation.
327
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100328- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000329 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100330
331- ``CFLAGS``: Extra user options appended on the compiler's command line in
332 addition to the options set by the build system.
333
334- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
335 release several CPUs out of reset. It can take either 0 (several CPUs may be
336 brought up) or 1 (only one CPU will ever be brought up during cold reset).
337 Default is 0. If the platform always brings up a single CPU, there is no
338 need to distinguish between primary and secondary CPUs and the boot path can
339 be optimised. The ``plat_is_my_cpu_primary()`` and
340 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
341 to be implemented in this case.
342
343- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
344 register state when an unexpected exception occurs during execution of
345 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
346 this is only enabled for a debug build of the firmware.
347
348- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
349 certificate generation tool to create new keys in case no valid keys are
350 present or specified. Allowed options are '0' or '1'. Default is '1'.
351
352- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
353 the AArch32 system registers to be included when saving and restoring the
354 CPU context. The option must be set to 0 for AArch64-only platforms (that
355 is on hardware that does not implement AArch32, or at least not at EL1 and
356 higher ELs). Default value is 1.
357
358- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
359 registers to be included when saving and restoring the CPU context. Default
360 is 0.
361
John Tsichritzis827b3d12019-05-07 14:13:07 +0100362- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, allows
363 Pointer Authentication for **Secure world**. This will cause the
364 Armv8.3-PAuth registers to be included when saving and restoring the CPU
365 context as part of a world switch. Default value is 0. Pointer Authentication
366 is an experimental feature.
367
368 Note that, if the CPU supports it, Pointer Authentication is allowed for
369 Non-secure world irrespectively of the value of this flag. "Allowed" means
370 that accesses to PAuth-related registers or execution of PAuth-related
371 instructions will not be trapped to EL3. As such, usage or not of PAuth in
372 Non-secure world images, depends on those images themselves.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000373
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100374- ``DEBUG``: Chooses between a debug and release build. It can take either 0
375 (release) or 1 (debug) as values. 0 is the default.
376
Christoph Müllner4f088e42019-04-24 09:45:30 +0200377- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
378 of the binary image. If set to 1, then only the ELF image is built.
379 0 is the default.
380
John Tsichritzisee10e792018-06-06 09:38:10 +0100381- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
382 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100383 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
384 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100385
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100386- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
387 the normal boot flow. It must specify the entry point address of the EL3
388 payload. Please refer to the "Booting an EL3 payload" section for more
389 details.
390
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100391- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100392 This is an optional architectural feature available on v8.4 onwards. Some
393 v8.2 implementations also implement an AMU and this option can be used to
394 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100395
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100396- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
397 are compiled out. For debug builds, this option defaults to 1, and calls to
398 ``assert()`` are left in place. For release builds, this option defaults to 0
399 and calls to ``assert()`` function are compiled out. This option can be set
400 independently of ``DEBUG``. It can also be used to hide any auxiliary code
401 that is only required for the assertion and does not fit in the assertion
402 itself.
403
Douglas Raillard77414632018-08-21 12:54:45 +0100404- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
405 dumps or not. It is supported in both AArch64 and AArch32. However, in
406 AArch32 the format of the frame records are not defined in the AAPCS and they
407 are defined by the implementation. This implementation of backtrace only
408 supports the format used by GCC when T32 interworking is disabled. For this
409 reason enabling this option in AArch32 will force the compiler to only
410 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000411 builds, but this behaviour can be overridden in each platform's Makefile or
412 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100413
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100414- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
415 feature. MPAM is an optional Armv8.4 extension that enables various memory
416 system components and resources to define partitions; software running at
417 various ELs can assign themselves to desired partition to control their
418 performance aspects.
419
420 When this option is set to ``1``, EL3 allows lower ELs to access their own
421 MPAM registers without trapping into EL3. This option doesn't make use of
422 partitioning in EL3, however. Platform initialisation code should configure
423 and use partitions in EL3 as required. This option defaults to ``0``.
424
John Tsichritzis827b3d12019-05-07 14:13:07 +0100425- ``ENABLE_PAUTH``: Boolean option to enable Armv8.3 Pointer Authentication
426 for **TF-A BL images themselves**. If enabled, the compiler must support the
427 ``-msign-return-address`` option. This flag defaults to 0. Pointer
428 Authentication is an experimental feature.
429
430 If this flag is enabled, ``CTX_INCLUDE_PAUTH_REGS`` must also be enabled.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000431
Soby Mathew078f1a42018-08-28 11:13:55 +0100432- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
433 support within generic code in TF-A. This option is currently only supported
434 in BL31. Default is 0.
435
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100436- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
437 Measurement Framework(PMF). Default is 0.
438
439- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
440 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
441 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
442 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
443 software.
444
445- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000446 instrumentation which injects timestamp collection points into TF-A to
447 allow runtime performance to be measured. Currently, only PSCI is
448 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
449 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100450
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100451- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100452 extensions. This is an optional architectural feature for AArch64.
453 The default is 1 but is automatically disabled when the target architecture
454 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100455
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200456- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
457 Refer to the `Secure Partition Manager Design guide`_ for more details about
458 this feature. Default is 0.
459
David Cunadoce88eee2017-10-20 11:30:57 +0100460- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
461 (SVE) for the Non-secure world only. SVE is an optional architectural feature
462 for AArch64. Note that when SVE is enabled for the Non-secure world, access
463 to SIMD and floating-point functionality from the Secure world is disabled.
464 This is to avoid corruption of the Non-secure world data in the Z-registers
465 which are aliased by the SIMD and FP registers. The build option is not
466 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
467 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
468 1. The default is 1 but is automatically disabled when the target
469 architecture is AArch32.
470
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100471- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000472 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
473 default value is set to "none". "strong" is the recommended stack protection
474 level if this feature is desired. "none" disables the stack protection. For
475 all values other than "none", the ``plat_get_stack_protector_canary()``
476 platform hook needs to be implemented. The value is passed as the last
477 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100478
479- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
480 deprecated platform APIs, helper functions or drivers within Trusted
481 Firmware as error. It can take the value 1 (flag the use of deprecated
482 APIs as error) or 0. The default is 0.
483
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100484- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
485 targeted at EL3. When set ``0`` (default), no exceptions are expected or
486 handled at EL3, and a panic will result. This is supported only for AArch64
487 builds.
488
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000489- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000490 injection from lower ELs, and this build option enables lower ELs to use
491 Error Records accessed via System Registers to inject faults. This is
492 applicable only to AArch64 builds.
493
494 This feature is intended for testing purposes only, and is advisable to keep
495 disabled for production images.
496
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100497- ``FIP_NAME``: This is an optional build option which specifies the FIP
498 filename for the ``fip`` target. Default is ``fip.bin``.
499
500- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
501 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
502
503- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
504 tool to create certificates as per the Chain of Trust described in
505 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100506 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100507
508 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
509 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
510 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100511 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100512
513 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
514 images will not include support for Trusted Board Boot. The FIP will still
515 include the corresponding certificates. This FIP can be used to verify the
516 Chain of Trust on the host machine through other mechanisms.
517
518 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100519 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100520 will not include the corresponding certificates, causing a boot failure.
521
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100522- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
523 inherent support for specific EL3 type interrupts. Setting this build option
524 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
525 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
526 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
527 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
528 the Secure Payload interrupts needs to be synchronously handed over to Secure
529 EL1 for handling. The default value of this option is ``0``, which means the
530 Group 0 interrupts are assumed to be handled by Secure EL1.
531
532 .. __: `platform-interrupt-controller-API.rst`
533 .. __: `interrupt-framework-design.rst`
534
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700535- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
536 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
537 ``0`` (default), these exceptions will be trapped in the current exception
538 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100539
Dan Handley610e7e12018-03-01 18:44:00 +0000540- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100541 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000542 However, newer systems exist where CPUs' entry to and exit from coherency
543 is managed in hardware. Such systems require software to only initiate these
544 operations, and the rest is managed in hardware, minimizing active software
545 management. In such systems, this boolean option enables TF-A to carry out
546 build and run-time optimizations during boot and power management operations.
547 This option defaults to 0 and if it is enabled, then it implies
548 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
549
550 If this flag is disabled while the platform which TF-A is compiled for
551 includes cores that manage coherency in hardware, then a compilation error is
552 generated. This is based on the fact that a system cannot have, at the same
553 time, cores that manage coherency in hardware and cores that don't. In other
554 words, a platform cannot have, at the same time, cores that require
555 ``HW_ASSISTED_COHERENCY=1`` and cores that require
556 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100557
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100558 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
559 translation library (xlat tables v2) must be used; version 1 of translation
560 library is not supported.
561
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100562- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
563 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
564 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
565 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
566 images.
567
Soby Mathew13b16052017-08-31 11:49:32 +0100568- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
569 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000570 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
571 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
572 compliant and is retained only for compatibility. The default value of this
573 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100574
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800575- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000576 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800577 The default value of this flag is ``sha256``.
578
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100579- ``LDFLAGS``: Extra user options appended to the linkers' command line in
580 addition to the one set by the build system.
581
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100582- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
583 output compiled into the build. This should be one of the following:
584
585 ::
586
587 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100588 10 (LOG_LEVEL_ERROR)
589 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100590 30 (LOG_LEVEL_WARNING)
591 40 (LOG_LEVEL_INFO)
592 50 (LOG_LEVEL_VERBOSE)
593
John Tsichritzis35006c42018-10-05 12:02:29 +0100594 All log output up to and including the selected log level is compiled into
595 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100596
597- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
598 specifies the file that contains the Non-Trusted World private key in PEM
599 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
600
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100601- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100602 optional. It is only needed if the platform makefile specifies that it
603 is required in order to build the ``fwu_fip`` target.
604
605- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
606 contents upon world switch. It can take either 0 (don't save and restore) or
607 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
608 wants the timer registers to be saved and restored.
609
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100610- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800611 for the BL image. It can be either 0 (include) or 1 (remove). The default
612 value is 0.
613
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100614- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
615 the underlying hardware is not a full PL011 UART but a minimally compliant
616 generic UART, which is a subset of the PL011. The driver will not access
617 any register that is not part of the SBSA generic UART specification.
618 Default value is 0 (a full PL011 compliant UART is present).
619
Dan Handley610e7e12018-03-01 18:44:00 +0000620- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
621 must be subdirectory of any depth under ``plat/``, and must contain a
622 platform makefile named ``platform.mk``. For example, to build TF-A for the
623 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100624
625- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
626 instead of the normal boot flow. When defined, it must specify the entry
627 point address for the preloaded BL33 image. This option is incompatible with
628 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
629 over ``PRELOADED_BL33_BASE``.
630
631- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
632 vector address can be programmed or is fixed on the platform. It can take
633 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
634 programmable reset address, it is expected that a CPU will start executing
635 code directly at the right address, both on a cold and warm reset. In this
636 case, there is no need to identify the entrypoint on boot and the boot path
637 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
638 does not need to be implemented in this case.
639
640- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000641 possible for the PSCI power-state parameter: original and extended State-ID
642 formats. This flag if set to 1, configures the generic PSCI layer to use the
643 extended format. The default value of this flag is 0, which means by default
644 the original power-state format is used by the PSCI implementation. This flag
645 should be specified by the platform makefile and it governs the return value
646 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
647 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
648 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100649
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100650- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
651 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
652 or later CPUs.
653
654 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
655 set to ``1``.
656
657 This option is disabled by default.
658
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100659- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
660 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
661 entrypoint) or 1 (CPU reset to BL31 entrypoint).
662 The default value is 0.
663
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100664- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
665 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000666 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100667 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100668
669- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
670 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
671 file name will be used to save the key.
672
673- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
674 certificate generation tool to save the keys used to establish the Chain of
675 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
676
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100677- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
678 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100679 target.
680
681- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100682 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100683 this file name will be used to save the key.
684
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100685- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100686 optional. It is only needed if the platform makefile specifies that it
687 is required in order to build the ``fwu_fip`` target.
688
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100689- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
690 Delegated Exception Interface to BL31 image. This defaults to ``0``.
691
692 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
693 set to ``1``.
694
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100695- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
696 isolated on separate memory pages. This is a trade-off between security and
697 memory usage. See "Isolating code and read-only data on separate memory
698 pages" section in `Firmware Design`_. This flag is disabled by default and
699 affects all BL images.
700
Dan Handley610e7e12018-03-01 18:44:00 +0000701- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
702 This build option is only valid if ``ARCH=aarch64``. The value should be
703 the path to the directory containing the SPD source, relative to
704 ``services/spd/``; the directory is expected to contain a makefile called
705 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100706
707- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
708 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
709 execution in BL1 just before handing over to BL31. At this point, all
710 firmware images have been loaded in memory, and the MMU and caches are
711 turned off. Refer to the "Debugging options" section for more details.
712
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100713- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200714 secure interrupts (caught through the FIQ line). Platforms can enable
715 this directive if they need to handle such interruption. When enabled,
716 the FIQ are handled in monitor mode and non secure world is not allowed
717 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
718 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
719
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100720- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
721 Boot feature. When set to '1', BL1 and BL2 images include support to load
722 and verify the certificates and images in a FIP, and BL1 includes support
723 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100724 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100725 ``GENERATE_COT`` option.
726
727 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
728 already exist in disk, they will be overwritten without further notice.
729
730- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
731 specifies the file that contains the Trusted World private key in PEM
732 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
733
734- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
735 synchronous, (see "Initializing a BL32 Image" section in
736 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
737 synchronous method) or 1 (BL32 is initialized using asynchronous method).
738 Default is 0.
739
740- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
741 routing model which routes non-secure interrupts asynchronously from TSP
742 to EL3 causing immediate preemption of TSP. The EL3 is responsible
743 for saving and restoring the TSP context in this routing model. The
744 default routing model (when the value is 0) is to route non-secure
745 interrupts to TSP allowing it to save its context and hand over
746 synchronously to EL3 via an SMC.
747
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000748 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
749 must also be set to ``1``.
750
Varun Wadekar4d034c52019-01-11 14:47:48 -0800751- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
752 linker. When the ``LINKER`` build variable points to the armlink linker,
753 this flag is enabled automatically. To enable support for armlink, platforms
754 will have to provide a scatter file for the BL image. Currently, Tegra
755 platforms use the armlink support to compile BL3-1 images.
756
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100757- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
758 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000759 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100760 (Coherent memory region is included) or 0 (Coherent memory region is
761 excluded). Default is 1.
762
John Tsichritzis2e42b622019-03-19 12:12:55 +0000763- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
764 This feature creates a library of functions to be placed in ROM and thus
765 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
766 is 0.
767
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100768- ``V``: Verbose build. If assigned anything other than 0, the build commands
769 are printed. Default is 0.
770
Dan Handley610e7e12018-03-01 18:44:00 +0000771- ``VERSION_STRING``: String used in the log output for each TF-A image.
772 Defaults to a string formed by concatenating the version number, build type
773 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100774
775- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
776 the CPU after warm boot. This is applicable for platforms which do not
777 require interconnect programming to enable cache coherency (eg: single
778 cluster platforms). If this option is enabled, then warm boot path
779 enables D-caches immediately after enabling MMU. This option defaults to 0.
780
Dan Handley610e7e12018-03-01 18:44:00 +0000781Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100782^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
783
784- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
785 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
786 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
787 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
788 flag.
789
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100790- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
791 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
792 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
793 match the frame used by the Non-Secure image (normally the Linux kernel).
794 Default is true (access to the frame is allowed).
795
796- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000797 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100798 an error is encountered during the boot process (for example, when an image
799 could not be loaded or authenticated). The watchdog is enabled in the early
800 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
801 Trusted Watchdog may be disabled at build time for testing or development
802 purposes.
803
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100804- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
805 have specific values at boot. This boolean option allows the Trusted Firmware
806 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000807 values before jumping to BL33. This option defaults to 0 (disabled). For
808 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
809 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
810 to the location of a device tree blob (DTB) already loaded in memory. The
811 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
812 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100813
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100814- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
815 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
816 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
817 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
818 this flag is 0. Note that this option is not used on FVP platforms.
819
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100820- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
821 for the construction of composite state-ID in the power-state parameter.
822 The existing PSCI clients currently do not support this encoding of
823 State-ID yet. Hence this flag is used to configure whether to use the
824 recommended State-ID encoding or not. The default value of this flag is 0,
825 in which case the platform is configured to expect NULL in the State-ID
826 field of power-state parameter.
827
828- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
829 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000830 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100831 must be specified using the ``ROT_KEY`` option when building the Trusted
832 Firmware. This private key will be used by the certificate generation tool
833 to sign the BL2 and Trusted Key certificates. Available options for
834 ``ARM_ROTPK_LOCATION`` are:
835
836 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
837 registers. The private key corresponding to this ROTPK hash is not
838 currently available.
839 - ``devel_rsa`` : return a development public key hash embedded in the BL1
840 and BL2 binaries. This hash has been obtained from the RSA public key
841 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
842 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
843 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800844 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
845 and BL2 binaries. This hash has been obtained from the ECDSA public key
846 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
847 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
848 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100849
850- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
851
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800852 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100853 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100854 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
855 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100856
Dan Handley610e7e12018-03-01 18:44:00 +0000857- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
858 of the translation tables library instead of version 2. It is set to 0 by
859 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100860
Dan Handley610e7e12018-03-01 18:44:00 +0000861- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
862 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
863 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100864 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
865
Dan Handley610e7e12018-03-01 18:44:00 +0000866For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100867map is explained in the `Firmware Design`_.
868
Dan Handley610e7e12018-03-01 18:44:00 +0000869Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100870^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
871
872- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
873 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
874 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000875 TF-A no longer supports earlier SCP versions. If this option is set to 1
876 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100877
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100878- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
879 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100880 during boot. Default is 1.
881
Soby Mathew1ced6b82017-06-12 12:37:10 +0100882- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
883 instead of SCPI/BOM driver for communicating with the SCP during power
884 management operations and for SCP RAM Firmware transfer. If this option
885 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100886
Dan Handley610e7e12018-03-01 18:44:00 +0000887Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100888^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
889
890- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000891 build the topology tree within TF-A. By default TF-A is configured for dual
892 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100893
894- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
895 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
896 explained in the options below:
897
898 - ``FVP_CCI`` : The CCI driver is selected. This is the default
899 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
900 - ``FVP_CCN`` : The CCN driver is selected. This is the default
901 if ``FVP_CLUSTER_COUNT`` > 2.
902
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000903- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
904 a single cluster. This option defaults to 4.
905
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000906- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
907 in the system. This option defaults to 1. Note that the build option
908 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
909
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100910- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
911
912 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
913 - ``FVP_GICV2`` : The GICv2 only driver is selected
914 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100915
916- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
917 for functions that wait for an arbitrary time length (udelay and mdelay).
918 The default value is 0.
919
Soby Mathewb1bf0442018-02-16 14:52:52 +0000920- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
921 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
922 details on HW_CONFIG. By default, this is initialized to a sensible DTS
923 file in ``fdts/`` folder depending on other build options. But some cases,
924 like shifted affinity format for MPIDR, cannot be detected at build time
925 and this option is needed to specify the appropriate DTS file.
926
927- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
928 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
929 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
930 HW_CONFIG blob instead of the DTS file. This option is useful to override
931 the default HW_CONFIG selected by the build system.
932
Summer Qin13b95c22018-03-02 15:51:14 +0800933ARM JUNO platform specific build options
934^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
935
936- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
937 Media Protection (TZ-MP1). Default value of this flag is 0.
938
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100939Debugging options
940~~~~~~~~~~~~~~~~~
941
942To compile a debug version and make the build more verbose use
943
944::
945
946 make PLAT=<platform> DEBUG=1 V=1 all
947
948AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
949example DS-5) might not support this and may need an older version of DWARF
950symbols to be emitted by GCC. This can be achieved by using the
951``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
952version to 2 is recommended for DS-5 versions older than 5.16.
953
954When debugging logic problems it might also be useful to disable all compiler
955optimizations by using ``-O0``.
956
957NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000958might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100959platforms** section in the `Firmware Design`_).
960
961Extra debug options can be passed to the build system by setting ``CFLAGS`` or
962``LDFLAGS``:
963
964.. code:: makefile
965
966 CFLAGS='-O0 -gdwarf-2' \
967 make PLAT=<platform> DEBUG=1 V=1 all
968
969Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
970ignored as the linker is called directly.
971
972It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000973post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
974``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100975section. In this case, the developer may take control of the target using a
976debugger when indicated by the console output. When using DS-5, the following
977commands can be used:
978
979::
980
981 # Stop target execution
982 interrupt
983
984 #
985 # Prepare your debugging environment, e.g. set breakpoints
986 #
987
988 # Jump over the debug loop
989 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
990
991 # Resume execution
992 continue
993
994Building the Test Secure Payload
995~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
996
997The TSP is coupled with a companion runtime service in the BL31 firmware,
998called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
999must be recompiled as well. For more information on SPs and SPDs, see the
1000`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
1001
Dan Handley610e7e12018-03-01 18:44:00 +00001002First clean the TF-A build directory to get rid of any previous BL31 binary.
1003Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001004
1005::
1006
1007 make PLAT=<platform> SPD=tspd all
1008
1009An additional boot loader binary file is created in the ``build`` directory:
1010
1011::
1012
1013 build/<platform>/<build-type>/bl32.bin
1014
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001015
1016Building and using the FIP tool
1017~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1018
Dan Handley610e7e12018-03-01 18:44:00 +00001019Firmware Image Package (FIP) is a packaging format used by TF-A to package
1020firmware images in a single binary. The number and type of images that should
1021be packed in a FIP is platform specific and may include TF-A images and other
1022firmware images required by the platform. For example, most platforms require
1023a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1024U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001025
Dan Handley610e7e12018-03-01 18:44:00 +00001026The TF-A build system provides the make target ``fip`` to create a FIP file
1027for the specified platform using the FIP creation tool included in the TF-A
1028project. Examples below show how to build a FIP file for FVP, packaging TF-A
1029and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001030
1031For AArch64:
1032
1033::
1034
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001035 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001036
1037For AArch32:
1038
1039::
1040
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001041 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001042
1043The resulting FIP may be found in:
1044
1045::
1046
1047 build/fvp/<build-type>/fip.bin
1048
1049For advanced operations on FIP files, it is also possible to independently build
1050the tool and create or modify FIPs using this tool. To do this, follow these
1051steps:
1052
1053It is recommended to remove old artifacts before building the tool:
1054
1055::
1056
1057 make -C tools/fiptool clean
1058
1059Build the tool:
1060
1061::
1062
1063 make [DEBUG=1] [V=1] fiptool
1064
1065The tool binary can be located in:
1066
1067::
1068
1069 ./tools/fiptool/fiptool
1070
Alexei Fedorov2831d582019-03-13 11:05:07 +00001071Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001072options.
1073
1074Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1075
1076::
1077
1078 ./tools/fiptool/fiptool create \
1079 --tb-fw build/<platform>/<build-type>/bl2.bin \
1080 --soc-fw build/<platform>/<build-type>/bl31.bin \
1081 fip.bin
1082
1083Example 2: view the contents of an existing Firmware package:
1084
1085::
1086
1087 ./tools/fiptool/fiptool info <path-to>/fip.bin
1088
1089Example 3: update the entries of an existing Firmware package:
1090
1091::
1092
1093 # Change the BL2 from Debug to Release version
1094 ./tools/fiptool/fiptool update \
1095 --tb-fw build/<platform>/release/bl2.bin \
1096 build/<platform>/debug/fip.bin
1097
1098Example 4: unpack all entries from an existing Firmware package:
1099
1100::
1101
1102 # Images will be unpacked to the working directory
1103 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1104
1105Example 5: remove an entry from an existing Firmware package:
1106
1107::
1108
1109 ./tools/fiptool/fiptool remove \
1110 --tb-fw build/<platform>/debug/fip.bin
1111
1112Note that if the destination FIP file exists, the create, update and
1113remove operations will automatically overwrite it.
1114
1115The unpack operation will fail if the images already exist at the
1116destination. In that case, use -f or --force to continue.
1117
1118More information about FIP can be found in the `Firmware Design`_ document.
1119
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001120Building FIP images with support for Trusted Board Boot
1121~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1122
1123Trusted Board Boot primarily consists of the following two features:
1124
1125- Image Authentication, described in `Trusted Board Boot`_, and
1126- Firmware Update, described in `Firmware Update`_
1127
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001128The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001129images with support for these features:
1130
1131#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1132 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001133 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001134 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001135 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001136 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001137
1138 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1139 source files the modules depend upon.
1140 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1141 options required to build the mbed TLS sources.
1142
1143 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001144 license. Using mbed TLS source code will affect the licensing of TF-A
1145 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001146
1147#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001148 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001149
1150 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1151 - ``TRUSTED_BOARD_BOOT=1``
1152 - ``GENERATE_COT=1``
1153
Dan Handley610e7e12018-03-01 18:44:00 +00001154 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001155 specified at build time. Two locations are currently supported (see
1156 ``ARM_ROTPK_LOCATION`` build option):
1157
1158 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1159 root-key storage registers present in the platform. On Juno, this
1160 registers are read-only. On FVP Base and Cortex models, the registers
1161 are read-only, but the value can be specified using the command line
1162 option ``bp.trusted_key_storage.public_key`` when launching the model.
1163 On both Juno and FVP models, the default value corresponds to an
1164 ECDSA-SECP256R1 public key hash, whose private part is not currently
1165 available.
1166
1167 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001168 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001169 found in ``plat/arm/board/common/rotpk``.
1170
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001171 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001172 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001173 found in ``plat/arm/board/common/rotpk``.
1174
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001175 Example of command line using RSA development keys:
1176
1177 ::
1178
1179 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1180 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1181 ARM_ROTPK_LOCATION=devel_rsa \
1182 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1183 BL33=<path-to>/<bl33_image> \
1184 all fip
1185
1186 The result of this build will be the bl1.bin and the fip.bin binaries. This
1187 FIP will include the certificates corresponding to the Chain of Trust
1188 described in the TBBR-client document. These certificates can also be found
1189 in the output build directory.
1190
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001191#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001192 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001193 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001194 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001195
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001196 - NS_BL2U. The AP non-secure Firmware Updater image.
1197 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001198
1199 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1200 targets using RSA development:
1201
1202 ::
1203
1204 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1205 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1206 ARM_ROTPK_LOCATION=devel_rsa \
1207 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1208 BL33=<path-to>/<bl33_image> \
1209 SCP_BL2=<path-to>/<scp_bl2_image> \
1210 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1211 NS_BL2U=<path-to>/<ns_bl2u_image> \
1212 all fip fwu_fip
1213
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001214 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001215 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1216 to the command line above.
1217
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001218 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1219 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001220
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001221 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1222 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001223 Chain of Trust described in the TBBR-client document. These certificates
1224 can also be found in the output build directory.
1225
1226Building the Certificate Generation Tool
1227~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1228
Dan Handley610e7e12018-03-01 18:44:00 +00001229The ``cert_create`` tool is built as part of the TF-A build process when the
1230``fip`` make target is specified and TBB is enabled (as described in the
1231previous section), but it can also be built separately with the following
1232command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001233
1234::
1235
1236 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1237
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001238For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001239'cert_create' tool can be built with the following command. Note that the target
1240platform must define its IDs within a ``platform_oid.h`` header file for the
1241build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001242
1243::
1244
Paul Beesley62761cd2019-04-11 13:35:26 +01001245 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001246
1247``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1248verbose. The following command should be used to obtain help about the tool:
1249
1250::
1251
1252 ./tools/cert_create/cert_create -h
1253
1254Building a FIP for Juno and FVP
1255-------------------------------
1256
1257This section provides Juno and FVP specific instructions to build Trusted
1258Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001259a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001260
David Cunadob2de0992017-06-29 12:01:33 +01001261Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1262onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001263
Joel Huttonfe027712018-03-19 11:59:57 +00001264Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001265different one. Mixing instructions for different platforms may result in
1266corrupted binaries.
1267
Joel Huttonfe027712018-03-19 11:59:57 +00001268Note: The uboot image downloaded by the Linaro workspace script does not always
1269match the uboot image packaged as BL33 in the corresponding fip file. It is
1270recommended to use the version that is packaged in the fip file using the
1271instructions below.
1272
Soby Mathewecd94ad2018-05-09 13:59:29 +01001273Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1274by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1275section for more info on selecting the right FDT to use.
1276
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001277#. Clean the working directory
1278
1279 ::
1280
1281 make realclean
1282
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001283#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001284
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001285 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001286 package included in the Linaro release:
1287
1288 ::
1289
1290 # Build the fiptool
1291 make [DEBUG=1] [V=1] fiptool
1292
1293 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001294 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001295
1296 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001297 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001298 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001299
Joel Huttonfe027712018-03-19 11:59:57 +00001300 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001301 exist in the current directory. If that is the case, either delete those
1302 files or use the ``--force`` option to overwrite.
1303
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001304 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1305 world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001306
Dan Handley610e7e12018-03-01 18:44:00 +00001307#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001308
1309 ::
1310
1311 # AArch64
1312 make PLAT=fvp BL33=nt-fw.bin all fip
1313
1314 # AArch32
1315 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1316
Dan Handley610e7e12018-03-01 18:44:00 +00001317#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001318
1319 For AArch64:
1320
1321 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1322 as a build parameter.
1323
1324 ::
1325
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001326 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001327
1328 For AArch32:
1329
1330 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1331 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1332 separately for AArch32.
1333
1334 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1335 to the AArch32 Linaro cross compiler.
1336
1337 ::
1338
1339 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1340
1341 - Build BL32 in AArch32.
1342
1343 ::
1344
1345 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1346 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1347
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001348 - Save ``bl32.bin`` to a temporary location and clean the build products.
1349
1350 ::
1351
1352 cp <path-to-build>/bl32.bin <path-to-temporary>
1353 make realclean
1354
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001355 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1356 must point to the AArch64 Linaro cross compiler.
1357
1358 ::
1359
1360 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1361
1362 - The following parameters should be used to build BL1 and BL2 in AArch64
1363 and point to the BL32 file.
1364
1365 ::
1366
Soby Mathew97b1bff2018-09-27 16:46:41 +01001367 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001368 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1369 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001370
1371The resulting BL1 and FIP images may be found in:
1372
1373::
1374
1375 # Juno
1376 ./build/juno/release/bl1.bin
1377 ./build/juno/release/fip.bin
1378
1379 # FVP
1380 ./build/fvp/release/bl1.bin
1381 ./build/fvp/release/fip.bin
1382
Roberto Vargas096f3a02017-10-17 10:19:00 +01001383
1384Booting Firmware Update images
1385-------------------------------------
1386
1387When Firmware Update (FWU) is enabled there are at least 2 new images
1388that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1389FWU FIP.
1390
1391Juno
1392~~~~
1393
1394The new images must be programmed in flash memory by adding
1395an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1396on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1397Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1398programming" for more information. User should ensure these do not
1399overlap with any other entries in the file.
1400
1401::
1402
1403 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1404 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1405 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1406 NOR10LOAD: 00000000 ;Image Load Address
1407 NOR10ENTRY: 00000000 ;Image Entry Point
1408
1409 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1410 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1411 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1412 NOR11LOAD: 00000000 ;Image Load Address
1413
1414The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1415In the same way, the address ns_bl2u_base_address is the value of
1416NS_BL2U_BASE - 0x8000000.
1417
1418FVP
1419~~~
1420
1421The additional fip images must be loaded with:
1422
1423::
1424
1425 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1426 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1427
1428The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1429In the same way, the address ns_bl2u_base_address is the value of
1430NS_BL2U_BASE.
1431
1432
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001433EL3 payloads alternative boot flow
1434----------------------------------
1435
1436On a pre-production system, the ability to execute arbitrary, bare-metal code at
1437the highest exception level is required. It allows full, direct access to the
1438hardware, for example to run silicon soak tests.
1439
1440Although it is possible to implement some baremetal secure firmware from
1441scratch, this is a complex task on some platforms, depending on the level of
1442configuration required to put the system in the expected state.
1443
1444Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001445``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1446boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1447other BL images and passing control to BL31. It reduces the complexity of
1448developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001449
1450- putting the system into a known architectural state;
1451- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001452- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001453
Dan Handley610e7e12018-03-01 18:44:00 +00001454When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001455TrustZone controller is simplified such that only region 0 is enabled and is
1456configured to permit secure access only. This gives full access to the whole
1457DRAM to the EL3 payload.
1458
1459The system is left in the same state as when entering BL31 in the default boot
1460flow. In particular:
1461
1462- Running in EL3;
1463- Current state is AArch64;
1464- Little-endian data access;
1465- All exceptions disabled;
1466- MMU disabled;
1467- Caches disabled.
1468
1469Booting an EL3 payload
1470~~~~~~~~~~~~~~~~~~~~~~
1471
1472The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001473not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001474
1475- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1476 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001477 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001478
1479- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1480 run-time.
1481
1482To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1483used. The infinite loop that it introduces in BL1 stops execution at the right
1484moment for a debugger to take control of the target and load the payload (for
1485example, over JTAG).
1486
1487It is expected that this loading method will work in most cases, as a debugger
1488connection is usually available in a pre-production system. The user is free to
1489use any other platform-specific mechanism to load the EL3 payload, though.
1490
1491Booting an EL3 payload on FVP
1492^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1493
1494The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1495the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1496is undefined on the FVP platform and the FVP platform code doesn't clear it.
1497Therefore, one must modify the way the model is normally invoked in order to
1498clear the mailbox at start-up.
1499
1500One way to do that is to create an 8-byte file containing all zero bytes using
1501the following command:
1502
1503::
1504
1505 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1506
1507and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1508using the following model parameters:
1509
1510::
1511
1512 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1513 --data=mailbox.dat@0x04000000 [Foundation FVP]
1514
1515To provide the model with the EL3 payload image, the following methods may be
1516used:
1517
1518#. If the EL3 payload is able to execute in place, it may be programmed into
1519 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1520 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1521 used for the FIP):
1522
1523 ::
1524
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001525 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001526
1527 On Foundation FVP, there is no flash loader component and the EL3 payload
1528 may be programmed anywhere in flash using method 3 below.
1529
1530#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1531 command may be used to load the EL3 payload ELF image over JTAG:
1532
1533 ::
1534
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001535 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001536
1537#. The EL3 payload may be pre-loaded in volatile memory using the following
1538 model parameters:
1539
1540 ::
1541
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001542 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1543 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001544
1545 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001546 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001547
1548Booting an EL3 payload on Juno
1549^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1550
1551If the EL3 payload is able to execute in place, it may be programmed in flash
1552memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1553on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1554Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1555programming" for more information.
1556
1557Alternatively, the same DS-5 command mentioned in the FVP section above can
1558be used to load the EL3 payload's ELF file over JTAG on Juno.
1559
1560Preloaded BL33 alternative boot flow
1561------------------------------------
1562
1563Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001564on TF-A to load it. This may simplify packaging of the normal world code and
1565improve performance in a development environment. When secure world cold boot
1566is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001567
1568For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001569used when compiling TF-A. For example, the following command will create a FIP
1570without a BL33 and prepare to jump to a BL33 image loaded at address
15710x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001572
1573::
1574
1575 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1576
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001577Boot of a preloaded kernel image on Base FVP
1578~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001579
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001580The following example uses a simplified boot flow by directly jumping from the
1581TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1582useful if both the kernel and the device tree blob (DTB) are already present in
1583memory (like in FVP).
1584
1585For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1586address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001587
1588::
1589
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001590 CROSS_COMPILE=aarch64-linux-gnu- \
1591 make PLAT=fvp DEBUG=1 \
1592 RESET_TO_BL31=1 \
1593 ARM_LINUX_KERNEL_AS_BL33=1 \
1594 PRELOADED_BL33_BASE=0x80080000 \
1595 ARM_PRELOADED_DTB_BASE=0x82000000 \
1596 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001597
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001598Now, it is needed to modify the DTB so that the kernel knows the address of the
1599ramdisk. The following script generates a patched DTB from the provided one,
1600assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1601script assumes that the user is using a ramdisk image prepared for U-Boot, like
1602the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1603offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001604
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001605.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001606
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001607 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001608
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001609 # Path to the input DTB
1610 KERNEL_DTB=<path-to>/<fdt>
1611 # Path to the output DTB
1612 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1613 # Base address of the ramdisk
1614 INITRD_BASE=0x84000000
1615 # Path to the ramdisk
1616 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001617
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001618 # Skip uboot header (64 bytes)
1619 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1620 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1621 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1622
1623 CHOSEN_NODE=$(echo \
1624 "/ { \
1625 chosen { \
1626 linux,initrd-start = <${INITRD_START}>; \
1627 linux,initrd-end = <${INITRD_END}>; \
1628 }; \
1629 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001630
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001631 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1632 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001633
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001634And the FVP binary can be run with the following command:
1635
1636::
1637
1638 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1639 -C pctl.startup=0.0.0.0 \
1640 -C bp.secure_memory=1 \
1641 -C cluster0.NUM_CORES=4 \
1642 -C cluster1.NUM_CORES=4 \
1643 -C cache_state_modelled=1 \
1644 -C cluster0.cpu0.RVBAR=0x04020000 \
1645 -C cluster0.cpu1.RVBAR=0x04020000 \
1646 -C cluster0.cpu2.RVBAR=0x04020000 \
1647 -C cluster0.cpu3.RVBAR=0x04020000 \
1648 -C cluster1.cpu0.RVBAR=0x04020000 \
1649 -C cluster1.cpu1.RVBAR=0x04020000 \
1650 -C cluster1.cpu2.RVBAR=0x04020000 \
1651 -C cluster1.cpu3.RVBAR=0x04020000 \
1652 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1653 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1654 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1655 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1656
1657Boot of a preloaded kernel image on Juno
1658~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001659
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001660The Trusted Firmware must be compiled in a similar way as for FVP explained
1661above. The process to load binaries to memory is the one explained in
1662`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001663
1664Running the software on FVP
1665---------------------------
1666
David Cunado7c032642018-03-12 18:47:05 +00001667The latest version of the AArch64 build of TF-A has been tested on the following
1668Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1669(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001670
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001671The FVP models used are Version 11.5 Build 33, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001672
David Cunado05845bf2017-12-19 16:33:25 +00001673- ``FVP_Base_AEMv8A-AEMv8A``
1674- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001675- ``FVP_Base_RevC-2xAEMv8A``
1676- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001677- ``FVP_Base_Cortex-A35x4``
1678- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001679- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1680- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001681- ``FVP_Base_Cortex-A57x1-A53x1``
1682- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001683- ``FVP_Base_Cortex-A57x4-A53x4``
1684- ``FVP_Base_Cortex-A57x4``
1685- ``FVP_Base_Cortex-A72x4-A53x4``
1686- ``FVP_Base_Cortex-A72x4``
1687- ``FVP_Base_Cortex-A73x4-A53x4``
1688- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001689- ``FVP_Base_Cortex-A75x4``
1690- ``FVP_Base_Cortex-A76x4``
Alexei Fedorov48009432019-04-04 16:26:34 +01001691- ``FVP_Base_Cortex-A76AEx4`` (Tested with internal model)
1692- ``FVP_Base_Cortex-A76AEx8`` (Tested with internal model)
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001693- ``FVP_Base_Neoverse-N1x4`` (Tested with internal model)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001694- ``FVP_Base_Deimos``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001695- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001696- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1697- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
1698- ``FVP_RD_N1Edge`` (Version 11.3 build 42)
David Cunado05845bf2017-12-19 16:33:25 +00001699- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001700
1701The latest version of the AArch32 build of TF-A has been tested on the following
1702Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1703(64-bit host machine only).
1704
1705- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001706- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001707
David Cunado7c032642018-03-12 18:47:05 +00001708NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1709is not compatible with legacy GIC configurations. Therefore this FVP does not
1710support these legacy GIC configurations.
1711
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001712NOTE: The build numbers quoted above are those reported by launching the FVP
1713with the ``--version`` parameter.
1714
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001715NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1716file systems that can be downloaded separately. To run an FVP with a virtio
1717file system image an additional FVP configuration option
1718``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1719used.
1720
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001721NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1722The commands below would report an ``unhandled argument`` error in this case.
1723
1724NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001725CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001726execution.
1727
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001728NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001729the internal synchronisation timings changed compared to older versions of the
1730models. The models can be launched with ``-Q 100`` option if they are required
1731to match the run time characteristics of the older versions.
1732
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001733The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001734downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001735
David Cunado124415e2017-06-27 17:31:12 +01001736The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001737`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001738
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001739Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001740parameter options. A brief description of the important ones that affect TF-A
1741and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001742
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001743Obtaining the Flattened Device Trees
1744~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1745
1746Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001747FDT files are required. FDT source files for the Foundation and Base FVPs can
1748be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1749a subset of the Base FVP components. For example, the Foundation FVP lacks
1750CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001751
1752Note: It is not recommended to use the FDTs built along the kernel because not
1753all FDTs are available from there.
1754
Soby Mathewecd94ad2018-05-09 13:59:29 +01001755The dynamic configuration capability is enabled in the firmware for FVPs.
1756This means that the firmware can authenticate and load the FDT if present in
1757FIP. A default FDT is packaged into FIP during the build based on
1758the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1759or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1760`Arm FVP platform specific build options`_ section for detail on the options).
1761
1762- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001763
David Cunado7c032642018-03-12 18:47:05 +00001764 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1765 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001766
Soby Mathewecd94ad2018-05-09 13:59:29 +01001767- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001768
David Cunado7c032642018-03-12 18:47:05 +00001769 For use with models such as the Cortex-A32 Base FVPs without shifted
1770 affinities and running Linux in AArch32 state with Base memory map
1771 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001772
Soby Mathewecd94ad2018-05-09 13:59:29 +01001773- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001774
David Cunado7c032642018-03-12 18:47:05 +00001775 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1776 affinities and with Base memory map configuration and Linux GICv3 support.
1777
Soby Mathewecd94ad2018-05-09 13:59:29 +01001778- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001779
1780 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1781 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1782
Soby Mathewecd94ad2018-05-09 13:59:29 +01001783- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001784
1785 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1786 single cluster, single threaded CPUs, Base memory map configuration and Linux
1787 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001788
Soby Mathewecd94ad2018-05-09 13:59:29 +01001789- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001790
David Cunado7c032642018-03-12 18:47:05 +00001791 For use with models such as the Cortex-A32 Base FVPs without shifted
1792 affinities and running Linux in AArch32 state with Base memory map
1793 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001794
Soby Mathewecd94ad2018-05-09 13:59:29 +01001795- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001796
1797 For use with Foundation FVP with Base memory map configuration.
1798
Soby Mathewecd94ad2018-05-09 13:59:29 +01001799- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001800
1801 (Default) For use with Foundation FVP with Base memory map configuration
1802 and Linux GICv3 support.
1803
1804Running on the Foundation FVP with reset to BL1 entrypoint
1805~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1806
1807The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018084 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001809
1810::
1811
1812 <path-to>/Foundation_Platform \
1813 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001814 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001815 --secure-memory \
1816 --visualization \
1817 --gicv3 \
1818 --data="<path-to>/<bl1-binary>"@0x0 \
1819 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001820 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001821 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001822
1823Notes:
1824
1825- BL1 is loaded at the start of the Trusted ROM.
1826- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001827- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1828 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001829- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1830 and enable the GICv3 device in the model. Note that without this option,
1831 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001832 is not supported by TF-A.
1833- In order for TF-A to run correctly on the Foundation FVP, the architecture
1834 versions must match. The Foundation FVP defaults to the highest v8.x
1835 version it supports but the default build for TF-A is for v8.0. To avoid
1836 issues either start the Foundation FVP to use v8.0 architecture using the
1837 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1838 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001839
1840Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1841~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1842
David Cunado7c032642018-03-12 18:47:05 +00001843The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001844with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001845
1846::
1847
David Cunado7c032642018-03-12 18:47:05 +00001848 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001849 -C pctl.startup=0.0.0.0 \
1850 -C bp.secure_memory=1 \
1851 -C bp.tzc_400.diagnostics=1 \
1852 -C cluster0.NUM_CORES=4 \
1853 -C cluster1.NUM_CORES=4 \
1854 -C cache_state_modelled=1 \
1855 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1856 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001857 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001858 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001859
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001860Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1861specific DTS for all the CPUs to be loaded.
1862
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001863Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1864~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1865
1866The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001867with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001868
1869::
1870
1871 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1872 -C pctl.startup=0.0.0.0 \
1873 -C bp.secure_memory=1 \
1874 -C bp.tzc_400.diagnostics=1 \
1875 -C cluster0.NUM_CORES=4 \
1876 -C cluster1.NUM_CORES=4 \
1877 -C cache_state_modelled=1 \
1878 -C cluster0.cpu0.CONFIG64=0 \
1879 -C cluster0.cpu1.CONFIG64=0 \
1880 -C cluster0.cpu2.CONFIG64=0 \
1881 -C cluster0.cpu3.CONFIG64=0 \
1882 -C cluster1.cpu0.CONFIG64=0 \
1883 -C cluster1.cpu1.CONFIG64=0 \
1884 -C cluster1.cpu2.CONFIG64=0 \
1885 -C cluster1.cpu3.CONFIG64=0 \
1886 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1887 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001888 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001889 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001890
1891Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1892~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1893
1894The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001895boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001896
1897::
1898
1899 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1900 -C pctl.startup=0.0.0.0 \
1901 -C bp.secure_memory=1 \
1902 -C bp.tzc_400.diagnostics=1 \
1903 -C cache_state_modelled=1 \
1904 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1905 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001906 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001907 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001908
1909Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1910~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1911
1912The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001913boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001914
1915::
1916
1917 <path-to>/FVP_Base_Cortex-A32x4 \
1918 -C pctl.startup=0.0.0.0 \
1919 -C bp.secure_memory=1 \
1920 -C bp.tzc_400.diagnostics=1 \
1921 -C cache_state_modelled=1 \
1922 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1923 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001924 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001925 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001926
1927Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1928~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1929
David Cunado7c032642018-03-12 18:47:05 +00001930The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001931with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001932
1933::
1934
David Cunado7c032642018-03-12 18:47:05 +00001935 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001936 -C pctl.startup=0.0.0.0 \
1937 -C bp.secure_memory=1 \
1938 -C bp.tzc_400.diagnostics=1 \
1939 -C cluster0.NUM_CORES=4 \
1940 -C cluster1.NUM_CORES=4 \
1941 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001942 -C cluster0.cpu0.RVBAR=0x04010000 \
1943 -C cluster0.cpu1.RVBAR=0x04010000 \
1944 -C cluster0.cpu2.RVBAR=0x04010000 \
1945 -C cluster0.cpu3.RVBAR=0x04010000 \
1946 -C cluster1.cpu0.RVBAR=0x04010000 \
1947 -C cluster1.cpu1.RVBAR=0x04010000 \
1948 -C cluster1.cpu2.RVBAR=0x04010000 \
1949 -C cluster1.cpu3.RVBAR=0x04010000 \
1950 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1951 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001952 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001953 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001954 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001955 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001956
1957Notes:
1958
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001959- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001960 in this config, it can be loaded at any valid address for execution.
1961
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001962- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1963 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1964 parameter is needed to load the individual bootloader images in memory.
1965 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001966 Payload. For the same reason, the FDT needs to be compiled from the DT source
1967 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1968 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001969
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001970- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1971 specific DTS for all the CPUs to be loaded.
1972
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001973- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1974 X and Y are the cluster and CPU numbers respectively, is used to set the
1975 reset vector for each core.
1976
1977- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1978 changing the value of
1979 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1980 ``BL32_BASE``.
1981
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001982Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1983~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001984
1985The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001986with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001987
1988::
1989
1990 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1991 -C pctl.startup=0.0.0.0 \
1992 -C bp.secure_memory=1 \
1993 -C bp.tzc_400.diagnostics=1 \
1994 -C cluster0.NUM_CORES=4 \
1995 -C cluster1.NUM_CORES=4 \
1996 -C cache_state_modelled=1 \
1997 -C cluster0.cpu0.CONFIG64=0 \
1998 -C cluster0.cpu1.CONFIG64=0 \
1999 -C cluster0.cpu2.CONFIG64=0 \
2000 -C cluster0.cpu3.CONFIG64=0 \
2001 -C cluster1.cpu0.CONFIG64=0 \
2002 -C cluster1.cpu1.CONFIG64=0 \
2003 -C cluster1.cpu2.CONFIG64=0 \
2004 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002005 -C cluster0.cpu0.RVBAR=0x04002000 \
2006 -C cluster0.cpu1.RVBAR=0x04002000 \
2007 -C cluster0.cpu2.RVBAR=0x04002000 \
2008 -C cluster0.cpu3.RVBAR=0x04002000 \
2009 -C cluster1.cpu0.RVBAR=0x04002000 \
2010 -C cluster1.cpu1.RVBAR=0x04002000 \
2011 -C cluster1.cpu2.RVBAR=0x04002000 \
2012 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002013 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002014 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002015 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002016 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002017 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002018
2019Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2020It should match the address programmed into the RVBAR register as well.
2021
2022Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2023~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2024
2025The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002026boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002027
2028::
2029
2030 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2031 -C pctl.startup=0.0.0.0 \
2032 -C bp.secure_memory=1 \
2033 -C bp.tzc_400.diagnostics=1 \
2034 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002035 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2036 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2037 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2038 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2039 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2040 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2041 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2042 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2043 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2044 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002045 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002046 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002047 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002048 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002049
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002050Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2051~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002052
2053The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002054boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002055
2056::
2057
2058 <path-to>/FVP_Base_Cortex-A32x4 \
2059 -C pctl.startup=0.0.0.0 \
2060 -C bp.secure_memory=1 \
2061 -C bp.tzc_400.diagnostics=1 \
2062 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002063 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2064 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2065 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2066 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002067 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002068 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002069 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002070 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002071 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002072
2073Running the software on Juno
2074----------------------------
2075
Dan Handley610e7e12018-03-01 18:44:00 +00002076This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002077
2078To execute the software stack on Juno, the version of the Juno board recovery
2079image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2080earlier version installed or are unsure which version is installed, please
2081re-install the recovery image by following the
2082`Instructions for using Linaro's deliverables on Juno`_.
2083
Dan Handley610e7e12018-03-01 18:44:00 +00002084Preparing TF-A images
2085~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002086
Dan Handley610e7e12018-03-01 18:44:00 +00002087After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2088``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002089
2090Other Juno software information
2091~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2092
Dan Handley610e7e12018-03-01 18:44:00 +00002093Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002094software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002095get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002096configure it.
2097
2098Testing SYSTEM SUSPEND on Juno
2099~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2100
2101The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2102to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2103on Juno, at the linux shell prompt, issue the following command:
2104
2105::
2106
2107 echo +10 > /sys/class/rtc/rtc0/wakealarm
2108 echo -n mem > /sys/power/state
2109
2110The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2111wakeup interrupt from RTC.
2112
2113--------------
2114
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002115*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002116
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002117.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002118.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002119.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002120.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2121.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002122.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002123.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002124.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002125.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002126.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002127.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002128.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002129.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002130.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002131.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002132.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002133.. _Firmware Update: firmware-update.rst
2134.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002135.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2136.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002137.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002138.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002139.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002140.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002141.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002142.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002143.. _`Library at ROM`: romlib-design.rst