blob: f1c872b191ac1d6823e62b826b63278614f9708b [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000031#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000032#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050033#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000034#include <lib/extensions/spe.h>
35#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010036#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010037#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010038#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010039#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000040#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010042#if ENABLE_FEAT_TWED
43/* Make sure delay value fits within the range(0-15) */
44CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
45#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000046
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010047per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
48static bool has_secure_perworld_init;
49
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010050static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000051static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010052static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010053static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050054
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010055#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050056static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
57{
58 u_register_t sctlr_elx, actlr_elx;
59
60 /*
61 * Initialise SCTLR_EL1 to the reset value corresponding to the target
62 * execution state setting all fields rather than relying on the hw.
63 * Some fields have architecturally UNKNOWN reset values and these are
64 * set to zero.
65 *
66 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
67 *
68 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
69 * required by PSCI specification)
70 */
71 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
72 if (GET_RW(ep->spsr) == MODE_RW_64) {
73 sctlr_elx |= SCTLR_EL1_RES1;
74 } else {
75 /*
76 * If the target execution state is AArch32 then the following
77 * fields need to be set.
78 *
79 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
80 * instructions are not trapped to EL1.
81 *
82 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
83 * instructions are not trapped to EL1.
84 *
85 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
86 * CP15DMB, CP15DSB, and CP15ISB instructions.
87 */
88 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
89 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
90 }
91
Zelalem Aweke20126002022-04-08 16:48:05 -050092 /*
93 * If workaround of errata 764081 for Cortex-A75 is used then set
94 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050096 if (errata_a75_764081_applies()) {
97 sctlr_elx |= SCTLR_IESB_BIT;
98 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +010099
Zelalem Aweke20126002022-04-08 16:48:05 -0500100 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100101 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500102
103 /*
104 * Base the context ACTLR_EL1 on the current value, as it is
105 * implementation defined. The context restore process will write
106 * the value from the context to the actual register and can cause
107 * problems for processor cores that don't expect certain bits to
108 * be zero.
109 */
110 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100111 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500112}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100113#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500114
Zelalem Aweke42401112022-01-05 17:12:24 -0600115/******************************************************************************
116 * This function performs initializations that are specific to SECURE state
117 * and updates the cpu context specified by 'ctx'.
118 *****************************************************************************/
119static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000120{
Zelalem Aweke42401112022-01-05 17:12:24 -0600121 u_register_t scr_el3;
122 el3_state_t *state;
123
124 state = get_el3state_ctx(ctx);
125 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
126
127#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000128 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600129 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
130 * indicated by the interrupt routing model for BL31.
131 */
132 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
133#endif
134
Govindraj Raja73e1d802024-02-28 14:37:09 -0600135 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
136 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600137 scr_el3 |= SCR_ATA_BIT;
138 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600139
Zelalem Aweke42401112022-01-05 17:12:24 -0600140 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
141
Zelalem Aweke20126002022-04-08 16:48:05 -0500142 /*
143 * Initialize EL1 context registers unless SPMC is running
144 * at S-EL2.
145 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100146#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500147 setup_el1_context(ctx, ep);
148#endif
149
Zelalem Aweke42401112022-01-05 17:12:24 -0600150 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100151
152 /**
153 * manage_extensions_secure_per_world api has to be executed once,
154 * as the registers getting initialised, maintain constant value across
155 * all the cpus for the secure world.
156 * Henceforth, this check ensures that the registers are initialised once
157 * and avoids re-initialization from multiple cores.
158 */
159 if (!has_secure_perworld_init) {
160 manage_extensions_secure_per_world();
161 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000162}
163
Zelalem Aweke42401112022-01-05 17:12:24 -0600164#if ENABLE_RME
165/******************************************************************************
166 * This function performs initializations that are specific to REALM state
167 * and updates the cpu context specified by 'ctx'.
168 *****************************************************************************/
169static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
170{
171 u_register_t scr_el3;
172 el3_state_t *state;
173
174 state = get_el3state_ctx(ctx);
175 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
176
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000177 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
178
Sona Mathew3b84c962023-10-25 16:48:19 -0500179 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000180 if (is_feat_csv2_2_supported()) {
181 /* Enable access to the SCXTNUM_ELx registers. */
182 scr_el3 |= SCR_EnSCXT_BIT;
183 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600184
185 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
186}
187#endif /* ENABLE_RME */
188
189/******************************************************************************
190 * This function performs initializations that are specific to NON-SECURE state
191 * and updates the cpu context specified by 'ctx'.
192 *****************************************************************************/
193static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
194{
195 u_register_t scr_el3;
196 el3_state_t *state;
197
198 state = get_el3state_ctx(ctx);
199 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
200
201 /* SCR_NS: Set the NS bit */
202 scr_el3 |= SCR_NS_BIT;
203
Govindraj Raja73e1d802024-02-28 14:37:09 -0600204 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
205 if (is_feat_mte2_supported()) {
206 scr_el3 |= SCR_ATA_BIT;
207 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100208
Zelalem Aweke42401112022-01-05 17:12:24 -0600209#if !CTX_INCLUDE_PAUTH_REGS
210 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100211 * Pointer Authentication feature, if present, is always enabled by default
212 * for Non secure lower exception levels. We do not have an explicit
213 * flag to set it.
214 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
215 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600216 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100217 * To prevent the leakage between the worlds during world switch,
218 * we enable it only for the non-secure world.
219 *
220 * If the Secure/realm world wants to use pointer authentication,
221 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
222 * it will be enabled globally for all the contexts.
223 *
224 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
225 * other than EL3
226 *
227 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
228 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600229 */
230 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600231
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100232#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600233
Manish Pandey0e3379d2022-10-10 11:43:08 +0100234#if HANDLE_EA_EL3_FIRST_NS
235 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
236 scr_el3 |= SCR_EA_BIT;
237#endif
238
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100239#if RAS_TRAP_NS_ERR_REC_ACCESS
240 /*
241 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
242 * and RAS ERX registers from EL1 and EL2(from any security state)
243 * are trapped to EL3.
244 * Set here to trap only for NS EL1/EL2
245 *
246 */
247 scr_el3 |= SCR_TERR_BIT;
248#endif
249
Sona Mathew3b84c962023-10-25 16:48:19 -0500250 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000251 if (is_feat_csv2_2_supported()) {
252 /* Enable access to the SCXTNUM_ELx registers. */
253 scr_el3 |= SCR_EnSCXT_BIT;
254 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000255
Zelalem Aweke42401112022-01-05 17:12:24 -0600256#ifdef IMAGE_BL31
257 /*
258 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
259 * indicated by the interrupt routing model for BL31.
260 */
261 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
262#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100263
264 if (is_feat_the_supported()) {
265 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
266 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
267 */
268 scr_el3 |= SCR_RCWMASKEn_BIT;
269 }
270
Zelalem Aweke42401112022-01-05 17:12:24 -0600271 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600272
273 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100274#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600275
276 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000277 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600278 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000279 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600280
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600281 if (is_feat_hcx_supported()) {
282 /*
283 * Initialize register HCRX_EL2 with its init value.
284 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
285 * chance that this can lead to unexpected behavior in lower
286 * ELs that have not been updated since the introduction of
287 * this feature if not properly initialized, especially when
288 * it comes to those bits that enable/disable traps.
289 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000290 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600291 HCRX_EL2_INIT_VAL);
292 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500293
294 if (is_feat_fgt_supported()) {
295 /*
296 * Initialize HFG*_EL2 registers with a default value so legacy
297 * systems unaware of FEAT_FGT do not get trapped due to their lack
298 * of initialization for this feature.
299 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000300 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500301 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000302 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500303 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000304 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500305 HFGWTR_EL2_INIT_VAL);
306 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100307#else
308 /* Initialize EL1 context registers */
309 setup_el1_context(ctx, ep);
310#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000311
312 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600313}
314
Achin Gupta7aea9082014-02-01 07:51:28 +0000315/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600316 * The following function performs initialization of the cpu_context 'ctx'
317 * for first use that is common to all security states, and sets the
318 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100319 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000320 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100321 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100322 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600323static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100324{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000325 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100326 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100327 el3_state_t *state;
328 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100329
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100330 state = get_el3state_ctx(ctx);
331
Andrew Thoelke4e126072014-06-04 21:10:52 +0100332 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000333 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100334
335 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100336 * The lower-EL context is zeroed so that no stale values leak to a world.
337 * It is assumed that an all-zero lower-EL context is good enough for it
338 * to boot correctly. However, there are very few registers where this
339 * is not true and some values need to be recreated.
340 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100341#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100342 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
343
344 /*
345 * These bits are set in the gicv3 driver. Losing them (especially the
346 * SRE bit) is problematic for all worlds. Henceforth recreate them.
347 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000348 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100349 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000350 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100351
352 /*
353 * The actlr_el2 register can be initialized in platform's reset handler
354 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
355 */
356 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100357#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100358
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100359 /* Start with a clean SCR_EL3 copy as all relevant values are set */
360 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500361
David Cunadofee86532017-04-13 22:38:29 +0100362 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100363 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
364 * EL2, EL1 and EL0 are not trapped to EL3.
365 *
366 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
367 * EL2, EL1 and EL0 are not trapped to EL3.
368 *
369 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
370 * both Security states and both Execution states.
371 *
372 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
373 * Non-secure memory.
374 */
375 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
376
377 scr_el3 |= SCR_SIF_BIT;
378
379 /*
David Cunadofee86532017-04-13 22:38:29 +0100380 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
381 * Exception level as specified by SPSR.
382 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500383 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100384 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500385 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600386
David Cunadofee86532017-04-13 22:38:29 +0100387 /*
388 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500389 * Secure timer registers to EL3, from AArch64 state only, if specified
390 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
391 * bit always behaves as 1 (i.e. secure physical timer register access
392 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100393 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500394 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100395 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500396 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100397
johpow01f91e59f2021-08-04 19:38:18 -0500398 /*
399 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
400 * SCR_EL3.HXEn.
401 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000402 if (is_feat_hcx_supported()) {
403 scr_el3 |= SCR_HXEn_BIT;
404 }
johpow01f91e59f2021-08-04 19:38:18 -0500405
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400406 /*
407 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
408 * registers are trapped to EL3.
409 */
410#if ENABLE_FEAT_RNG_TRAP
411 scr_el3 |= SCR_TRNDR_BIT;
412#endif
413
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000414#if FAULT_INJECTION_SUPPORT
415 /* Enable fault injection from lower ELs */
416 scr_el3 |= SCR_FIEN_BIT;
417#endif
418
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100419#if CTX_INCLUDE_PAUTH_REGS
420 /*
421 * Enable Pointer Authentication globally for all the worlds.
422 *
423 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
424 * other than EL3
425 *
426 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
427 * than EL3
428 */
429 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
430#endif /* CTX_INCLUDE_PAUTH_REGS */
431
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000432 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000433 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
434 */
435 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
436 scr_el3 |= SCR_TCR2EN_BIT;
437 }
438
439 /*
Mark Brown293a6612023-03-14 20:48:43 +0000440 * SCR_EL3.PIEN: Enable permission indirection and overlay
441 * registers for AArch64 if present.
442 */
443 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
444 scr_el3 |= SCR_PIEN_BIT;
445 }
446
447 /*
Mark Brown326f2952023-03-14 21:33:04 +0000448 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
449 */
450 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
451 scr_el3 |= SCR_GCSEn_BIT;
452 }
453
454 /*
David Cunadofee86532017-04-13 22:38:29 +0100455 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
456 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
457 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500458 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
459 * same conditions as HVC instructions and when the processor supports
460 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500461 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
462 * CNTPOFF_EL2 register under the same conditions as HVC instructions
463 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100464 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000465 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
466 || ((GET_RW(ep->spsr) != MODE_RW_64)
467 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100468 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500469
Andre Przywarae8920f62022-11-10 14:28:01 +0000470 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500471 scr_el3 |= SCR_FGTEN_BIT;
472 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500473
Andre Przywarac3464182022-11-17 17:30:43 +0000474 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500475 scr_el3 |= SCR_ECVEN_BIT;
476 }
David Cunadofee86532017-04-13 22:38:29 +0100477 }
478
johpow013e24c162020-04-22 14:05:13 -0500479 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000480 if (is_feat_twed_supported()) {
481 /* Set delay in SCR_EL3 */
482 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
483 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
484 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500485
Andre Przywara0cf77402023-01-27 12:25:49 +0000486 /* Enable WFE delay */
487 scr_el3 |= SCR_TWEDEn_BIT;
488 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100489
490#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
491 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
492 if (is_feat_sel2_supported()) {
493 scr_el3 |= SCR_EEL2_BIT;
494 }
495#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500496
David Cunadofee86532017-04-13 22:38:29 +0100497 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100498 * Populate EL3 state so that we've the right context
499 * before doing ERET
500 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100501 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
502 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
503 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
504
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100505 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
506 mdcr_el3 = MDCR_EL3_RESET_VAL;
507
508 /* ---------------------------------------------------------------------
509 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
510 * Some fields are architecturally UNKNOWN on reset.
511 *
512 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
513 * Debug exceptions, other than Breakpoint Instruction exceptions, are
514 * disabled from all ELs in Secure state.
515 *
516 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
517 * privileged debug from S-EL1.
518 *
519 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
520 * access to the powerdown debug registers do not trap to EL3.
521 *
522 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
523 * debug registers, other than those registers that are controlled by
524 * MDCR_EL3.TDOSA.
525 */
526 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
527 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
528 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
529
530 /*
531 * Configure MDCR_EL3 register as applicable for each world
532 * (NS/Secure/Realm) context.
533 */
534 manage_extensions_common(ctx);
535
Andrew Thoelke4e126072014-06-04 21:10:52 +0100536 /*
537 * Store the X0-X7 value from the entrypoint into the context
538 * Use memcpy as we are in control of the layout of the structures
539 */
540 gp_regs = get_gpregs_ctx(ctx);
541 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
542}
543
544/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600545 * Context management library initialization routine. This library is used by
546 * runtime services to share pointers to 'cpu_context' structures for secure
547 * non-secure and realm states. Management of the structures and their associated
548 * memory is not done by the context management library e.g. the PSCI service
549 * manages the cpu context used for entry from and exit to the non-secure state.
550 * The Secure payload dispatcher service manages the context(s) corresponding to
551 * the secure state. It also uses this library to get access to the non-secure
552 * state cpu context pointers.
553 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
554 * which will be used for programming an entry into a lower EL. The same context
555 * will be used to save state upon exception entry from that EL.
556 ******************************************************************************/
557void __init cm_init(void)
558{
559 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100560 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600561 * that will be done when the BSS is zeroed out.
562 */
563}
564
565/*******************************************************************************
566 * This is the high-level function used to initialize the cpu_context 'ctx' for
567 * first use. It performs initializations that are common to all security states
568 * and initializations specific to the security state specified in 'ep'
569 ******************************************************************************/
570void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
571{
572 unsigned int security_state;
573
574 assert(ctx != NULL);
575
576 /*
577 * Perform initializations that are common
578 * to all security states
579 */
580 setup_context_common(ctx, ep);
581
582 security_state = GET_SECURITY_STATE(ep->h.attr);
583
584 /* Perform security state specific initializations */
585 switch (security_state) {
586 case SECURE:
587 setup_secure_context(ctx, ep);
588 break;
589#if ENABLE_RME
590 case REALM:
591 setup_realm_context(ctx, ep);
592 break;
593#endif
594 case NON_SECURE:
595 setup_ns_context(ctx, ep);
596 break;
597 default:
598 ERROR("Invalid security state\n");
599 panic();
600 break;
601 }
602}
603
604/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000605 * Enable architecture extensions for EL3 execution. This function only updates
606 * registers in-place which are expected to either never change or be
607 * overwritten by el3_exit.
608 ******************************************************************************/
609#if IMAGE_BL31
610void cm_manage_extensions_el3(void)
611{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100612 if (is_feat_amu_supported()) {
613 amu_init_el3();
614 }
615
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000616 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000617 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000618 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100619
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000620 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000621}
622#endif /* IMAGE_BL31 */
623
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000624/******************************************************************************
625 * Function to initialise the registers with the RESET values in the context
626 * memory, which are maintained per world.
627 ******************************************************************************/
628#if IMAGE_BL31
629void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
630{
631 /*
632 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
633 *
634 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
635 * by Advanced SIMD, floating-point or SVE instructions (if
636 * implemented) do not trap to EL3.
637 *
638 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
639 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
640 */
641 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600642
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000643 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600644
645 /*
646 * Initialize MPAM3_EL3 to its default reset value
647 *
648 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
649 * all lower ELn MPAM3_EL3 register access to, trap to EL3
650 */
651
652 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000653}
654#endif /* IMAGE_BL31 */
655
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000656/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100657 * Initialise per_world_context for Non-Secure world.
658 * This function enables the architecture extensions, which have same value
659 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000660 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000661#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100662void manage_extensions_nonsecure_per_world(void)
663{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000664 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
665
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100666 if (is_feat_sme_supported()) {
667 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100668 }
669
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000670 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100671 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
672 }
673
674 if (is_feat_amu_supported()) {
675 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
676 }
677
678 if (is_feat_sys_reg_trace_supported()) {
679 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000680 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600681
682 if (is_feat_mpam_supported()) {
683 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
684 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100685}
686#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000687
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100688/*******************************************************************************
689 * Initialise per_world_context for Secure world.
690 * This function enables the architecture extensions, which have same value
691 * across the cores for the secure world.
692 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100693static void manage_extensions_secure_per_world(void)
694{
695#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000696 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
697
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000698 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100699
700 if (ENABLE_SME_FOR_SWD) {
701 /*
702 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
703 * SME, SVE, and FPU/SIMD context properly managed.
704 */
705 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
706 } else {
707 /*
708 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
709 * world can safely use the associated registers.
710 */
711 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
712 }
713 }
714 if (is_feat_sve_supported()) {
715 if (ENABLE_SVE_FOR_SWD) {
716 /*
717 * Enable SVE and FPU in secure context, SPM must ensure
718 * that the SVE and FPU register contexts are properly managed.
719 */
720 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
721 } else {
722 /*
723 * Disable SVE and FPU in secure context so non-secure world
724 * can safely use them.
725 */
726 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
727 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000728 }
729
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100730 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000731 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100732 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000733 }
734
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100735 has_secure_perworld_init = true;
736#endif /* IMAGE_BL31 */
737}
738
739/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100740 * Enable architecture extensions on first entry to Non-secure world only
741 * and disable for secure world.
742 *
743 * NOTE: Arch features which have been provided with the capability of getting
744 * enabled only for non-secure world and being disabled for secure world are
745 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
746 ******************************************************************************/
747static void manage_extensions_common(cpu_context_t *ctx)
748{
749#if IMAGE_BL31
750 if (is_feat_spe_supported()) {
751 /*
752 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
753 */
754 spe_enable(ctx);
755 }
756
757 if (is_feat_trbe_supported()) {
758 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100759 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100760 * Realm state.
761 */
762 trbe_enable(ctx);
763 }
764
765 if (is_feat_trf_supported()) {
766 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100767 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100768 */
769 trf_enable(ctx);
770 }
771
772 if (is_feat_brbe_supported()) {
773 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100774 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100775 */
776 brbe_enable(ctx);
777 }
778#endif /* IMAGE_BL31 */
779}
780
781/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100782 * Enable architecture extensions on first entry to Non-secure world.
783 ******************************************************************************/
784static void manage_extensions_nonsecure(cpu_context_t *ctx)
785{
786#if IMAGE_BL31
787 if (is_feat_amu_supported()) {
788 amu_enable(ctx);
789 }
790
791 if (is_feat_sme_supported()) {
792 sme_enable(ctx);
793 }
794
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500795 if (is_feat_fgt2_supported()) {
796 fgt2_enable(ctx);
797 }
798
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500799 if (is_feat_debugv8p9_supported()) {
800 debugv8p9_extended_bp_wp_enable(ctx);
801 }
802
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000803 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000804#endif /* IMAGE_BL31 */
805}
806
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000807/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
808static __unused void enable_pauth_el2(void)
809{
810 u_register_t hcr_el2 = read_hcr_el2();
811 /*
812 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
813 * accessing key registers or using pointer authentication instructions
814 * from lower ELs.
815 */
816 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
817
818 write_hcr_el2(hcr_el2);
819}
820
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500821#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000822/*******************************************************************************
823 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
824 * world when EL2 is empty and unused.
825 ******************************************************************************/
826static void manage_extensions_nonsecure_el2_unused(void)
827{
828#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000829 if (is_feat_spe_supported()) {
830 spe_init_el2_unused();
831 }
832
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100833 if (is_feat_amu_supported()) {
834 amu_init_el2_unused();
835 }
836
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000837 if (is_feat_mpam_supported()) {
838 mpam_init_el2_unused();
839 }
840
841 if (is_feat_trbe_supported()) {
842 trbe_init_el2_unused();
843 }
844
845 if (is_feat_sys_reg_trace_supported()) {
846 sys_reg_trace_init_el2_unused();
847 }
848
849 if (is_feat_trf_supported()) {
850 trf_init_el2_unused();
851 }
852
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000853 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000854
855 if (is_feat_sve_supported()) {
856 sve_init_el2_unused();
857 }
858
859 if (is_feat_sme_supported()) {
860 sme_init_el2_unused();
861 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000862
863#if ENABLE_PAUTH
864 enable_pauth_el2();
865#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000866#endif /* IMAGE_BL31 */
867}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500868#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000869
870/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100871 * Enable architecture extensions on first entry to Secure world.
872 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500873static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100874{
875#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000876 if (is_feat_sme_supported()) {
877 if (ENABLE_SME_FOR_SWD) {
878 /*
879 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
880 * must ensure SME, SVE, and FPU/SIMD context properly managed.
881 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000882 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000883 sme_enable(ctx);
884 } else {
885 /*
886 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
887 * world can safely use the associated registers.
888 */
889 sme_disable(ctx);
890 }
891 }
johpow019baade32021-07-08 14:14:00 -0500892#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100893}
894
Chris Kay564c2862024-02-06 15:43:40 +0000895#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100896/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100897 * The following function initializes the cpu_context for a CPU specified by
898 * its `cpu_idx` for first use, and sets the initial entrypoint state as
899 * specified by the entry_point_info structure.
900 ******************************************************************************/
901void cm_init_context_by_index(unsigned int cpu_idx,
902 const entry_point_info_t *ep)
903{
904 cpu_context_t *ctx;
905 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100906 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100907}
Chris Kay564c2862024-02-06 15:43:40 +0000908#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100909
910/*******************************************************************************
911 * The following function initializes the cpu_context for the current CPU
912 * for first use, and sets the initial entrypoint state as specified by the
913 * entry_point_info structure.
914 ******************************************************************************/
915void cm_init_my_context(const entry_point_info_t *ep)
916{
917 cpu_context_t *ctx;
918 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100919 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100920}
921
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000922/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500923static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000924{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500925#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000926 u_register_t hcr_el2 = HCR_RESET_VAL;
927 u_register_t mdcr_el2;
928 u_register_t scr_el3;
929
930 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
931
932 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
933 if ((scr_el3 & SCR_RW_BIT) != 0U) {
934 hcr_el2 |= HCR_RW_BIT;
935 }
936
937 write_hcr_el2(hcr_el2);
938
939 /*
940 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
941 * All fields have architecturally UNKNOWN reset values.
942 */
943 write_cptr_el2(CPTR_EL2_RESET_VAL);
944
945 /*
946 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
947 * reset and are set to zero except for field(s) listed below.
948 *
949 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
950 * Non-secure EL0 and EL1 accesses to the physical timer registers.
951 *
952 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
953 * Non-secure EL0 and EL1 accesses to the physical counter registers.
954 */
955 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
956
957 /*
958 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
959 * UNKNOWN value.
960 */
961 write_cntvoff_el2(0);
962
963 /*
964 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
965 * respectively.
966 */
967 write_vpidr_el2(read_midr_el1());
968 write_vmpidr_el2(read_mpidr_el1());
969
970 /*
971 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
972 *
973 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
974 * translation is disabled, cache maintenance operations depend on the
975 * VMID.
976 *
977 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
978 * disabled.
979 */
980 write_vttbr_el2(VTTBR_RESET_VAL &
981 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
982 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
983
984 /*
985 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
986 * Some fields are architecturally UNKNOWN on reset.
987 *
988 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
989 * register accesses to the Debug ROM registers are not trapped to EL2.
990 *
991 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
992 * accesses to the powerdown debug registers are not trapped to EL2.
993 *
994 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
995 * debug registers do not trap to EL2.
996 *
997 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
998 * EL2.
999 */
1000 mdcr_el2 = MDCR_EL2_RESET_VAL &
1001 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1002 MDCR_EL2_TDE_BIT);
1003
1004 write_mdcr_el2(mdcr_el2);
1005
1006 /*
1007 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1008 *
1009 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1010 * EL1 accesses to System registers do not trap to EL2.
1011 */
1012 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1013
1014 /*
1015 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1016 * reset.
1017 *
1018 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1019 * and prevent timer interrupts.
1020 */
1021 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1022
1023 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001024#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001025}
1026
Soby Mathewb0082d22015-04-09 13:40:55 +01001027/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001028 * Prepare the CPU system registers for first entry into realm, secure, or
1029 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001030 *
1031 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1032 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1033 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1034 * For all entries, the EL1 registers are initialized from the cpu_context
1035 ******************************************************************************/
1036void cm_prepare_el3_exit(uint32_t security_state)
1037{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001038 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001039 cpu_context_t *ctx = cm_get_context(security_state);
1040
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001041 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001042
1043 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001044 uint64_t el2_implemented = el_implemented(2);
1045
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001046 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001047 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001048
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001049 if (el2_implemented != EL_IMPL_NONE) {
1050
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001051 /*
1052 * If context is not being used for EL2, initialize
1053 * HCRX_EL2 with its init value here.
1054 */
1055 if (is_feat_hcx_supported()) {
1056 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1057 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001058
1059 /*
1060 * Initialize Fine-grained trap registers introduced
1061 * by FEAT_FGT so all traps are initially disabled when
1062 * switching to EL2 or a lower EL, preventing undesired
1063 * behavior.
1064 */
1065 if (is_feat_fgt_supported()) {
1066 /*
1067 * Initialize HFG*_EL2 registers with a default
1068 * value so legacy systems unaware of FEAT_FGT
1069 * do not get trapped due to their lack of
1070 * initialization for this feature.
1071 */
1072 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1073 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1074 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1075 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001076
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001077 /* Condition to ensure EL2 is being used. */
1078 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001079 /* Initialize SCTLR_EL2 register with reset value. */
1080 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001081
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001082 /*
1083 * If workaround of errata 764081 for Cortex-A75
1084 * is used then set SCTLR_EL2.IESB to enable
1085 * Implicit Error Synchronization Barrier.
1086 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001087 if (errata_a75_764081_applies()) {
1088 sctlr_el2 |= SCTLR_IESB_BIT;
1089 }
1090
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001091 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001092 } else {
1093 /*
1094 * (scr_el3 & SCR_HCE_BIT==0)
1095 * EL2 implemented but unused.
1096 */
1097 init_nonsecure_el2_unused(ctx);
1098 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001099 }
1100 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001101#if (!CTX_INCLUDE_EL2_REGS)
1102 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001103 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001104#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001105 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001106}
1107
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001108#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001109
1110static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1111{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001112 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001113 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001114 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001115 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001116 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1117 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1118 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1119 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001120}
1121
1122static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1123{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001124 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001125 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001126 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001127 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001128 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1129 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1130 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1131 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001132}
1133
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001134static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1135{
1136 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1137 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1138 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1139 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1140 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1141}
1142
1143static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1144{
1145 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1146 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1147 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1148 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1149 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1150}
1151
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001152static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001153{
1154 u_register_t mpam_idr = read_mpamidr_el1();
1155
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001156 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001157
1158 /*
1159 * The context registers that we intend to save would be part of the
1160 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1161 */
1162 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1163 return;
1164 }
1165
1166 /*
1167 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1168 * MPAMIDR_HAS_HCR_BIT == 1.
1169 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001170 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1171 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1172 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001173
1174 /*
1175 * The number of MPAMVPM registers is implementation defined, their
1176 * number is stored in the MPAMIDR_EL1 register.
1177 */
1178 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1179 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001180 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001181 __fallthrough;
1182 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001183 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001184 __fallthrough;
1185 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001186 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001187 __fallthrough;
1188 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001189 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001190 __fallthrough;
1191 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001192 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001193 __fallthrough;
1194 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001195 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001196 __fallthrough;
1197 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001198 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001199 break;
1200 }
1201}
1202
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001203static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001204{
1205 u_register_t mpam_idr = read_mpamidr_el1();
1206
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001207 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001208
1209 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1210 return;
1211 }
1212
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001213 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1214 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1215 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001216
1217 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1218 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001219 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001220 __fallthrough;
1221 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001222 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001223 __fallthrough;
1224 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001225 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001226 __fallthrough;
1227 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001228 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001229 __fallthrough;
1230 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001231 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001232 __fallthrough;
1233 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001234 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001235 __fallthrough;
1236 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001237 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001238 break;
1239 }
1240}
1241
Manish Pandey238262f2024-02-05 21:40:21 +00001242/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001243 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001244 * ICH_AP0R<n>_EL2
1245 * ICH_AP1R<n>_EL2
1246 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001247 *
1248 * NOTE: For a system with S-EL2 present but not enabled, accessing
1249 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1250 * SCR_EL3.NS = 1 before accessing this register.
1251 * ---------------------------------------------------------------------------
1252 */
1253static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1254{
1255#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001256 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001257#else
1258 u_register_t scr_el3 = read_scr_el3();
1259 write_scr_el3(scr_el3 | SCR_NS_BIT);
1260 isb();
1261
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001262 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001263
1264 write_scr_el3(scr_el3);
1265 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001266#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001267 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1268 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001269}
1270
1271static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1272{
1273#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001274 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001275#else
1276 u_register_t scr_el3 = read_scr_el3();
1277 write_scr_el3(scr_el3 | SCR_NS_BIT);
1278 isb();
1279
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001280 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001281
1282 write_scr_el3(scr_el3);
1283 isb();
1284#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001285 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1286 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001287}
1288
1289/* -----------------------------------------------------
1290 * The following registers are not added:
1291 * AMEVCNTVOFF0<n>_EL2
1292 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001293 * -----------------------------------------------------
1294 */
1295static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1296{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001297 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1298 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1299 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1300 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1301 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1302 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1303 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001304 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001305 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001306 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001307 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1308 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1309 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1310 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1311 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1312 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1313 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1314 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1315 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1316 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1317 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1318 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1319 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1320 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1321 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1322 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1323 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1324 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1325 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1326 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001327}
1328
1329static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1330{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001331 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1332 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1333 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1334 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1335 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1336 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1337 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001338 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001339 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001340 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001341 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1342 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1343 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1344 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1345 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1346 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1347 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1348 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1349 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1350 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1351 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1352 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1353 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1354 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1355 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1356 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1357 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1358 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1359 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1360 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001361}
1362
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001363/*******************************************************************************
1364 * Save EL2 sysreg context
1365 ******************************************************************************/
1366void cm_el2_sysregs_context_save(uint32_t security_state)
1367{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001368 cpu_context_t *ctx;
1369 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001370
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001371 ctx = cm_get_context(security_state);
1372 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001373
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001374 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001375
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001376 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001377 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001378
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001379 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001380 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001381 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001382
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001383 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001384 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001385 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001386
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001387 if (is_feat_fgt_supported()) {
1388 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1389 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001390
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001391 if (is_feat_fgt2_supported()) {
1392 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1393 }
1394
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001395 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001396 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001397 }
Andre Przywarac3464182022-11-17 17:30:43 +00001398
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001399 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001400 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1401 read_contextidr_el2());
1402 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001403 }
Andre Przywara870627e2023-01-27 12:25:49 +00001404
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001405 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001406 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1407 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001408 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001409
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001410 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001411 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001412 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001413
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001414 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001415 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001416 }
Andre Przywara902c9022022-11-17 17:30:43 +00001417
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001418 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001419 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1420 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001421 }
Andre Przywara902c9022022-11-17 17:30:43 +00001422
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001423 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001424 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001425 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001426
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001427 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001428 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001429 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001430
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001431 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001432 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1433 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001434 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001435
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001436 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001437 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001438 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001439
1440 if (is_feat_s2pie_supported()) {
1441 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1442 }
1443
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001444 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001445 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1446 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001447 }
1448}
1449
1450/*******************************************************************************
1451 * Restore EL2 sysreg context
1452 ******************************************************************************/
1453void cm_el2_sysregs_context_restore(uint32_t security_state)
1454{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001455 cpu_context_t *ctx;
1456 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001457
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001458 ctx = cm_get_context(security_state);
1459 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001460
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001461 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001462
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001463 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001464 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001465
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001466 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001467 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001468 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001469
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001470 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001471 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001472 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001473
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001474 if (is_feat_fgt_supported()) {
1475 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1476 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001477
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001478 if (is_feat_fgt2_supported()) {
1479 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1480 }
1481
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001482 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001483 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001484 }
Andre Przywarac3464182022-11-17 17:30:43 +00001485
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001486 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001487 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1488 contextidr_el2));
1489 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001490 }
Andre Przywara870627e2023-01-27 12:25:49 +00001491
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001493 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1494 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001495 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001496
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001497 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001498 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001499 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001500
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001502 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001503 }
Andre Przywara902c9022022-11-17 17:30:43 +00001504
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001506 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1507 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001508 }
Andre Przywara902c9022022-11-17 17:30:43 +00001509
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001510 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001511 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001512 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001513
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001514 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001516 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001517
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001519 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1520 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001521 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001522
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001523 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001524 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001525 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001526
1527 if (is_feat_s2pie_supported()) {
1528 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1529 }
1530
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001531 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001532 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1533 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001534 }
1535}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001536#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001537
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001538#if IMAGE_BL31
1539/*********************************************************************************
1540* This function allows Architecture features asymmetry among cores.
1541* TF-A assumes that all the cores in the platform has architecture feature parity
1542* and hence the context is setup on different core (e.g. primary sets up the
1543* context for secondary cores).This assumption may not be true for systems where
1544* cores are not conforming to same Arch version or there is CPU Erratum which
1545* requires certain feature to be be disabled only on a given core.
1546*
1547* This function is called on secondary cores to override any disparity in context
1548* setup by primary, this would be called during warmboot path.
1549*********************************************************************************/
1550void cm_handle_asymmetric_features(void)
1551{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001552 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001553
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001554 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001555
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001556#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001557 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001558 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001559 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001560 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001561 }
1562#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001563
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001564#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001565 if (check_if_affected_core() == ERRATA_APPLIES) {
1566 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001567 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001568 }
1569 }
1570#endif
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001571
1572#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1573 el3_state_t *el3_state = get_el3state_ctx(ctx);
1574 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1575
1576 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1577 tcr2_enable(ctx);
1578 } else {
1579 tcr2_disable(ctx);
1580 }
1581#endif
1582
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001583}
1584#endif
1585
Andrew Thoelke4e126072014-06-04 21:10:52 +01001586/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001587 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1588 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1589 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1590 * cm_prepare_el3_exit function.
1591 ******************************************************************************/
1592void cm_prepare_el3_exit_ns(void)
1593{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001594#if IMAGE_BL31
1595 /*
1596 * Check and handle Architecture feature asymmetry among cores.
1597 *
1598 * In warmboot path secondary cores context is initialized on core which
1599 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1600 * it in this function call.
1601 * For Symmetric cores this is an empty function.
1602 */
1603 cm_handle_asymmetric_features();
1604#endif
1605
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001606#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001607#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001608 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1609 assert(ctx != NULL);
1610
Zelalem Aweke20126002022-04-08 16:48:05 -05001611 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001612 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001613 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1614 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001615#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001616
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001617 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001618 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001619 cm_set_next_eret_context(NON_SECURE);
1620#else
1621 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001622#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001623}
1624
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001625#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1626/*******************************************************************************
1627 * The next set of six functions are used by runtime services to save and restore
1628 * EL1 context on the 'cpu_context' structure for the specified security state.
1629 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001630static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1631{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001632 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1633 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001634
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001635#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001636 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1637 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001638#endif /* (!ERRATA_SPECULATIVE_AT) */
1639
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001640 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1641 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1642 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1643 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1644 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1645 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1646 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1647 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1648 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1649 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1650 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1651 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1652 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1653 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1654 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1655 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1656 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1657 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1658 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1659 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001660
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001661 if (CTX_INCLUDE_AARCH32_REGS) {
1662 /* Save Aarch32 registers */
1663 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1664 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1665 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1666 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1667 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1668 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1669 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001670
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001671 if (NS_TIMER_SWITCH) {
1672 /* Save NS Timer registers */
1673 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1674 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1675 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1676 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1677 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1678 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001679
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001680 if (is_feat_mte2_supported()) {
1681 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1682 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1683 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1684 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1685 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001686
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001687 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001688 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001689 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001690
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001691 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001692 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1693 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001694 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001695
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001696 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001697 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001698 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001699
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001700 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001701 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001702 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001703
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001704 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001705 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001706 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001707
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001708 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001709 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001710 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001711
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001712 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001713 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1714 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001715 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001716
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001717 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001718 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1719 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1720 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1721 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001722 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001723
1724 if (is_feat_the_supported()) {
1725 write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
1726 write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
1727 }
1728
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001729}
1730
1731static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1732{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001733 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1734 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001735
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001736#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001737 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1738 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001739#endif /* (!ERRATA_SPECULATIVE_AT) */
1740
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001741 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1742 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1743 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1744 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1745 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1746 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1747 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1748 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1749 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1750 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1751 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1752 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1753 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1754 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1755 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1756 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1757 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1758 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1759 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1760 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001761
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001762 if (CTX_INCLUDE_AARCH32_REGS) {
1763 /* Restore Aarch32 registers */
1764 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1765 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1766 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1767 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1768 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1769 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1770 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001771
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001772 if (NS_TIMER_SWITCH) {
1773 /* Restore NS Timer registers */
1774 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1775 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1776 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1777 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1778 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1779 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001780
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001781 if (is_feat_mte2_supported()) {
1782 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1783 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1784 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1785 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1786 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001787
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001788 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001789 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001790 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001791
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001792 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001793 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1794 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001795 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001796
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001797 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001798 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001799 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001800
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001801 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001802 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001803 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001804
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001805 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001806 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001807 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001808
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001809 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001810 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001811 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001812
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001813 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001814 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1815 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001816 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001817
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001818 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001819 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1820 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1821 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1822 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001823 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001824
1825 if (is_feat_the_supported()) {
1826 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1827 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1828 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001829}
1830
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001831/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001832 * The next couple of functions are used by runtime services to save and restore
1833 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001834 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001835void cm_el1_sysregs_context_save(uint32_t security_state)
1836{
Dan Handleye2712bc2014-04-10 15:37:22 +01001837 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001838
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001839 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001840 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001841
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001842 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001843
1844#if IMAGE_BL31
1845 if (security_state == SECURE)
1846 PUBLISH_EVENT(cm_exited_secure_world);
1847 else
1848 PUBLISH_EVENT(cm_exited_normal_world);
1849#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001850}
1851
1852void cm_el1_sysregs_context_restore(uint32_t security_state)
1853{
Dan Handleye2712bc2014-04-10 15:37:22 +01001854 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001855
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001856 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001857 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001858
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001859 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001860
1861#if IMAGE_BL31
1862 if (security_state == SECURE)
1863 PUBLISH_EVENT(cm_entering_secure_world);
1864 else
1865 PUBLISH_EVENT(cm_entering_normal_world);
1866#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001867}
1868
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001869#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1870
Achin Gupta7aea9082014-02-01 07:51:28 +00001871/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001872 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1873 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001874 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001875void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001876{
Dan Handleye2712bc2014-04-10 15:37:22 +01001877 cpu_context_t *ctx;
1878 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001879
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001880 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001881 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001882
Andrew Thoelke4e126072014-06-04 21:10:52 +01001883 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001884 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001885 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001886}
1887
1888/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001889 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1890 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001891 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001892void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001893 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001894{
Dan Handleye2712bc2014-04-10 15:37:22 +01001895 cpu_context_t *ctx;
1896 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001897
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001898 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001899 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001900
1901 /* Populate EL3 state so that ERET jumps to the correct entry */
1902 state = get_el3state_ctx(ctx);
1903 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001904 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001905}
1906
1907/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001908 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1909 * pertaining to the given security state using the value and bit position
1910 * specified in the parameters. It preserves all other bits.
1911 ******************************************************************************/
1912void cm_write_scr_el3_bit(uint32_t security_state,
1913 uint32_t bit_pos,
1914 uint32_t value)
1915{
1916 cpu_context_t *ctx;
1917 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001918 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001919
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001920 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001921 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001922
1923 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001924 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001925
1926 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001927 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001928
1929 /*
1930 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1931 * and set it to its new value.
1932 */
1933 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001934 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001935 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001936 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001937 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1938}
1939
1940/*******************************************************************************
1941 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1942 * given security state.
1943 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001944u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001945{
1946 cpu_context_t *ctx;
1947 el3_state_t *state;
1948
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001949 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001950 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001951
1952 /* Populate EL3 state so that ERET jumps to the correct entry */
1953 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001954 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001955}
1956
1957/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001958 * This function is used to program the context that's used for exception
1959 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1960 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001961 ******************************************************************************/
1962void cm_set_next_eret_context(uint32_t security_state)
1963{
Dan Handleye2712bc2014-04-10 15:37:22 +01001964 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001965
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001966 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001967 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001968
Andrew Thoelke4e126072014-06-04 21:10:52 +01001969 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001970}