blob: 4068c9a35c0c146006abb4dce5d0853906da3052 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
David Cunado05845bf2017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010058
Louis Mayencourt545a9ed2019-03-08 15:35:40 +000059Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
60you would like to use the latest features available, download GCC 8.2-2019.01
61compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
62documents which version of the compiler to use for a given Linaro Release. Also,
63these `Linaro instructions`_ provide further guidance and a script, which can be
64used to download Linaro deliverables automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010065
Roberto Vargas0489bc02018-04-16 15:43:26 +010066Optionally, TF-A can be built using clang version 4.0 or newer or Arm
67Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010068
69In addition, the following optional packages and tools may be needed:
70
Sathees Balya017a67e2018-08-17 10:22:01 +010071- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
72 Tree (FDT) source files (``.dts`` files) provided with this software. The
73 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010074
Dan Handley610e7e12018-03-01 18:44:00 +000075- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010076
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010077- To create and modify the diagram files included in the documentation, `Dia`_.
78 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010079 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010080
Dan Handley610e7e12018-03-01 18:44:00 +000081Getting the TF-A source code
82----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010083
Louis Mayencourt72ef3d42019-03-22 11:47:22 +000084Clone the repository from the Gerrit server. The project details may be found
85on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
86commit-msg hook`" clone method, which will setup the git commit hook that
87automatically generates and inserts appropriate `Change-Id:` lines in your
88commit messages.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010089
Paul Beesley8b4bdeb2019-01-21 12:06:24 +000090Checking source code style
91~~~~~~~~~~~~~~~~~~~~~~~~~~
92
93Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
94source, for submission to the project, the source must be in compliance with
95this style guide.
96
97Additional, project-specific guidelines are defined in the `Trusted Firmware-A
98Coding Guidelines`_ document.
99
100To assist with coding style compliance, the project Makefile contains two
101targets which both utilise the `checkpatch.pl` script that ships with the Linux
102source tree. The project also defines certain *checkpatch* options in the
103``.checkpatch.conf`` file in the top-level directory.
104
105**Note:** Checkpatch errors will gate upstream merging of pull requests.
106Checkpatch warnings will not gate merging but should be reviewed and fixed if
107possible.
108
109To check the entire source tree, you must first download copies of
110``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
111in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
112environment variable to point to ``checkpatch.pl`` (with the other 2 files in
113the same directory) and build the `checkcodebase` target:
114
115::
116
117 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
118
119To just check the style on the files that differ between your local branch and
120the remote master, use:
121
122::
123
124 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
125
126If you wish to check your patch against something other than the remote master,
127set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
128is set to ``origin/master``.
129
Dan Handley610e7e12018-03-01 18:44:00 +0000130Building TF-A
131-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100132
Dan Handley610e7e12018-03-01 18:44:00 +0000133- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
134 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 For AArch64:
137
138 ::
139
140 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
141
142 For AArch32:
143
144 ::
145
146 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
147
Roberto Vargas07b1e242018-04-23 08:38:12 +0100148 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
149 ``CC`` needs to point to the clang or armclang binary, which will
150 also select the clang or armclang assembler. Be aware that the
151 GNU linker is used by default. In case of being needed the linker
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000152 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas07b1e242018-04-23 08:38:12 +0100153 known to work with TF-A.
154
155 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100156
Dan Handley610e7e12018-03-01 18:44:00 +0000157 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100158 to ``CC`` matches the string 'armclang'.
159
Dan Handley610e7e12018-03-01 18:44:00 +0000160 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100161
162 ::
163
164 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
165 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
166
167 Clang will be selected when the base name of the path assigned to ``CC``
168 contains the string 'clang'. This is to allow both clang and clang-X.Y
169 to work.
170
171 For AArch64 using clang:
172
173 ::
174
175 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
176 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
177
Dan Handley610e7e12018-03-01 18:44:00 +0000178- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100179
180 For AArch64:
181
182 ::
183
184 make PLAT=<platform> all
185
186 For AArch32:
187
188 ::
189
190 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
191
192 Notes:
193
194 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
195 `Summary of build options`_ for more information on available build
196 options.
197
198 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
199
200 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100201 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000202 provided by TF-A to demonstrate how PSCI Library can be integrated with
203 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
204 include other runtime services, for example Trusted OS services. A guide
205 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
206 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100207
208 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
209 image, is not compiled in by default. Refer to the
210 `Building the Test Secure Payload`_ section below.
211
212 - By default this produces a release version of the build. To produce a
213 debug version instead, refer to the "Debugging options" section below.
214
215 - The build process creates products in a ``build`` directory tree, building
216 the objects and binaries for each boot loader stage in separate
217 sub-directories. The following boot loader binary files are created
218 from the corresponding ELF files:
219
220 - ``build/<platform>/<build-type>/bl1.bin``
221 - ``build/<platform>/<build-type>/bl2.bin``
222 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
223 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
224
225 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
226 is either ``debug`` or ``release``. The actual number of images might differ
227 depending on the platform.
228
229- Build products for a specific build variant can be removed using:
230
231 ::
232
233 make DEBUG=<D> PLAT=<platform> clean
234
235 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
236
237 The build tree can be removed completely using:
238
239 ::
240
241 make realclean
242
243Summary of build options
244~~~~~~~~~~~~~~~~~~~~~~~~
245
Dan Handley610e7e12018-03-01 18:44:00 +0000246The TF-A build system supports the following build options. Unless mentioned
247otherwise, these options are expected to be specified at the build command
248line and are not to be modified in any component makefiles. Note that the
249build system doesn't track dependency for build options. Therefore, if any of
250the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100251performed.
252
253Common build options
254^^^^^^^^^^^^^^^^^^^^
255
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100256- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
257 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
258 code having a smaller resulting size.
259
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100260- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
261 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
262 directory containing the SP source, relative to the ``bl32/``; the directory
263 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
264
Dan Handley610e7e12018-03-01 18:44:00 +0000265- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
266 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
267 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100268
Dan Handley610e7e12018-03-01 18:44:00 +0000269- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
270 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
271 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
272 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100273
Dan Handley610e7e12018-03-01 18:44:00 +0000274- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
275 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
276 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100278- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000279 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
280 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100281
282- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000283 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100284
John Tsichritzisee10e792018-06-06 09:38:10 +0100285- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000286 BL2 at EL3 execution level.
287
John Tsichritzisee10e792018-06-06 09:38:10 +0100288- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000289 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
290 the RW sections in RAM, while leaving the RO sections in place. This option
291 enable this use-case. For now, this option is only supported when BL2_AT_EL3
292 is set to '1'.
293
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100294- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000295 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
296 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100297
298- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
299 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
300 this file name will be used to save the key.
301
302- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000303 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
304 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100305
John Tsichritzisee10e792018-06-06 09:38:10 +0100306- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100307 Trusted OS Extra1 image for the ``fip`` target.
308
John Tsichritzisee10e792018-06-06 09:38:10 +0100309- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100310 Trusted OS Extra2 image for the ``fip`` target.
311
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100312- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
313 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
314 this file name will be used to save the key.
315
316- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000317 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100318
319- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
320 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
321 this file name will be used to save the key.
322
323- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
324 compilation of each build. It must be set to a C string (including quotes
325 where applicable). Defaults to a string that contains the time and date of
326 the compilation.
327
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100328- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley610e7e12018-03-01 18:44:00 +0000329 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100330
331- ``CFLAGS``: Extra user options appended on the compiler's command line in
332 addition to the options set by the build system.
333
334- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
335 release several CPUs out of reset. It can take either 0 (several CPUs may be
336 brought up) or 1 (only one CPU will ever be brought up during cold reset).
337 Default is 0. If the platform always brings up a single CPU, there is no
338 need to distinguish between primary and secondary CPUs and the boot path can
339 be optimised. The ``plat_is_my_cpu_primary()`` and
340 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
341 to be implemented in this case.
342
343- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
344 register state when an unexpected exception occurs during execution of
345 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
346 this is only enabled for a debug build of the firmware.
347
348- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
349 certificate generation tool to create new keys in case no valid keys are
350 present or specified. Allowed options are '0' or '1'. Default is '1'.
351
352- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
353 the AArch32 system registers to be included when saving and restoring the
354 CPU context. The option must be set to 0 for AArch64-only platforms (that
355 is on hardware that does not implement AArch32, or at least not at EL1 and
356 higher ELs). Default value is 1.
357
358- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
359 registers to be included when saving and restoring the CPU context. Default
360 is 0.
361
Alexei Fedorov2831d582019-03-13 11:05:07 +0000362- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
363 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
364 registers to be included when saving and restoring the CPU context as
365 part of world switch. Default value is 0 and this is an experimental feature.
366 Note that Pointer Authentication is enabled for Non-secure world irrespective
367 of the value of this flag if the CPU supports it.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000368
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100369- ``DEBUG``: Chooses between a debug and release build. It can take either 0
370 (release) or 1 (debug) as values. 0 is the default.
371
Christoph Müllner4f088e42019-04-24 09:45:30 +0200372- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
373 of the binary image. If set to 1, then only the ELF image is built.
374 0 is the default.
375
John Tsichritzisee10e792018-06-06 09:38:10 +0100376- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
377 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100378 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
379 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100380
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100381- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
382 the normal boot flow. It must specify the entry point address of the EL3
383 payload. Please refer to the "Booting an EL3 payload" section for more
384 details.
385
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100386- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100387 This is an optional architectural feature available on v8.4 onwards. Some
388 v8.2 implementations also implement an AMU and this option can be used to
389 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100390
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100391- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
392 are compiled out. For debug builds, this option defaults to 1, and calls to
393 ``assert()`` are left in place. For release builds, this option defaults to 0
394 and calls to ``assert()`` function are compiled out. This option can be set
395 independently of ``DEBUG``. It can also be used to hide any auxiliary code
396 that is only required for the assertion and does not fit in the assertion
397 itself.
398
Douglas Raillard77414632018-08-21 12:54:45 +0100399- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
400 dumps or not. It is supported in both AArch64 and AArch32. However, in
401 AArch32 the format of the frame records are not defined in the AAPCS and they
402 are defined by the implementation. This implementation of backtrace only
403 supports the format used by GCC when T32 interworking is disabled. For this
404 reason enabling this option in AArch32 will force the compiler to only
405 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000406 builds, but this behaviour can be overridden in each platform's Makefile or
407 in the build command line.
Douglas Raillard77414632018-08-21 12:54:45 +0100408
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100409- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
410 feature. MPAM is an optional Armv8.4 extension that enables various memory
411 system components and resources to define partitions; software running at
412 various ELs can assign themselves to desired partition to control their
413 performance aspects.
414
415 When this option is set to ``1``, EL3 allows lower ELs to access their own
416 MPAM registers without trapping into EL3. This option doesn't make use of
417 partitioning in EL3, however. Platform initialisation code should configure
418 and use partitions in EL3 as required. This option defaults to ``0``.
419
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000420- ``ENABLE_PAUTH``: Boolean option to enable ARMv8.3 Pointer Authentication
Ambroise Vincentc3568ef2019-03-14 10:53:16 +0000421 support for TF-A BL images itself. If enabled, it is needed to use a compiler
Alexei Fedorov2831d582019-03-13 11:05:07 +0000422 that supports the option ``-msign-return-address``. This flag defaults to 0
423 and this is an experimental feature.
424 Note that Pointer Authentication is enabled for Non-secure world irrespective
425 of the value of this flag if the CPU supports it.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000426
Soby Mathew078f1a42018-08-28 11:13:55 +0100427- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
428 support within generic code in TF-A. This option is currently only supported
429 in BL31. Default is 0.
430
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100431- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
432 Measurement Framework(PMF). Default is 0.
433
434- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
435 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
436 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
437 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
438 software.
439
440- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000441 instrumentation which injects timestamp collection points into TF-A to
442 allow runtime performance to be measured. Currently, only PSCI is
443 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
444 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100445
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100446- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100447 extensions. This is an optional architectural feature for AArch64.
448 The default is 1 but is automatically disabled when the target architecture
449 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100450
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200451- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
452 Refer to the `Secure Partition Manager Design guide`_ for more details about
453 this feature. Default is 0.
454
David Cunadoce88eee2017-10-20 11:30:57 +0100455- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
456 (SVE) for the Non-secure world only. SVE is an optional architectural feature
457 for AArch64. Note that when SVE is enabled for the Non-secure world, access
458 to SIMD and floating-point functionality from the Secure world is disabled.
459 This is to avoid corruption of the Non-secure world data in the Z-registers
460 which are aliased by the SIMD and FP registers. The build option is not
461 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
462 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
463 1. The default is 1 but is automatically disabled when the target
464 architecture is AArch32.
465
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100466- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourt768bf0c2019-03-26 16:59:26 +0000467 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
468 default value is set to "none". "strong" is the recommended stack protection
469 level if this feature is desired. "none" disables the stack protection. For
470 all values other than "none", the ``plat_get_stack_protector_canary()``
471 platform hook needs to be implemented. The value is passed as the last
472 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100473
474- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
475 deprecated platform APIs, helper functions or drivers within Trusted
476 Firmware as error. It can take the value 1 (flag the use of deprecated
477 APIs as error) or 0. The default is 0.
478
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100479- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
480 targeted at EL3. When set ``0`` (default), no exceptions are expected or
481 handled at EL3, and a panic will result. This is supported only for AArch64
482 builds.
483
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000484- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000485 injection from lower ELs, and this build option enables lower ELs to use
486 Error Records accessed via System Registers to inject faults. This is
487 applicable only to AArch64 builds.
488
489 This feature is intended for testing purposes only, and is advisable to keep
490 disabled for production images.
491
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492- ``FIP_NAME``: This is an optional build option which specifies the FIP
493 filename for the ``fip`` target. Default is ``fip.bin``.
494
495- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
496 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
497
498- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
499 tool to create certificates as per the Chain of Trust described in
500 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100501 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100502
503 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
504 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
505 the corresponding certificates, and to include those certificates in the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100506 FIP and FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100507
508 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
509 images will not include support for Trusted Board Boot. The FIP will still
510 include the corresponding certificates. This FIP can be used to verify the
511 Chain of Trust on the host machine through other mechanisms.
512
513 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100514 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100515 will not include the corresponding certificates, causing a boot failure.
516
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100517- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
518 inherent support for specific EL3 type interrupts. Setting this build option
519 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
520 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
521 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
522 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
523 the Secure Payload interrupts needs to be synchronously handed over to Secure
524 EL1 for handling. The default value of this option is ``0``, which means the
525 Group 0 interrupts are assumed to be handled by Secure EL1.
526
527 .. __: `platform-interrupt-controller-API.rst`
528 .. __: `interrupt-framework-design.rst`
529
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700530- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
531 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
532 ``0`` (default), these exceptions will be trapped in the current exception
533 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100534
Dan Handley610e7e12018-03-01 18:44:00 +0000535- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100536 software operations are required for CPUs to enter and exit coherency.
John Tsichritzisfe6df392019-03-19 17:20:52 +0000537 However, newer systems exist where CPUs' entry to and exit from coherency
538 is managed in hardware. Such systems require software to only initiate these
539 operations, and the rest is managed in hardware, minimizing active software
540 management. In such systems, this boolean option enables TF-A to carry out
541 build and run-time optimizations during boot and power management operations.
542 This option defaults to 0 and if it is enabled, then it implies
543 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
544
545 If this flag is disabled while the platform which TF-A is compiled for
546 includes cores that manage coherency in hardware, then a compilation error is
547 generated. This is based on the fact that a system cannot have, at the same
548 time, cores that manage coherency in hardware and cores that don't. In other
549 words, a platform cannot have, at the same time, cores that require
550 ``HW_ASSISTED_COHERENCY=1`` and cores that require
551 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100552
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100553 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
554 translation library (xlat tables v2) must be used; version 1 of translation
555 library is not supported.
556
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100557- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
558 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
559 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
560 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
561 images.
562
Soby Mathew13b16052017-08-31 11:49:32 +0100563- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
564 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000565 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
566 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
567 compliant and is retained only for compatibility. The default value of this
568 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100569
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800570- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000571 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800572 The default value of this flag is ``sha256``.
573
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100574- ``LDFLAGS``: Extra user options appended to the linkers' command line in
575 addition to the one set by the build system.
576
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100577- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
578 output compiled into the build. This should be one of the following:
579
580 ::
581
582 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100583 10 (LOG_LEVEL_ERROR)
584 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100585 30 (LOG_LEVEL_WARNING)
586 40 (LOG_LEVEL_INFO)
587 50 (LOG_LEVEL_VERBOSE)
588
John Tsichritzis35006c42018-10-05 12:02:29 +0100589 All log output up to and including the selected log level is compiled into
590 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100591
592- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
593 specifies the file that contains the Non-Trusted World private key in PEM
594 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
595
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100596- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100597 optional. It is only needed if the platform makefile specifies that it
598 is required in order to build the ``fwu_fip`` target.
599
600- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
601 contents upon world switch. It can take either 0 (don't save and restore) or
602 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
603 wants the timer registers to be saved and restored.
604
Sandrine Bailleuxf5a91002019-02-08 10:50:28 +0100605- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar3f9002c2019-01-31 09:22:30 -0800606 for the BL image. It can be either 0 (include) or 1 (remove). The default
607 value is 0.
608
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100609- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
610 the underlying hardware is not a full PL011 UART but a minimally compliant
611 generic UART, which is a subset of the PL011. The driver will not access
612 any register that is not part of the SBSA generic UART specification.
613 Default value is 0 (a full PL011 compliant UART is present).
614
Dan Handley610e7e12018-03-01 18:44:00 +0000615- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
616 must be subdirectory of any depth under ``plat/``, and must contain a
617 platform makefile named ``platform.mk``. For example, to build TF-A for the
618 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100619
620- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
621 instead of the normal boot flow. When defined, it must specify the entry
622 point address for the preloaded BL33 image. This option is incompatible with
623 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
624 over ``PRELOADED_BL33_BASE``.
625
626- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
627 vector address can be programmed or is fixed on the platform. It can take
628 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
629 programmable reset address, it is expected that a CPU will start executing
630 code directly at the right address, both on a cold and warm reset. In this
631 case, there is no need to identify the entrypoint on boot and the boot path
632 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
633 does not need to be implemented in this case.
634
635- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000636 possible for the PSCI power-state parameter: original and extended State-ID
637 formats. This flag if set to 1, configures the generic PSCI layer to use the
638 extended format. The default value of this flag is 0, which means by default
639 the original power-state format is used by the PSCI implementation. This flag
640 should be specified by the platform makefile and it governs the return value
641 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
642 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
643 set to 1 as well.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100644
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100645- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
646 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
647 or later CPUs.
648
649 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
650 set to ``1``.
651
652 This option is disabled by default.
653
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100654- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
655 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
656 entrypoint) or 1 (CPU reset to BL31 entrypoint).
657 The default value is 0.
658
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100659- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
660 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley610e7e12018-03-01 18:44:00 +0000661 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100662 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100663
664- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
665 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
666 file name will be used to save the key.
667
668- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
669 certificate generation tool to save the keys used to establish the Chain of
670 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
671
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100672- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
673 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100674 target.
675
676- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100677 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100678 this file name will be used to save the key.
679
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100680- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100681 optional. It is only needed if the platform makefile specifies that it
682 is required in order to build the ``fwu_fip`` target.
683
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100684- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
685 Delegated Exception Interface to BL31 image. This defaults to ``0``.
686
687 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
688 set to ``1``.
689
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100690- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
691 isolated on separate memory pages. This is a trade-off between security and
692 memory usage. See "Isolating code and read-only data on separate memory
693 pages" section in `Firmware Design`_. This flag is disabled by default and
694 affects all BL images.
695
Dan Handley610e7e12018-03-01 18:44:00 +0000696- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
697 This build option is only valid if ``ARCH=aarch64``. The value should be
698 the path to the directory containing the SPD source, relative to
699 ``services/spd/``; the directory is expected to contain a makefile called
700 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100701
702- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
703 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
704 execution in BL1 just before handing over to BL31. At this point, all
705 firmware images have been loaded in memory, and the MMU and caches are
706 turned off. Refer to the "Debugging options" section for more details.
707
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100708- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200709 secure interrupts (caught through the FIQ line). Platforms can enable
710 this directive if they need to handle such interruption. When enabled,
711 the FIQ are handled in monitor mode and non secure world is not allowed
712 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
713 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
714
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100715- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
716 Boot feature. When set to '1', BL1 and BL2 images include support to load
717 and verify the certificates and images in a FIP, and BL1 includes support
718 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100719 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100720 ``GENERATE_COT`` option.
721
722 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
723 already exist in disk, they will be overwritten without further notice.
724
725- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
726 specifies the file that contains the Trusted World private key in PEM
727 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
728
729- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
730 synchronous, (see "Initializing a BL32 Image" section in
731 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
732 synchronous method) or 1 (BL32 is initialized using asynchronous method).
733 Default is 0.
734
735- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
736 routing model which routes non-secure interrupts asynchronously from TSP
737 to EL3 causing immediate preemption of TSP. The EL3 is responsible
738 for saving and restoring the TSP context in this routing model. The
739 default routing model (when the value is 0) is to route non-secure
740 interrupts to TSP allowing it to save its context and hand over
741 synchronously to EL3 via an SMC.
742
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000743 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
744 must also be set to ``1``.
745
Varun Wadekar4d034c52019-01-11 14:47:48 -0800746- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
747 linker. When the ``LINKER`` build variable points to the armlink linker,
748 this flag is enabled automatically. To enable support for armlink, platforms
749 will have to provide a scatter file for the BL image. Currently, Tegra
750 platforms use the armlink support to compile BL3-1 images.
751
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100752- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
753 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000754 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100755 (Coherent memory region is included) or 0 (Coherent memory region is
756 excluded). Default is 1.
757
John Tsichritzis2e42b622019-03-19 12:12:55 +0000758- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
759 This feature creates a library of functions to be placed in ROM and thus
760 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
761 is 0.
762
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100763- ``V``: Verbose build. If assigned anything other than 0, the build commands
764 are printed. Default is 0.
765
Dan Handley610e7e12018-03-01 18:44:00 +0000766- ``VERSION_STRING``: String used in the log output for each TF-A image.
767 Defaults to a string formed by concatenating the version number, build type
768 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100769
770- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
771 the CPU after warm boot. This is applicable for platforms which do not
772 require interconnect programming to enable cache coherency (eg: single
773 cluster platforms). If this option is enabled, then warm boot path
774 enables D-caches immediately after enabling MMU. This option defaults to 0.
775
Dan Handley610e7e12018-03-01 18:44:00 +0000776Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100777^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
778
779- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
780 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
781 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
782 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
783 flag.
784
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100785- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
786 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
787 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
788 match the frame used by the Non-Secure image (normally the Linux kernel).
789 Default is true (access to the frame is allowed).
790
791- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000792 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100793 an error is encountered during the boot process (for example, when an image
794 could not be loaded or authenticated). The watchdog is enabled in the early
795 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
796 Trusted Watchdog may be disabled at build time for testing or development
797 purposes.
798
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100799- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
800 have specific values at boot. This boolean option allows the Trusted Firmware
801 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandey37c4ec22018-11-02 13:28:25 +0000802 values before jumping to BL33. This option defaults to 0 (disabled). For
803 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
804 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
805 to the location of a device tree blob (DTB) already loaded in memory. The
806 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
807 option.
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100808
Sandrine Bailleux281f8f72019-01-31 13:12:41 +0100809- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
810 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
811 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
812 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
813 this flag is 0. Note that this option is not used on FVP platforms.
814
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100815- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
816 for the construction of composite state-ID in the power-state parameter.
817 The existing PSCI clients currently do not support this encoding of
818 State-ID yet. Hence this flag is used to configure whether to use the
819 recommended State-ID encoding or not. The default value of this flag is 0,
820 in which case the platform is configured to expect NULL in the State-ID
821 field of power-state parameter.
822
823- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
824 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000825 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100826 must be specified using the ``ROT_KEY`` option when building the Trusted
827 Firmware. This private key will be used by the certificate generation tool
828 to sign the BL2 and Trusted Key certificates. Available options for
829 ``ARM_ROTPK_LOCATION`` are:
830
831 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
832 registers. The private key corresponding to this ROTPK hash is not
833 currently available.
834 - ``devel_rsa`` : return a development public key hash embedded in the BL1
835 and BL2 binaries. This hash has been obtained from the RSA public key
836 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
837 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
838 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800839 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
840 and BL2 binaries. This hash has been obtained from the ECDSA public key
841 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
842 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
843 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100844
845- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
846
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800847 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100848 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100849 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
850 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100851
Dan Handley610e7e12018-03-01 18:44:00 +0000852- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
853 of the translation tables library instead of version 2. It is set to 0 by
854 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100855
Dan Handley610e7e12018-03-01 18:44:00 +0000856- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
857 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
858 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100859 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
860
Dan Handley610e7e12018-03-01 18:44:00 +0000861For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100862map is explained in the `Firmware Design`_.
863
Dan Handley610e7e12018-03-01 18:44:00 +0000864Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100865^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
866
867- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
868 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
869 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000870 TF-A no longer supports earlier SCP versions. If this option is set to 1
871 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100872
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100873- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
874 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100875 during boot. Default is 1.
876
Soby Mathew1ced6b82017-06-12 12:37:10 +0100877- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
878 instead of SCPI/BOM driver for communicating with the SCP during power
879 management operations and for SCP RAM Firmware transfer. If this option
880 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100881
Dan Handley610e7e12018-03-01 18:44:00 +0000882Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100883^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
884
885- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000886 build the topology tree within TF-A. By default TF-A is configured for dual
887 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100888
889- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
890 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
891 explained in the options below:
892
893 - ``FVP_CCI`` : The CCI driver is selected. This is the default
894 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
895 - ``FVP_CCN`` : The CCN driver is selected. This is the default
896 if ``FVP_CLUSTER_COUNT`` > 2.
897
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000898- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
899 a single cluster. This option defaults to 4.
900
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000901- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
902 in the system. This option defaults to 1. Note that the build option
903 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
904
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100905- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
906
907 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
908 - ``FVP_GICV2`` : The GICv2 only driver is selected
909 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100910
911- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
912 for functions that wait for an arbitrary time length (udelay and mdelay).
913 The default value is 0.
914
Soby Mathewb1bf0442018-02-16 14:52:52 +0000915- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
916 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
917 details on HW_CONFIG. By default, this is initialized to a sensible DTS
918 file in ``fdts/`` folder depending on other build options. But some cases,
919 like shifted affinity format for MPIDR, cannot be detected at build time
920 and this option is needed to specify the appropriate DTS file.
921
922- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
923 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
924 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
925 HW_CONFIG blob instead of the DTS file. This option is useful to override
926 the default HW_CONFIG selected by the build system.
927
Summer Qin13b95c22018-03-02 15:51:14 +0800928ARM JUNO platform specific build options
929^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
930
931- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
932 Media Protection (TZ-MP1). Default value of this flag is 0.
933
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100934Debugging options
935~~~~~~~~~~~~~~~~~
936
937To compile a debug version and make the build more verbose use
938
939::
940
941 make PLAT=<platform> DEBUG=1 V=1 all
942
943AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
944example DS-5) might not support this and may need an older version of DWARF
945symbols to be emitted by GCC. This can be achieved by using the
946``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
947version to 2 is recommended for DS-5 versions older than 5.16.
948
949When debugging logic problems it might also be useful to disable all compiler
950optimizations by using ``-O0``.
951
952NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000953might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100954platforms** section in the `Firmware Design`_).
955
956Extra debug options can be passed to the build system by setting ``CFLAGS`` or
957``LDFLAGS``:
958
959.. code:: makefile
960
961 CFLAGS='-O0 -gdwarf-2' \
962 make PLAT=<platform> DEBUG=1 V=1 all
963
964Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
965ignored as the linker is called directly.
966
967It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000968post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
969``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100970section. In this case, the developer may take control of the target using a
971debugger when indicated by the console output. When using DS-5, the following
972commands can be used:
973
974::
975
976 # Stop target execution
977 interrupt
978
979 #
980 # Prepare your debugging environment, e.g. set breakpoints
981 #
982
983 # Jump over the debug loop
984 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
985
986 # Resume execution
987 continue
988
989Building the Test Secure Payload
990~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
991
992The TSP is coupled with a companion runtime service in the BL31 firmware,
993called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
994must be recompiled as well. For more information on SPs and SPDs, see the
995`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
996
Dan Handley610e7e12018-03-01 18:44:00 +0000997First clean the TF-A build directory to get rid of any previous BL31 binary.
998Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100999
1000::
1001
1002 make PLAT=<platform> SPD=tspd all
1003
1004An additional boot loader binary file is created in the ``build`` directory:
1005
1006::
1007
1008 build/<platform>/<build-type>/bl32.bin
1009
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001010
1011Building and using the FIP tool
1012~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1013
Dan Handley610e7e12018-03-01 18:44:00 +00001014Firmware Image Package (FIP) is a packaging format used by TF-A to package
1015firmware images in a single binary. The number and type of images that should
1016be packed in a FIP is platform specific and may include TF-A images and other
1017firmware images required by the platform. For example, most platforms require
1018a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1019U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001020
Dan Handley610e7e12018-03-01 18:44:00 +00001021The TF-A build system provides the make target ``fip`` to create a FIP file
1022for the specified platform using the FIP creation tool included in the TF-A
1023project. Examples below show how to build a FIP file for FVP, packaging TF-A
1024and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001025
1026For AArch64:
1027
1028::
1029
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001030 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001031
1032For AArch32:
1033
1034::
1035
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001036 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001037
1038The resulting FIP may be found in:
1039
1040::
1041
1042 build/fvp/<build-type>/fip.bin
1043
1044For advanced operations on FIP files, it is also possible to independently build
1045the tool and create or modify FIPs using this tool. To do this, follow these
1046steps:
1047
1048It is recommended to remove old artifacts before building the tool:
1049
1050::
1051
1052 make -C tools/fiptool clean
1053
1054Build the tool:
1055
1056::
1057
1058 make [DEBUG=1] [V=1] fiptool
1059
1060The tool binary can be located in:
1061
1062::
1063
1064 ./tools/fiptool/fiptool
1065
Alexei Fedorov2831d582019-03-13 11:05:07 +00001066Invoking the tool with ``help`` will print a help message with all available
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001067options.
1068
1069Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1070
1071::
1072
1073 ./tools/fiptool/fiptool create \
1074 --tb-fw build/<platform>/<build-type>/bl2.bin \
1075 --soc-fw build/<platform>/<build-type>/bl31.bin \
1076 fip.bin
1077
1078Example 2: view the contents of an existing Firmware package:
1079
1080::
1081
1082 ./tools/fiptool/fiptool info <path-to>/fip.bin
1083
1084Example 3: update the entries of an existing Firmware package:
1085
1086::
1087
1088 # Change the BL2 from Debug to Release version
1089 ./tools/fiptool/fiptool update \
1090 --tb-fw build/<platform>/release/bl2.bin \
1091 build/<platform>/debug/fip.bin
1092
1093Example 4: unpack all entries from an existing Firmware package:
1094
1095::
1096
1097 # Images will be unpacked to the working directory
1098 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1099
1100Example 5: remove an entry from an existing Firmware package:
1101
1102::
1103
1104 ./tools/fiptool/fiptool remove \
1105 --tb-fw build/<platform>/debug/fip.bin
1106
1107Note that if the destination FIP file exists, the create, update and
1108remove operations will automatically overwrite it.
1109
1110The unpack operation will fail if the images already exist at the
1111destination. In that case, use -f or --force to continue.
1112
1113More information about FIP can be found in the `Firmware Design`_ document.
1114
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001115Building FIP images with support for Trusted Board Boot
1116~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1117
1118Trusted Board Boot primarily consists of the following two features:
1119
1120- Image Authentication, described in `Trusted Board Boot`_, and
1121- Firmware Update, described in `Firmware Update`_
1122
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001123The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001124images with support for these features:
1125
1126#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1127 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001128 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001129 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001130 information. The latest version of TF-A is tested with tag
John Tsichritzisff4f9912019-03-12 16:11:17 +00001131 ``mbedtls-2.16.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001132
1133 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1134 source files the modules depend upon.
1135 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1136 options required to build the mbed TLS sources.
1137
1138 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001139 license. Using mbed TLS source code will affect the licensing of TF-A
1140 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001141
1142#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001143 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001144
1145 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1146 - ``TRUSTED_BOARD_BOOT=1``
1147 - ``GENERATE_COT=1``
1148
Dan Handley610e7e12018-03-01 18:44:00 +00001149 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001150 specified at build time. Two locations are currently supported (see
1151 ``ARM_ROTPK_LOCATION`` build option):
1152
1153 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1154 root-key storage registers present in the platform. On Juno, this
1155 registers are read-only. On FVP Base and Cortex models, the registers
1156 are read-only, but the value can be specified using the command line
1157 option ``bp.trusted_key_storage.public_key`` when launching the model.
1158 On both Juno and FVP models, the default value corresponds to an
1159 ECDSA-SECP256R1 public key hash, whose private part is not currently
1160 available.
1161
1162 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001163 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001164 found in ``plat/arm/board/common/rotpk``.
1165
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001166 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001167 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001168 found in ``plat/arm/board/common/rotpk``.
1169
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001170 Example of command line using RSA development keys:
1171
1172 ::
1173
1174 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1175 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1176 ARM_ROTPK_LOCATION=devel_rsa \
1177 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1178 BL33=<path-to>/<bl33_image> \
1179 all fip
1180
1181 The result of this build will be the bl1.bin and the fip.bin binaries. This
1182 FIP will include the certificates corresponding to the Chain of Trust
1183 described in the TBBR-client document. These certificates can also be found
1184 in the output build directory.
1185
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001186#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001187 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001188 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001189 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001190
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001191 - NS_BL2U. The AP non-secure Firmware Updater image.
1192 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001193
1194 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1195 targets using RSA development:
1196
1197 ::
1198
1199 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1200 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1201 ARM_ROTPK_LOCATION=devel_rsa \
1202 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1203 BL33=<path-to>/<bl33_image> \
1204 SCP_BL2=<path-to>/<scp_bl2_image> \
1205 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1206 NS_BL2U=<path-to>/<ns_bl2u_image> \
1207 all fip fwu_fip
1208
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001209 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001210 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1211 to the command line above.
1212
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001213 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1214 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001215
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001216 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1217 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001218 Chain of Trust described in the TBBR-client document. These certificates
1219 can also be found in the output build directory.
1220
1221Building the Certificate Generation Tool
1222~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1223
Dan Handley610e7e12018-03-01 18:44:00 +00001224The ``cert_create`` tool is built as part of the TF-A build process when the
1225``fip`` make target is specified and TBB is enabled (as described in the
1226previous section), but it can also be built separately with the following
1227command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001228
1229::
1230
1231 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1232
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001233For platforms that require their own IDs in certificate files, the generic
Paul Beesley62761cd2019-04-11 13:35:26 +01001234'cert_create' tool can be built with the following command. Note that the target
1235platform must define its IDs within a ``platform_oid.h`` header file for the
1236build to succeed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001237
1238::
1239
Paul Beesley62761cd2019-04-11 13:35:26 +01001240 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001241
1242``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1243verbose. The following command should be used to obtain help about the tool:
1244
1245::
1246
1247 ./tools/cert_create/cert_create -h
1248
1249Building a FIP for Juno and FVP
1250-------------------------------
1251
1252This section provides Juno and FVP specific instructions to build Trusted
1253Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001254a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001255
David Cunadob2de0992017-06-29 12:01:33 +01001256Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1257onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001258
Joel Huttonfe027712018-03-19 11:59:57 +00001259Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001260different one. Mixing instructions for different platforms may result in
1261corrupted binaries.
1262
Joel Huttonfe027712018-03-19 11:59:57 +00001263Note: The uboot image downloaded by the Linaro workspace script does not always
1264match the uboot image packaged as BL33 in the corresponding fip file. It is
1265recommended to use the version that is packaged in the fip file using the
1266instructions below.
1267
Soby Mathewecd94ad2018-05-09 13:59:29 +01001268Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1269by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1270section for more info on selecting the right FDT to use.
1271
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001272#. Clean the working directory
1273
1274 ::
1275
1276 make realclean
1277
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001278#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001279
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001280 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001281 package included in the Linaro release:
1282
1283 ::
1284
1285 # Build the fiptool
1286 make [DEBUG=1] [V=1] fiptool
1287
1288 # Unpack firmware images from Linaro FIP
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001289 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001290
1291 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001292 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001293 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001294
Joel Huttonfe027712018-03-19 11:59:57 +00001295 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001296 exist in the current directory. If that is the case, either delete those
1297 files or use the ``--force`` option to overwrite.
1298
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001299 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1300 world boot loader that supports AArch32.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001301
Dan Handley610e7e12018-03-01 18:44:00 +00001302#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001303
1304 ::
1305
1306 # AArch64
1307 make PLAT=fvp BL33=nt-fw.bin all fip
1308
1309 # AArch32
1310 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1311
Dan Handley610e7e12018-03-01 18:44:00 +00001312#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001313
1314 For AArch64:
1315
1316 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1317 as a build parameter.
1318
1319 ::
1320
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001321 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001322
1323 For AArch32:
1324
1325 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1326 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1327 separately for AArch32.
1328
1329 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1330 to the AArch32 Linaro cross compiler.
1331
1332 ::
1333
1334 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1335
1336 - Build BL32 in AArch32.
1337
1338 ::
1339
1340 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1341 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1342
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001343 - Save ``bl32.bin`` to a temporary location and clean the build products.
1344
1345 ::
1346
1347 cp <path-to-build>/bl32.bin <path-to-temporary>
1348 make realclean
1349
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001350 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1351 must point to the AArch64 Linaro cross compiler.
1352
1353 ::
1354
1355 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1356
1357 - The following parameters should be used to build BL1 and BL2 in AArch64
1358 and point to the BL32 file.
1359
1360 ::
1361
Soby Mathew97b1bff2018-09-27 16:46:41 +01001362 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001363 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1364 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001365
1366The resulting BL1 and FIP images may be found in:
1367
1368::
1369
1370 # Juno
1371 ./build/juno/release/bl1.bin
1372 ./build/juno/release/fip.bin
1373
1374 # FVP
1375 ./build/fvp/release/bl1.bin
1376 ./build/fvp/release/fip.bin
1377
Roberto Vargas096f3a02017-10-17 10:19:00 +01001378
1379Booting Firmware Update images
1380-------------------------------------
1381
1382When Firmware Update (FWU) is enabled there are at least 2 new images
1383that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1384FWU FIP.
1385
1386Juno
1387~~~~
1388
1389The new images must be programmed in flash memory by adding
1390an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1391on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1392Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1393programming" for more information. User should ensure these do not
1394overlap with any other entries in the file.
1395
1396::
1397
1398 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1399 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1400 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1401 NOR10LOAD: 00000000 ;Image Load Address
1402 NOR10ENTRY: 00000000 ;Image Entry Point
1403
1404 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1405 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1406 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1407 NOR11LOAD: 00000000 ;Image Load Address
1408
1409The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1410In the same way, the address ns_bl2u_base_address is the value of
1411NS_BL2U_BASE - 0x8000000.
1412
1413FVP
1414~~~
1415
1416The additional fip images must be loaded with:
1417
1418::
1419
1420 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1421 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1422
1423The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1424In the same way, the address ns_bl2u_base_address is the value of
1425NS_BL2U_BASE.
1426
1427
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001428EL3 payloads alternative boot flow
1429----------------------------------
1430
1431On a pre-production system, the ability to execute arbitrary, bare-metal code at
1432the highest exception level is required. It allows full, direct access to the
1433hardware, for example to run silicon soak tests.
1434
1435Although it is possible to implement some baremetal secure firmware from
1436scratch, this is a complex task on some platforms, depending on the level of
1437configuration required to put the system in the expected state.
1438
1439Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001440``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1441boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1442other BL images and passing control to BL31. It reduces the complexity of
1443developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001444
1445- putting the system into a known architectural state;
1446- taking care of platform secure world initialization;
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001447- loading the SCP_BL2 image if required by the platform.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001448
Dan Handley610e7e12018-03-01 18:44:00 +00001449When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001450TrustZone controller is simplified such that only region 0 is enabled and is
1451configured to permit secure access only. This gives full access to the whole
1452DRAM to the EL3 payload.
1453
1454The system is left in the same state as when entering BL31 in the default boot
1455flow. In particular:
1456
1457- Running in EL3;
1458- Current state is AArch64;
1459- Little-endian data access;
1460- All exceptions disabled;
1461- MMU disabled;
1462- Caches disabled.
1463
1464Booting an EL3 payload
1465~~~~~~~~~~~~~~~~~~~~~~
1466
1467The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001468not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001469
1470- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1471 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001472 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001473
1474- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1475 run-time.
1476
1477To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1478used. The infinite loop that it introduces in BL1 stops execution at the right
1479moment for a debugger to take control of the target and load the payload (for
1480example, over JTAG).
1481
1482It is expected that this loading method will work in most cases, as a debugger
1483connection is usually available in a pre-production system. The user is free to
1484use any other platform-specific mechanism to load the EL3 payload, though.
1485
1486Booting an EL3 payload on FVP
1487^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1488
1489The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1490the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1491is undefined on the FVP platform and the FVP platform code doesn't clear it.
1492Therefore, one must modify the way the model is normally invoked in order to
1493clear the mailbox at start-up.
1494
1495One way to do that is to create an 8-byte file containing all zero bytes using
1496the following command:
1497
1498::
1499
1500 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1501
1502and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1503using the following model parameters:
1504
1505::
1506
1507 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1508 --data=mailbox.dat@0x04000000 [Foundation FVP]
1509
1510To provide the model with the EL3 payload image, the following methods may be
1511used:
1512
1513#. If the EL3 payload is able to execute in place, it may be programmed into
1514 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1515 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1516 used for the FIP):
1517
1518 ::
1519
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001520 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001521
1522 On Foundation FVP, there is no flash loader component and the EL3 payload
1523 may be programmed anywhere in flash using method 3 below.
1524
1525#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1526 command may be used to load the EL3 payload ELF image over JTAG:
1527
1528 ::
1529
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001530 load <path-to>/el3-payload.elf
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001531
1532#. The EL3 payload may be pre-loaded in volatile memory using the following
1533 model parameters:
1534
1535 ::
1536
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001537 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1538 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001539
1540 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001541 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001542
1543Booting an EL3 payload on Juno
1544^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1545
1546If the EL3 payload is able to execute in place, it may be programmed in flash
1547memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1548on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1549Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1550programming" for more information.
1551
1552Alternatively, the same DS-5 command mentioned in the FVP section above can
1553be used to load the EL3 payload's ELF file over JTAG on Juno.
1554
1555Preloaded BL33 alternative boot flow
1556------------------------------------
1557
1558Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001559on TF-A to load it. This may simplify packaging of the normal world code and
1560improve performance in a development environment. When secure world cold boot
1561is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001562
1563For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001564used when compiling TF-A. For example, the following command will create a FIP
1565without a BL33 and prepare to jump to a BL33 image loaded at address
15660x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001567
1568::
1569
1570 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1571
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001572Boot of a preloaded kernel image on Base FVP
1573~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001574
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001575The following example uses a simplified boot flow by directly jumping from the
1576TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1577useful if both the kernel and the device tree blob (DTB) are already present in
1578memory (like in FVP).
1579
1580For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1581address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001582
1583::
1584
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001585 CROSS_COMPILE=aarch64-linux-gnu- \
1586 make PLAT=fvp DEBUG=1 \
1587 RESET_TO_BL31=1 \
1588 ARM_LINUX_KERNEL_AS_BL33=1 \
1589 PRELOADED_BL33_BASE=0x80080000 \
1590 ARM_PRELOADED_DTB_BASE=0x82000000 \
1591 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001592
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001593Now, it is needed to modify the DTB so that the kernel knows the address of the
1594ramdisk. The following script generates a patched DTB from the provided one,
1595assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1596script assumes that the user is using a ramdisk image prepared for U-Boot, like
1597the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1598offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001599
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001600.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001601
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001602 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001603
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001604 # Path to the input DTB
1605 KERNEL_DTB=<path-to>/<fdt>
1606 # Path to the output DTB
1607 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1608 # Base address of the ramdisk
1609 INITRD_BASE=0x84000000
1610 # Path to the ramdisk
1611 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001612
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001613 # Skip uboot header (64 bytes)
1614 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1615 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1616 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1617
1618 CHOSEN_NODE=$(echo \
1619 "/ { \
1620 chosen { \
1621 linux,initrd-start = <${INITRD_START}>; \
1622 linux,initrd-end = <${INITRD_END}>; \
1623 }; \
1624 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001625
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001626 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1627 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001628
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001629And the FVP binary can be run with the following command:
1630
1631::
1632
1633 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1634 -C pctl.startup=0.0.0.0 \
1635 -C bp.secure_memory=1 \
1636 -C cluster0.NUM_CORES=4 \
1637 -C cluster1.NUM_CORES=4 \
1638 -C cache_state_modelled=1 \
1639 -C cluster0.cpu0.RVBAR=0x04020000 \
1640 -C cluster0.cpu1.RVBAR=0x04020000 \
1641 -C cluster0.cpu2.RVBAR=0x04020000 \
1642 -C cluster0.cpu3.RVBAR=0x04020000 \
1643 -C cluster1.cpu0.RVBAR=0x04020000 \
1644 -C cluster1.cpu1.RVBAR=0x04020000 \
1645 -C cluster1.cpu2.RVBAR=0x04020000 \
1646 -C cluster1.cpu3.RVBAR=0x04020000 \
1647 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1648 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1649 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1650 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1651
1652Boot of a preloaded kernel image on Juno
1653~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001654
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001655The Trusted Firmware must be compiled in a similar way as for FVP explained
1656above. The process to load binaries to memory is the one explained in
1657`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001658
1659Running the software on FVP
1660---------------------------
1661
David Cunado7c032642018-03-12 18:47:05 +00001662The latest version of the AArch64 build of TF-A has been tested on the following
1663Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1664(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001665
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001666The FVP models used are Version 11.5 Build 33, unless otherwise stated.
David Cunado124415e2017-06-27 17:31:12 +01001667
David Cunado05845bf2017-12-19 16:33:25 +00001668- ``FVP_Base_AEMv8A-AEMv8A``
1669- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunado05845bf2017-12-19 16:33:25 +00001670- ``FVP_Base_RevC-2xAEMv8A``
1671- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001672- ``FVP_Base_Cortex-A35x4``
1673- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001674- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1675- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001676- ``FVP_Base_Cortex-A57x1-A53x1``
1677- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado124415e2017-06-27 17:31:12 +01001678- ``FVP_Base_Cortex-A57x4-A53x4``
1679- ``FVP_Base_Cortex-A57x4``
1680- ``FVP_Base_Cortex-A72x4-A53x4``
1681- ``FVP_Base_Cortex-A72x4``
1682- ``FVP_Base_Cortex-A73x4-A53x4``
1683- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001684- ``FVP_Base_Cortex-A75x4``
1685- ``FVP_Base_Cortex-A76x4``
Alexei Fedorov48009432019-04-04 16:26:34 +01001686- ``FVP_Base_Cortex-A76AEx4`` (Tested with internal model)
1687- ``FVP_Base_Cortex-A76AEx8`` (Tested with internal model)
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001688- ``FVP_Base_Neoverse-N1x4`` (Tested with internal model)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001689- ``FVP_Base_Deimos``
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001690- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent6f4c0fc2019-03-28 12:51:48 +00001691- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1692- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
1693- ``FVP_RD_N1Edge`` (Version 11.3 build 42)
David Cunado05845bf2017-12-19 16:33:25 +00001694- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001695
1696The latest version of the AArch32 build of TF-A has been tested on the following
1697Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1698(64-bit host machine only).
1699
1700- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001701- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001702
David Cunado7c032642018-03-12 18:47:05 +00001703NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1704is not compatible with legacy GIC configurations. Therefore this FVP does not
1705support these legacy GIC configurations.
1706
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001707NOTE: The build numbers quoted above are those reported by launching the FVP
1708with the ``--version`` parameter.
1709
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001710NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1711file systems that can be downloaded separately. To run an FVP with a virtio
1712file system image an additional FVP configuration option
1713``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1714used.
1715
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001716NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1717The commands below would report an ``unhandled argument`` error in this case.
1718
1719NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001720CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001721execution.
1722
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001723NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001724the internal synchronisation timings changed compared to older versions of the
1725models. The models can be launched with ``-Q 100`` option if they are required
1726to match the run time characteristics of the older versions.
1727
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001728The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001729downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001730
David Cunado124415e2017-06-27 17:31:12 +01001731The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001732`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001733
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001734Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001735parameter options. A brief description of the important ones that affect TF-A
1736and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001737
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738Obtaining the Flattened Device Trees
1739~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1740
1741Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001742FDT files are required. FDT source files for the Foundation and Base FVPs can
1743be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1744a subset of the Base FVP components. For example, the Foundation FVP lacks
1745CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001746
1747Note: It is not recommended to use the FDTs built along the kernel because not
1748all FDTs are available from there.
1749
Soby Mathewecd94ad2018-05-09 13:59:29 +01001750The dynamic configuration capability is enabled in the firmware for FVPs.
1751This means that the firmware can authenticate and load the FDT if present in
1752FIP. A default FDT is packaged into FIP during the build based on
1753the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1754or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1755`Arm FVP platform specific build options`_ section for detail on the options).
1756
1757- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001758
David Cunado7c032642018-03-12 18:47:05 +00001759 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1760 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001761
Soby Mathewecd94ad2018-05-09 13:59:29 +01001762- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001763
David Cunado7c032642018-03-12 18:47:05 +00001764 For use with models such as the Cortex-A32 Base FVPs without shifted
1765 affinities and running Linux in AArch32 state with Base memory map
1766 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001767
Soby Mathewecd94ad2018-05-09 13:59:29 +01001768- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001769
David Cunado7c032642018-03-12 18:47:05 +00001770 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1771 affinities and with Base memory map configuration and Linux GICv3 support.
1772
Soby Mathewecd94ad2018-05-09 13:59:29 +01001773- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001774
1775 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1776 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1777
Soby Mathewecd94ad2018-05-09 13:59:29 +01001778- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001779
1780 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1781 single cluster, single threaded CPUs, Base memory map configuration and Linux
1782 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001783
Soby Mathewecd94ad2018-05-09 13:59:29 +01001784- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001785
David Cunado7c032642018-03-12 18:47:05 +00001786 For use with models such as the Cortex-A32 Base FVPs without shifted
1787 affinities and running Linux in AArch32 state with Base memory map
1788 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001789
Soby Mathewecd94ad2018-05-09 13:59:29 +01001790- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001791
1792 For use with Foundation FVP with Base memory map configuration.
1793
Soby Mathewecd94ad2018-05-09 13:59:29 +01001794- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001795
1796 (Default) For use with Foundation FVP with Base memory map configuration
1797 and Linux GICv3 support.
1798
1799Running on the Foundation FVP with reset to BL1 entrypoint
1800~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1801
1802The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000018034 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001804
1805::
1806
1807 <path-to>/Foundation_Platform \
1808 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001809 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001810 --secure-memory \
1811 --visualization \
1812 --gicv3 \
1813 --data="<path-to>/<bl1-binary>"@0x0 \
1814 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001815 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001816 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001817
1818Notes:
1819
1820- BL1 is loaded at the start of the Trusted ROM.
1821- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001822- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1823 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001824- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1825 and enable the GICv3 device in the model. Note that without this option,
1826 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001827 is not supported by TF-A.
1828- In order for TF-A to run correctly on the Foundation FVP, the architecture
1829 versions must match. The Foundation FVP defaults to the highest v8.x
1830 version it supports but the default build for TF-A is for v8.0. To avoid
1831 issues either start the Foundation FVP to use v8.0 architecture using the
1832 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1833 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001834
1835Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1836~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1837
David Cunado7c032642018-03-12 18:47:05 +00001838The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001839with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001840
1841::
1842
David Cunado7c032642018-03-12 18:47:05 +00001843 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001844 -C pctl.startup=0.0.0.0 \
1845 -C bp.secure_memory=1 \
1846 -C bp.tzc_400.diagnostics=1 \
1847 -C cluster0.NUM_CORES=4 \
1848 -C cluster1.NUM_CORES=4 \
1849 -C cache_state_modelled=1 \
1850 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1851 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001852 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001853 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001854
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001855Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1856specific DTS for all the CPUs to be loaded.
1857
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001858Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1859~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1860
1861The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001862with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001863
1864::
1865
1866 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1867 -C pctl.startup=0.0.0.0 \
1868 -C bp.secure_memory=1 \
1869 -C bp.tzc_400.diagnostics=1 \
1870 -C cluster0.NUM_CORES=4 \
1871 -C cluster1.NUM_CORES=4 \
1872 -C cache_state_modelled=1 \
1873 -C cluster0.cpu0.CONFIG64=0 \
1874 -C cluster0.cpu1.CONFIG64=0 \
1875 -C cluster0.cpu2.CONFIG64=0 \
1876 -C cluster0.cpu3.CONFIG64=0 \
1877 -C cluster1.cpu0.CONFIG64=0 \
1878 -C cluster1.cpu1.CONFIG64=0 \
1879 -C cluster1.cpu2.CONFIG64=0 \
1880 -C cluster1.cpu3.CONFIG64=0 \
1881 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1882 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001883 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001884 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001885
1886Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1887~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1888
1889The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001890boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001891
1892::
1893
1894 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1895 -C pctl.startup=0.0.0.0 \
1896 -C bp.secure_memory=1 \
1897 -C bp.tzc_400.diagnostics=1 \
1898 -C cache_state_modelled=1 \
1899 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1900 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001901 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001902 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001903
1904Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1905~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1906
1907The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001908boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001909
1910::
1911
1912 <path-to>/FVP_Base_Cortex-A32x4 \
1913 -C pctl.startup=0.0.0.0 \
1914 -C bp.secure_memory=1 \
1915 -C bp.tzc_400.diagnostics=1 \
1916 -C cache_state_modelled=1 \
1917 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1918 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001919 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001920 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001921
1922Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1923~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1924
David Cunado7c032642018-03-12 18:47:05 +00001925The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001926with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001927
1928::
1929
David Cunado7c032642018-03-12 18:47:05 +00001930 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001931 -C pctl.startup=0.0.0.0 \
1932 -C bp.secure_memory=1 \
1933 -C bp.tzc_400.diagnostics=1 \
1934 -C cluster0.NUM_CORES=4 \
1935 -C cluster1.NUM_CORES=4 \
1936 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00001937 -C cluster0.cpu0.RVBAR=0x04010000 \
1938 -C cluster0.cpu1.RVBAR=0x04010000 \
1939 -C cluster0.cpu2.RVBAR=0x04010000 \
1940 -C cluster0.cpu3.RVBAR=0x04010000 \
1941 -C cluster1.cpu0.RVBAR=0x04010000 \
1942 -C cluster1.cpu1.RVBAR=0x04010000 \
1943 -C cluster1.cpu2.RVBAR=0x04010000 \
1944 -C cluster1.cpu3.RVBAR=0x04010000 \
1945 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1946 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001947 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001948 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001949 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001950 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001951
1952Notes:
1953
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001954- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathewba678c32018-12-12 14:54:23 +00001955 in this config, it can be loaded at any valid address for execution.
1956
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001957- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1958 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1959 parameter is needed to load the individual bootloader images in memory.
1960 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001961 Payload. For the same reason, the FDT needs to be compiled from the DT source
1962 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1963 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001964
Ambroise Vincentc3568ef2019-03-14 10:53:16 +00001965- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1966 specific DTS for all the CPUs to be loaded.
1967
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001968- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1969 X and Y are the cluster and CPU numbers respectively, is used to set the
1970 reset vector for each core.
1971
1972- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1973 changing the value of
1974 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1975 ``BL32_BASE``.
1976
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001977Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1978~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001979
1980The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001981with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001982
1983::
1984
1985 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1986 -C pctl.startup=0.0.0.0 \
1987 -C bp.secure_memory=1 \
1988 -C bp.tzc_400.diagnostics=1 \
1989 -C cluster0.NUM_CORES=4 \
1990 -C cluster1.NUM_CORES=4 \
1991 -C cache_state_modelled=1 \
1992 -C cluster0.cpu0.CONFIG64=0 \
1993 -C cluster0.cpu1.CONFIG64=0 \
1994 -C cluster0.cpu2.CONFIG64=0 \
1995 -C cluster0.cpu3.CONFIG64=0 \
1996 -C cluster1.cpu0.CONFIG64=0 \
1997 -C cluster1.cpu1.CONFIG64=0 \
1998 -C cluster1.cpu2.CONFIG64=0 \
1999 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathewba678c32018-12-12 14:54:23 +00002000 -C cluster0.cpu0.RVBAR=0x04002000 \
2001 -C cluster0.cpu1.RVBAR=0x04002000 \
2002 -C cluster0.cpu2.RVBAR=0x04002000 \
2003 -C cluster0.cpu3.RVBAR=0x04002000 \
2004 -C cluster1.cpu0.RVBAR=0x04002000 \
2005 -C cluster1.cpu1.RVBAR=0x04002000 \
2006 -C cluster1.cpu2.RVBAR=0x04002000 \
2007 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002008 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002009 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002010 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002011 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002012 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002013
2014Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2015It should match the address programmed into the RVBAR register as well.
2016
2017Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2018~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2019
2020The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002021boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002022
2023::
2024
2025 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2026 -C pctl.startup=0.0.0.0 \
2027 -C bp.secure_memory=1 \
2028 -C bp.tzc_400.diagnostics=1 \
2029 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002030 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2031 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2032 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2033 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2034 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2035 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2036 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2037 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2038 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2039 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002040 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002041 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002042 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002043 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002044
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01002045Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2046~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002047
2048The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00002049boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002050
2051::
2052
2053 <path-to>/FVP_Base_Cortex-A32x4 \
2054 -C pctl.startup=0.0.0.0 \
2055 -C bp.secure_memory=1 \
2056 -C bp.tzc_400.diagnostics=1 \
2057 -C cache_state_modelled=1 \
Soby Mathewba678c32018-12-12 14:54:23 +00002058 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2059 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2060 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2061 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002062 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002063 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002064 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002065 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002066 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002067
2068Running the software on Juno
2069----------------------------
2070
Dan Handley610e7e12018-03-01 18:44:00 +00002071This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002072
2073To execute the software stack on Juno, the version of the Juno board recovery
2074image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2075earlier version installed or are unsure which version is installed, please
2076re-install the recovery image by following the
2077`Instructions for using Linaro's deliverables on Juno`_.
2078
Dan Handley610e7e12018-03-01 18:44:00 +00002079Preparing TF-A images
2080~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002081
Dan Handley610e7e12018-03-01 18:44:00 +00002082After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2083``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002084
2085Other Juno software information
2086~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2087
Dan Handley610e7e12018-03-01 18:44:00 +00002088Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002089software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002090get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002091configure it.
2092
2093Testing SYSTEM SUSPEND on Juno
2094~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2095
2096The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2097to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2098on Juno, at the linux shell prompt, issue the following command:
2099
2100::
2101
2102 echo +10 > /sys/class/rtc/rtc0/wakealarm
2103 echo -n mem > /sys/power/state
2104
2105The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2106wakeup interrupt from RTC.
2107
2108--------------
2109
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002110*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002111
Louis Mayencourt545a9ed2019-03-08 15:35:40 +00002112.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunadob2de0992017-06-29 12:01:33 +01002113.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002114.. _Linaro Release: `Linaro Release Notes`_
Paul Beesley2437ddc2019-02-08 16:43:05 +00002115.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2116.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunado82509be2017-12-19 16:33:25 +00002117.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002118.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesley2437ddc2019-02-08 16:43:05 +00002119.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002120.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002121.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002122.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002123.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002124.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002125.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002126.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002127.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002128.. _Firmware Update: firmware-update.rst
2129.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002130.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2131.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002132.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002133.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002134.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002135.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002136.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley8b4bdeb2019-01-21 12:06:24 +00002137.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt72ef3d42019-03-22 11:47:22 +00002138.. _`Library at ROM`: romlib-design.rst