blob: 8cbf10eb1e3188d9e1f3ee0e297e89b519de0f15 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathewf085b872023-12-20 17:29:18 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
Soby Mathew414043d2024-03-26 17:16:00 +00008#include <string.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <common/debug.h>
11#include <drivers/arm/cci.h>
12#include <drivers/arm/ccn.h>
13#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010014#include <drivers/arm/sp804_delay_timer.h>
15#include <drivers/generic_delay_timer.h>
AlexeiFedorov334d2352022-12-29 15:57:40 +000016#include <fconf_hw_config_getter.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010018#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000020#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010021#include <services/arm_arch_svc.h>
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +010022#include <services/rmm_core_manifest.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020023#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000024#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020025#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010027#include <plat/arm/common/arm_config.h>
28#include <plat/arm/common/plat_arm.h>
29#include <plat/common/platform.h>
30
Roberto Vargas2ca18d92018-02-12 12:36:17 +000031#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033/* Defines for GIC Driver build time selection */
34#define FVP_GICV2 1
35#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000036
Soby Mathew414043d2024-03-26 17:16:00 +000037/* Defines for RMM Console*/
38#define FVP_RMM_CONSOLE_BASE UL(0x1c0c0000)
39#define FVP_RMM_CONSOLE_BAUD UL(115200)
40#define FVP_RMM_CONSOLE_CLK_IN_HZ UL(14745600)
41#define FVP_RMM_CONSOLE_NAME "pl011"
42
43#define FVP_RMM_CONSOLE_COUNT UL(1)
44
Achin Gupta4f6ad662013-10-25 09:08:21 +010045/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000046 * arm_config holds the characteristics of the differences between the three FVP
47 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000048 * at each boot stage by the primary before enabling the MMU (to allow
49 * interconnect configuration) & used thereafter. Each BL will have its own copy
50 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010051 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000052arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010053
54#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
55 DEVICE0_SIZE, \
56 MT_DEVICE | MT_RW | MT_SECURE)
57
58#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
59 DEVICE1_SIZE, \
60 MT_DEVICE | MT_RW | MT_SECURE)
61
Manish V Badarkheb24c6372021-01-24 03:26:50 +000062#if FVP_GICR_REGION_PROTECTION
63#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
64 BASE_GICD_SIZE, \
65 MT_DEVICE | MT_RW | MT_SECURE)
66
67/* Map all core's redistributor memory as read-only. After boots up,
68 * per-core map its redistributor memory as read-write */
69#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
70 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
71 MT_DEVICE | MT_RO | MT_SECURE)
72#endif /* FVP_GICR_REGION_PROTECTION */
73
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010074/*
75 * Need to be mapped with write permissions in order to set a new non-volatile
76 * counter value.
77 */
Juan Castillo31a68f02015-04-14 12:49:03 +010078#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
79 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010080 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010081
Harrison Mutai1dcaf962023-08-08 15:10:07 +010082#if TRANSFER_LIST
83#ifdef FW_NS_HANDOFF_BASE
84#define MAP_FW_NS_HANDOFF MAP_REGION_FLAT(FW_NS_HANDOFF_BASE, \
85 FW_HANDOFF_SIZE, \
86 MT_MEMORY | MT_RW | MT_NS)
87#endif
88#endif
89
Jon Medhurstb1eb0932014-02-26 16:27:53 +000090/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010091 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010092 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
93 * of mapping it.
Jon Medhurstb1eb0932014-02-26 16:27:53 +000094 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090095#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000096const mmap_region_t plat_arm_mmap[] = {
97 ARM_MAP_SHARED_RAM,
Manish V Badarkhe76bf27b2021-06-16 16:50:43 +010098 V2M_MAP_FLASH0_RO,
Dan Handley2b6b5742015-03-19 19:17:53 +000099 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100100 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000101#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100102 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000103#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100104#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100105 /* To access the Root of Trust Public Key registers. */
106 MAP_DEVICE2,
107 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100108 ARM_MAP_NS_DRAM1,
109#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100110 {0}
111};
112#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900113#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +0000114const mmap_region_t plat_arm_mmap[] = {
115 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +0100116 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +0000117 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100118 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000119#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100120 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000121#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000122 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700123#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +0100124 ARM_MAP_DRAM2,
125#endif
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000126 /*
127 * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM.
128 */
Achin Guptae97351d2019-10-11 15:15:19 +0100129 ARM_MAP_TRUSTED_DRAM,
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +0000130
131 /*
132 * Required to load Event Log in TZC secured memory
133 */
134#if MEASURED_BOOT && (defined(SPD_tspd) || defined(SPD_opteed) || \
135defined(SPD_spmd))
136 ARM_MAP_EVENT_LOG_DRAM1,
137#endif /* MEASURED_BOOT && (SPD_tspd || SPD_opteed || SPD_spmd) */
138
Zelalem Awekec43c5632021-07-12 23:41:05 -0500139#if ENABLE_RME
140 ARM_MAP_RMM_DRAM,
141 ARM_MAP_GPT_L1_DRAM,
142#endif /* ENABLE_RME */
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100143#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +0000144 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100145#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100146#if TRUSTED_BOARD_BOOT
147 /* To access the Root of Trust Public Key registers. */
148 MAP_DEVICE2,
John Tsichritzisc34341a2018-07-30 13:41:52 +0100149#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000150
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600151#if CRYPTO_SUPPORT && !RESET_TO_BL2
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000152 /*
153 * To access shared the Mbed TLS heap while booting the
154 * system with Crypto support
155 */
156 ARM_MAP_BL1_RW,
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600157#endif /* CRYPTO_SUPPORT && !RESET_TO_BL2 */
Marc Bonnici6ba5abe2021-11-29 16:59:02 +0000158#if SPM_MM || SPMC_AT_EL3
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000159 ARM_SP_IMAGE_MMAP,
160#endif
David Wang0ba499f2016-03-07 11:02:57 +0800161#if ARM_BL31_IN_DRAM
162 ARM_MAP_BL31_SEC_DRAM,
163#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200164#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100165 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200166 ARM_OPTEE_PAGEABLE_LOAD_MEM,
167#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100168 {0}
169};
170#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900171#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100172const mmap_region_t plat_arm_mmap[] = {
173 MAP_DEVICE0,
174 V2M_MAP_IOFPGA,
175 {0}
176};
177#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900178#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000179const mmap_region_t plat_arm_mmap[] = {
180 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100181#if USE_DEBUGFS
182 /* Required by devfip, can be removed if devfip is not used */
183 V2M_MAP_FLASH0_RW,
184#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100185 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000186 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100187 MAP_DEVICE0,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000188#if FVP_GICR_REGION_PROTECTION
189 MAP_GICD_MEM,
190 MAP_GICR_MEM,
191#else
Soby Mathewb08bc042014-09-03 17:48:44 +0100192 MAP_DEVICE1,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000193#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100194 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000195#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000196 ARM_SPM_BUF_EL3_MMAP,
197#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500198#if ENABLE_RME
199 ARM_MAP_GPT_L1_DRAM,
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000200 ARM_MAP_EL3_RMM_SHARED_MEM,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500201#endif
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100202#ifdef MAP_FW_NS_HANDOFF
203 MAP_FW_NS_HANDOFF,
204#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000205 {0}
206};
207
Paul Beesleyfe975b42019-09-16 11:29:03 +0000208#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000209const mmap_region_t plat_arm_secure_partition_mmap[] = {
210 V2M_MAP_IOFPGA_EL0, /* for the UART */
Elyes Haouas183638f2023-02-13 10:05:41 +0100211 MAP_REGION_FLAT(DEVICE0_BASE,
212 DEVICE0_SIZE,
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100213 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000214 ARM_SP_IMAGE_MMAP,
215 ARM_SP_IMAGE_NS_BUF_MMAP,
216 ARM_SP_IMAGE_RW_MMAP,
217 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100218 {0}
219};
220#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000221#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900222#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000223const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700224#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100225 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000226 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100227#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000228 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100229 MAP_DEVICE0,
230 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000231 {0}
232};
Soby Mathewb08bc042014-09-03 17:48:44 +0100233#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000234
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500235#ifdef IMAGE_RMM
236const mmap_region_t plat_arm_mmap[] = {
237 V2M_MAP_IOFPGA,
238 MAP_DEVICE0,
239 MAP_DEVICE1,
240 {0}
241};
242#endif
243
Dan Handley2b6b5742015-03-19 19:17:53 +0000244ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000245
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100246#if FVP_INTERCONNECT_DRIVER != FVP_CCN
247static const int fvp_cci400_map[] = {
248 PLAT_FVP_CCI400_CLUS0_SL_PORT,
249 PLAT_FVP_CCI400_CLUS1_SL_PORT,
250};
251
252static const int fvp_cci5xx_map[] = {
253 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
254 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
255};
256
257static unsigned int get_interconnect_master(void)
258{
259 unsigned int master;
260 u_register_t mpidr;
261
262 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000263 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100264 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
265
266 assert(master < FVP_CLUSTER_COUNT);
267 return master;
268}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000269#endif
270
Paul Beesleyfe975b42019-09-16 11:29:03 +0000271#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000272/*
273 * Boot information passed to a secure partition during initialisation. Linear
274 * indices in MP information will be filled at runtime.
275 */
Paul Beesley45f40282019-10-15 10:57:42 +0000276static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000277 [0] = {0x80000000, 0},
278 [1] = {0x80000001, 0},
279 [2] = {0x80000002, 0},
280 [3] = {0x80000003, 0},
281 [4] = {0x80000100, 0},
282 [5] = {0x80000101, 0},
283 [6] = {0x80000102, 0},
284 [7] = {0x80000103, 0},
285};
286
Paul Beesley45f40282019-10-15 10:57:42 +0000287const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000288 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
289 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000290 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000291 .h.attr = 0,
292 .sp_mem_base = ARM_SP_IMAGE_BASE,
293 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
294 .sp_image_base = ARM_SP_IMAGE_BASE,
295 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
296 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100297 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000298 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
299 .sp_image_size = ARM_SP_IMAGE_SIZE,
300 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
301 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100302 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000303 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
304 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
305 .num_cpus = PLATFORM_CORE_COUNT,
306 .mp_info = &sp_mp_info[0],
307};
308
309const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
310{
311 return plat_arm_secure_partition_mmap;
312}
313
Paul Beesley45f40282019-10-15 10:57:42 +0000314const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000315 void *cookie)
316{
317 return &plat_arm_secure_partition_boot_info;
318}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100319#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100320
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321/*******************************************************************************
322 * A single boot loader stack is expected to work on both the Foundation FVP
323 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
324 * SYS_ID register provides a mechanism for detecting the differences between
325 * these platforms. This information is stored in a per-BL array to allow the
326 * code to take the correct path.Per BL platform configuration.
327 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100328void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100330 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100331
Dan Handley2b6b5742015-03-19 19:17:53 +0000332 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
333 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
334 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
335 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
336 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100337
Andrew Thoelke960347d2014-06-26 14:27:26 +0100338 if (arch != ARCH_MODEL) {
339 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000340 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100341 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100342
343 /*
344 * The build field in the SYS_ID tells which variant of the GIC
345 * memory is implemented by the model.
346 */
347 switch (bld) {
348 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000349 ERROR("Legacy Versatile Express memory map for GIC peripheral"
350 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000351 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100352 break;
353 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100354 break;
355 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100356 ERROR("Unsupported board build %x\n", bld);
357 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100358 }
359
360 /*
361 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
362 * for the Foundation FVP.
363 */
364 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000365 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000366 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100367
368 /*
369 * Check for supported revisions of Foundation FVP
370 * Allow future revisions to run but emit warning diagnostic
371 */
372 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000373 case REV_FOUNDATION_FVP_V2_0:
374 case REV_FOUNDATION_FVP_V2_1:
375 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100376 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100377 break;
378 default:
379 WARN("Unrecognized Foundation FVP revision %x\n", rev);
380 break;
381 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100382 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000383 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100384 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100385
386 /*
387 * Check for supported revisions
388 * Allow future revisions to run but emit warning diagnostic
389 */
390 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000391 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100392 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
393 break;
394 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100395 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100396 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100397 break;
398 default:
399 WARN("Unrecognized Base FVP revision %x\n", rev);
400 break;
401 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100402 break;
403 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100404 ERROR("Unsupported board HBI number 0x%x\n", hbi);
405 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100406 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100407
408 /*
409 * We assume that the presence of MT bit, and therefore shifted
410 * affinities, is uniform across the platform: either all CPUs, or no
411 * CPUs implement it.
412 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000413 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100414 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100415}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100416
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000417
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100418void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100419{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000420#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100421 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000422 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100423 panic();
424 }
425
426 plat_arm_interconnect_init();
427#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000428 uintptr_t cci_base = 0U;
429 const int *cci_map = NULL;
430 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100431
432 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000433 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100434 cci_base = PLAT_FVP_CCI5XX_BASE;
435 cci_map = fvp_cci5xx_map;
436 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000437 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100438 cci_base = PLAT_FVP_CCI400_BASE;
439 cci_map = fvp_cci400_map;
440 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000441 } else {
442 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000443 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100444
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000445 assert(cci_base != 0U);
446 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100447 cci_init(cci_base, cci_map, map_size);
448#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100449}
450
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000451void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100452{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100453#if FVP_INTERCONNECT_DRIVER == FVP_CCN
454 plat_arm_interconnect_enter_coherency();
455#else
456 unsigned int master;
457
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000458 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
459 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100460 master = get_interconnect_master();
461 cci_enable_snoop_dvm_reqs(master);
462 }
463#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000464}
465
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000466void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000467{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100468#if FVP_INTERCONNECT_DRIVER == FVP_CCN
469 plat_arm_interconnect_exit_coherency();
470#else
471 unsigned int master;
472
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000473 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
474 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100475 master = get_interconnect_master();
476 cci_disable_snoop_dvm_reqs(master);
477 }
478#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100479}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100480
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000481#if CRYPTO_SUPPORT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100482int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
483{
484 assert(heap_addr != NULL);
485 assert(heap_size != NULL);
486
487 return arm_get_mbedtls_heap(heap_addr, heap_size);
488}
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000489#endif /* CRYPTO_SUPPORT */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100490
491void fvp_timer_init(void)
492{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500493#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100494 /* Enable the clock override for SP804 timer 0, which means that no
495 * clock dividers are applied and the raw (35MHz) clock will be used.
496 */
497 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
498
499 /* Initialize delay timer driver using SP804 dual timer 0 */
500 sp804_timer_init(V2M_SP804_TIMER0_BASE,
501 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
502#else
503 generic_delay_timer_init();
504
505 /* Enable System level generic timer */
506 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
507 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500508#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100509}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100510
511/*****************************************************************************
512 * plat_is_smccc_feature_available() - This function checks whether SMCCC
513 * feature is availabile for platform.
514 * @fid: SMCCC function id
515 *
516 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
517 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
518 *****************************************************************************/
519int32_t plat_is_smccc_feature_available(u_register_t fid)
520{
521 switch (fid) {
522 case SMCCC_ARCH_SOC_ID:
523 return SMC_ARCH_CALL_SUCCESS;
524 default:
525 return SMC_ARCH_CALL_NOT_SUPPORTED;
526 }
527}
528
529/* Get SOC version */
530int32_t plat_get_soc_version(void)
531{
532 return (int32_t)
Yann Gautieree050772021-05-20 14:57:34 +0200533 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
534 ARM_SOC_IDENTIFICATION_CODE) |
535 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100536}
537
538/* Get SOC revision */
539int32_t plat_get_soc_revision(void)
540{
541 unsigned int sys_id;
542
543 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautieree050772021-05-20 14:57:34 +0200544 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
545 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100546}
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000547
548#if ENABLE_RME
549/*
550 * Get a pointer to the RMM-EL3 Shared buffer and return it
551 * through the pointer passed as parameter.
552 *
553 * This function returns the size of the shared buffer.
554 */
555size_t plat_rmmd_get_el3_rmm_shared_mem(uintptr_t *shared)
556{
557 *shared = (uintptr_t)RMM_SHARED_BASE;
558
559 return (size_t)RMM_SHARED_SIZE;
560}
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100561
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000562int plat_rmmd_load_manifest(struct rmm_manifest *manifest)
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100563{
Soby Mathew414043d2024-03-26 17:16:00 +0000564 uint64_t checksum, num_banks, num_consoles;
AlexeiFedorov334d2352022-12-29 15:57:40 +0000565 struct ns_dram_bank *bank_ptr;
Soby Mathew414043d2024-03-26 17:16:00 +0000566 struct console_info *console_ptr;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000567
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100568 assert(manifest != NULL);
569
AlexeiFedorov334d2352022-12-29 15:57:40 +0000570 /* Get number of DRAM banks */
571 num_banks = FCONF_GET_PROPERTY(hw_config, dram_layout, num_banks);
572 assert(num_banks <= ARM_DRAM_NUM_BANKS);
573
Soby Mathew414043d2024-03-26 17:16:00 +0000574 /* Set number of consoles */
575 num_consoles = FVP_RMM_CONSOLE_COUNT;
576
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100577 manifest->version = RMMD_MANIFEST_VERSION;
Javier Almansa Sobrino04a6f2f2022-12-01 17:20:45 +0000578 manifest->padding = 0U; /* RES0 */
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100579 manifest->plat_data = (uintptr_t)NULL;
AlexeiFedorov334d2352022-12-29 15:57:40 +0000580 manifest->plat_dram.num_banks = num_banks;
Soby Mathew414043d2024-03-26 17:16:00 +0000581 manifest->plat_console.num_consoles = num_consoles;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000582
AlexeiFedorov334d2352022-12-29 15:57:40 +0000583 /*
Soby Mathew414043d2024-03-26 17:16:00 +0000584 * Boot Manifest structure illustration, with two dram banks and
585 * a single console.
AlexeiFedorov334d2352022-12-29 15:57:40 +0000586 *
Soby Mathew414043d2024-03-26 17:16:00 +0000587 * +----------------------------------------+
588 * | offset | field | comment |
589 * +--------+----------------+--------------+
590 * | 0 | version | 0x00000003 |
591 * +--------+----------------+--------------+
592 * | 4 | padding | 0x00000000 |
593 * +--------+----------------+--------------+
594 * | 8 | plat_data | NULL |
595 * +--------+----------------+--------------+
596 * | 16 | num_banks | |
597 * +--------+----------------+ |
598 * | 24 | banks | plat_dram |
599 * +--------+----------------+ |
600 * | 32 | checksum | |
601 * +--------+----------------+--------------+
602 * | 40 | num_consoles | |
603 * +--------+----------------+ |
604 * | 48 | consoles | plat_console |
605 * +--------+----------------+ |
606 * | 56 | checksum | |
607 * +--------+----------------+--------------+
608 * | 64 | base 0 | |
609 * +--------+----------------+ bank[0] |
610 * | 72 | size 0 | |
611 * +--------+----------------+--------------+
612 * | 80 | base 1 | |
613 * +--------+----------------+ bank[1] |
614 * | 88 | size 1 | |
615 * +--------+----------------+--------------+
616 * | 96 | base | |
617 * +--------+----------------+ |
618 * | 104 | map_pages | |
619 * +--------+----------------+ |
620 * | 112 | name | |
621 * +--------+----------------+ consoles[0] |
622 * | 120 | clk_in_hz | |
623 * +--------+----------------+ |
624 * | 128 | baud_rate | |
625 * +--------+----------------+ |
626 * | 136 | flags | |
627 * +--------+----------------+--------------+
AlexeiFedorov334d2352022-12-29 15:57:40 +0000628 */
Soby Mathew414043d2024-03-26 17:16:00 +0000629
AlexeiFedorov334d2352022-12-29 15:57:40 +0000630 bank_ptr = (struct ns_dram_bank *)
Soby Mathew414043d2024-03-26 17:16:00 +0000631 (((uintptr_t)manifest) + sizeof(*manifest));
632 console_ptr = (struct console_info *)
633 ((uintptr_t)bank_ptr + (num_banks * sizeof(*bank_ptr)));
AlexeiFedorov334d2352022-12-29 15:57:40 +0000634
635 manifest->plat_dram.banks = bank_ptr;
Soby Mathew414043d2024-03-26 17:16:00 +0000636 manifest->plat_console.consoles = console_ptr;
637
638 /* Ensure the manifest is not larger than the shared buffer */
639 assert((sizeof(struct rmm_manifest) +
640 (sizeof(struct console_info) * manifest->plat_console.num_consoles) +
641 (sizeof(struct ns_dram_bank) * manifest->plat_dram.num_banks)) <= ARM_EL3_RMM_SHARED_SIZE);
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000642
AlexeiFedorov334d2352022-12-29 15:57:40 +0000643 /* Calculate checksum of plat_dram structure */
644 checksum = num_banks + (uint64_t)bank_ptr;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000645
AlexeiFedorov334d2352022-12-29 15:57:40 +0000646 /* Store FVP DRAM banks data in Boot Manifest */
647 for (unsigned long i = 0UL; i < num_banks; i++) {
648 uintptr_t base = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].base);
649 uint64_t size = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].size);
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000650
AlexeiFedorov334d2352022-12-29 15:57:40 +0000651 bank_ptr[i].base = base;
652 bank_ptr[i].size = size;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000653
AlexeiFedorov334d2352022-12-29 15:57:40 +0000654 /* Update checksum */
655 checksum += base + size;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000656 }
657
AlexeiFedorov334d2352022-12-29 15:57:40 +0000658 /* Checksum must be 0 */
659 manifest->plat_dram.checksum = ~checksum + 1UL;
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100660
Soby Mathew414043d2024-03-26 17:16:00 +0000661 /* Calculate the checksum of the plat_consoles structure */
662 checksum = num_consoles + (uint64_t)console_ptr;
663
664 /* Zero out the console info struct */
665 memset((void *)console_ptr, '\0', sizeof(struct console_info) * num_consoles);
666
667 console_ptr[0].map_pages = 1;
668 console_ptr[0].base = FVP_RMM_CONSOLE_BASE;
669 console_ptr[0].clk_in_hz = FVP_RMM_CONSOLE_CLK_IN_HZ;
670 console_ptr[0].baud_rate = FVP_RMM_CONSOLE_BAUD;
671
672 strlcpy(console_ptr[0].name, FVP_RMM_CONSOLE_NAME, RMM_CONSOLE_MAX_NAME_LEN-1UL);
673
674 /* Update checksum */
675 checksum += console_ptr[0].base + console_ptr[0].map_pages +
676 console_ptr[0].clk_in_hz + console_ptr[0].baud_rate;
677
678 /* Checksum must be 0 */
679 manifest->plat_console.checksum = ~checksum + 1UL;
680
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100681 return 0;
682}
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000683#endif /* ENABLE_RME */