blob: f684d97757151677b3a805bfc56994cea338c525 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Vikram Kanigirifbb13012016-02-15 11:54:14 +00002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2b6b5742015-03-19 19:17:53 +000031#include <arm_config.h>
32#include <arm_def.h>
Dan Handley714a0d22014-04-09 13:13:04 +010033#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000034#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010035#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000036#include <plat_arm.h>
37#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010038#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
Achin Gupta1fa7eb62015-11-03 14:18:34 +000040#if (FVP_USE_GIC_DRIVER == FVP_GICV2)
41extern gicv2_driver_data_t arm_gic_data;
42#endif
43
44/* Defines for GIC Driver build time selection */
45#define FVP_GICV2 1
46#define FVP_GICV3 2
47#define FVP_GICV3_LEGACY 3
48
Achin Gupta4f6ad662013-10-25 09:08:21 +010049/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000050 * arm_config holds the characteristics of the differences between the three FVP
51 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000052 * at each boot stage by the primary before enabling the MMU (to allow
53 * interconnect configuration) & used thereafter. Each BL will have its own copy
54 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010055 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000056arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010057
58#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
59 DEVICE0_SIZE, \
60 MT_DEVICE | MT_RW | MT_SECURE)
61
62#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
63 DEVICE1_SIZE, \
64 MT_DEVICE | MT_RW | MT_SECURE)
65
Juan Castillo31a68f02015-04-14 12:49:03 +010066#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
67 DEVICE2_SIZE, \
68 MT_DEVICE | MT_RO | MT_SECURE)
69
70
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071/*
Soby Mathewb08bc042014-09-03 17:48:44 +010072 * Table of regions for various BL stages to map using the MMU.
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010073 * This doesn't include TZRAM as the 'mem_layout' argument passed to
Dan Handley2b6b5742015-03-19 19:17:53 +000074 * arm_configure_mmu_elx() will give the available subset of that,
Jon Medhurstb1eb0932014-02-26 16:27:53 +000075 */
Soby Mathewb08bc042014-09-03 17:48:44 +010076#if IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010079 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010081 MAP_DEVICE0,
82 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010083 MAP_DEVICE2,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010084#if TRUSTED_BOARD_BOOT
85 ARM_MAP_NS_DRAM1,
86#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010087 {0}
88};
89#endif
90#if IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000091const mmap_region_t plat_arm_mmap[] = {
92 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010093 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000094 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010095 MAP_DEVICE0,
96 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010097 MAP_DEVICE2,
Dan Handley2b6b5742015-03-19 19:17:53 +000098 ARM_MAP_NS_DRAM1,
99 ARM_MAP_TSP_SEC_MEM,
Soby Mathewb08bc042014-09-03 17:48:44 +0100100 {0}
101};
102#endif
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100103#if IMAGE_BL2U
104const mmap_region_t plat_arm_mmap[] = {
105 MAP_DEVICE0,
106 V2M_MAP_IOFPGA,
107 {0}
108};
109#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100110#if IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000111const mmap_region_t plat_arm_mmap[] = {
112 ARM_MAP_SHARED_RAM,
113 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100114 MAP_DEVICE0,
115 MAP_DEVICE1,
116 {0}
117};
118#endif
119#if IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000120const mmap_region_t plat_arm_mmap[] = {
121 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100122 MAP_DEVICE0,
123 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000124 {0}
125};
Soby Mathewb08bc042014-09-03 17:48:44 +0100126#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000127
Dan Handley2b6b5742015-03-19 19:17:53 +0000128ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000129
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131/*******************************************************************************
132 * A single boot loader stack is expected to work on both the Foundation FVP
133 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
134 * SYS_ID register provides a mechanism for detecting the differences between
135 * these platforms. This information is stored in a per-BL array to allow the
136 * code to take the correct path.Per BL platform configuration.
137 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000138void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100140 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
Dan Handley2b6b5742015-03-19 19:17:53 +0000142 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
143 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
144 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
145 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
146 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
Andrew Thoelke960347d2014-06-26 14:27:26 +0100148 if (arch != ARCH_MODEL) {
149 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000150 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100151 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 /*
154 * The build field in the SYS_ID tells which variant of the GIC
155 * memory is implemented by the model.
156 */
157 switch (bld) {
158 case BLD_GIC_VE_MMAP:
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000159#if IMAGE_BL31 || IMAGE_BL32
160#if FVP_USE_GIC_DRIVER == FVP_GICV2
161 /*
162 * If the FVP implements the VE compatible memory map, then the
163 * GICv2 driver must be included in the build. Update the platform
164 * data with the correct GICv2 base addresses before it is used
165 * to initialise the driver.
166 *
167 * This update of platform data is temporary and will be removed
168 * once VE memory map for FVP is no longer supported by Trusted
169 * Firmware.
170 */
171 arm_gic_data.gicd_base = VE_GICD_BASE;
172 arm_gic_data.gicc_base = VE_GICC_BASE;
173
174#else
175 ERROR("Only GICv2 driver supported for VE memory map\n");
176 panic();
177#endif /* __FVP_USE_GIC_DRIVER == FVP_GICV2__ */
178#endif /* __IMAGE_BL31 || IMAGE_BL32__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179 break;
180 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181 break;
182 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100183 ERROR("Unsupported board build %x\n", bld);
184 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185 }
186
187 /*
188 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
189 * for the Foundation FVP.
190 */
191 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000192 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000193 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100194
195 /*
196 * Check for supported revisions of Foundation FVP
197 * Allow future revisions to run but emit warning diagnostic
198 */
199 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000200 case REV_FOUNDATION_FVP_V2_0:
201 case REV_FOUNDATION_FVP_V2_1:
202 case REV_FOUNDATION_FVP_v9_1:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100203 break;
204 default:
205 WARN("Unrecognized Foundation FVP revision %x\n", rev);
206 break;
207 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000209 case HBI_BASE_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000210 arm_config.flags |= ARM_CONFIG_BASE_MMAP |
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000211 ARM_CONFIG_HAS_INTERCONNECT | ARM_CONFIG_HAS_TZC;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100212
213 /*
214 * Check for supported revisions
215 * Allow future revisions to run but emit warning diagnostic
216 */
217 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000218 case REV_BASE_FVP_V0:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100219 break;
220 default:
221 WARN("Unrecognized Base FVP revision %x\n", rev);
222 break;
223 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100224 break;
225 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100226 ERROR("Unsupported board HBI number 0x%x\n", hbi);
227 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228 }
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100229}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100230
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000231
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000232void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100233{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000234 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
235 plat_arm_interconnect_init();
Dan Handleybe234f92014-08-04 16:11:15 +0100236}
237
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000238void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100239{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000240 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
241 plat_arm_interconnect_enter_coherency();
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000242}
243
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000244void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000245{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000246 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
247 plat_arm_interconnect_exit_coherency();
Vikram Kanigiri96377452014-04-24 11:02:16 +0100248}