blob: aa4f8398de776581d3a2e42e19704a2e3164e785 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +00009#include <arm_spm_def.h>
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +010010#include <arm_xlat_tables.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010011#include <assert.h>
12#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000013#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010014#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000015#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010016#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000017#include <plat_arm.h>
John Tsichritzisc34341a2018-07-30 13:41:52 +010018#include <platform.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000019#include <secure_partition.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000020#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010021#include "../fvp_def.h"
Roberto Vargas2ca18d92018-02-12 12:36:17 +000022#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
Achin Gupta1fa7eb62015-11-03 14:18:34 +000024/* Defines for GIC Driver build time selection */
25#define FVP_GICV2 1
26#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000027
Achin Gupta4f6ad662013-10-25 09:08:21 +010028/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000029 * arm_config holds the characteristics of the differences between the three FVP
30 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000031 * at each boot stage by the primary before enabling the MMU (to allow
32 * interconnect configuration) & used thereafter. Each BL will have its own copy
33 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010034 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000035arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010036
37#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
38 DEVICE0_SIZE, \
39 MT_DEVICE | MT_RW | MT_SECURE)
40
41#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
42 DEVICE1_SIZE, \
43 MT_DEVICE | MT_RW | MT_SECURE)
44
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010045/*
46 * Need to be mapped with write permissions in order to set a new non-volatile
47 * counter value.
48 */
Juan Castillo31a68f02015-04-14 12:49:03 +010049#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
50 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010051 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010052
Jon Medhurstb1eb0932014-02-26 16:27:53 +000053/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010054 * Table of memory regions for various BL stages to map using the MMU.
55 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
56 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010057 *
58 * The flash needs to be mapped as writable in order to erase the FIP's Table of
59 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000060 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090061#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000062const mmap_region_t plat_arm_mmap[] = {
63 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010064 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000065 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010066 MAP_DEVICE0,
67 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010068#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010069 /* To access the Root of Trust Public Key registers. */
70 MAP_DEVICE2,
71 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010072 ARM_MAP_NS_DRAM1,
73#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010074 {0}
75};
76#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090077#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000078const mmap_region_t plat_arm_mmap[] = {
79 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010080 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010082 MAP_DEVICE0,
83 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000084 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010085#ifdef AARCH64
86 ARM_MAP_DRAM2,
87#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010088#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000089 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010090#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010091#if TRUSTED_BOARD_BOOT
92 /* To access the Root of Trust Public Key registers. */
93 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010094#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +010095 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010096#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +010097#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000098#if ENABLE_SPM
99 ARM_SP_IMAGE_MMAP,
100#endif
David Wang0ba499f2016-03-07 11:02:57 +0800101#if ARM_BL31_IN_DRAM
102 ARM_MAP_BL31_SEC_DRAM,
103#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200104#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100105 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200106 ARM_OPTEE_PAGEABLE_LOAD_MEM,
107#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100108 {0}
109};
110#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900111#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100112const mmap_region_t plat_arm_mmap[] = {
113 MAP_DEVICE0,
114 V2M_MAP_IOFPGA,
115 {0}
116};
117#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900118#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000119const mmap_region_t plat_arm_mmap[] = {
120 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100121 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000122 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100123 MAP_DEVICE0,
124 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100125 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000126#if ENABLE_SPM
127 ARM_SPM_BUF_EL3_MMAP,
128#endif
129 {0}
130};
131
132#if ENABLE_SPM && defined(IMAGE_BL31)
133const mmap_region_t plat_arm_secure_partition_mmap[] = {
134 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100135 MAP_REGION_FLAT(DEVICE0_BASE, \
136 DEVICE0_SIZE, \
137 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000138 ARM_SP_IMAGE_MMAP,
139 ARM_SP_IMAGE_NS_BUF_MMAP,
140 ARM_SP_IMAGE_RW_MMAP,
141 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100142 {0}
143};
144#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000145#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900146#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000147const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100148#ifdef AARCH32
149 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000150 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100151#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000152 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100153 MAP_DEVICE0,
154 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000155 {0}
156};
Soby Mathewb08bc042014-09-03 17:48:44 +0100157#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000158
Dan Handley2b6b5742015-03-19 19:17:53 +0000159ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000160
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100161#if FVP_INTERCONNECT_DRIVER != FVP_CCN
162static const int fvp_cci400_map[] = {
163 PLAT_FVP_CCI400_CLUS0_SL_PORT,
164 PLAT_FVP_CCI400_CLUS1_SL_PORT,
165};
166
167static const int fvp_cci5xx_map[] = {
168 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
169 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
170};
171
172static unsigned int get_interconnect_master(void)
173{
174 unsigned int master;
175 u_register_t mpidr;
176
177 mpidr = read_mpidr_el1();
178 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
179 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
180
181 assert(master < FVP_CLUSTER_COUNT);
182 return master;
183}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000184#endif
185
186#if ENABLE_SPM && defined(IMAGE_BL31)
187/*
188 * Boot information passed to a secure partition during initialisation. Linear
189 * indices in MP information will be filled at runtime.
190 */
191static secure_partition_mp_info_t sp_mp_info[] = {
192 [0] = {0x80000000, 0},
193 [1] = {0x80000001, 0},
194 [2] = {0x80000002, 0},
195 [3] = {0x80000003, 0},
196 [4] = {0x80000100, 0},
197 [5] = {0x80000101, 0},
198 [6] = {0x80000102, 0},
199 [7] = {0x80000103, 0},
200};
201
202const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
203 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
204 .h.version = VERSION_1,
205 .h.size = sizeof(secure_partition_boot_info_t),
206 .h.attr = 0,
207 .sp_mem_base = ARM_SP_IMAGE_BASE,
208 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
209 .sp_image_base = ARM_SP_IMAGE_BASE,
210 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
211 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
212 .sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
213 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
214 .sp_image_size = ARM_SP_IMAGE_SIZE,
215 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
216 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
217 .sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
218 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
219 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
220 .num_cpus = PLATFORM_CORE_COUNT,
221 .mp_info = &sp_mp_info[0],
222};
223
224const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
225{
226 return plat_arm_secure_partition_mmap;
227}
228
229const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
230 void *cookie)
231{
232 return &plat_arm_secure_partition_boot_info;
233}
234
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100235#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
Achin Gupta4f6ad662013-10-25 09:08:21 +0100237/*******************************************************************************
238 * A single boot loader stack is expected to work on both the Foundation FVP
239 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
240 * SYS_ID register provides a mechanism for detecting the differences between
241 * these platforms. This information is stored in a per-BL array to allow the
242 * code to take the correct path.Per BL platform configuration.
243 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100244void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100246 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100247
Dan Handley2b6b5742015-03-19 19:17:53 +0000248 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
249 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
250 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
251 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
252 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253
Andrew Thoelke960347d2014-06-26 14:27:26 +0100254 if (arch != ARCH_MODEL) {
255 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000256 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100257 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100258
259 /*
260 * The build field in the SYS_ID tells which variant of the GIC
261 * memory is implemented by the model.
262 */
263 switch (bld) {
264 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000265 ERROR("Legacy Versatile Express memory map for GIC peripheral"
266 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000267 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100268 break;
269 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270 break;
271 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100272 ERROR("Unsupported board build %x\n", bld);
273 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274 }
275
276 /*
277 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
278 * for the Foundation FVP.
279 */
280 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000281 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000282 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100283
284 /*
285 * Check for supported revisions of Foundation FVP
286 * Allow future revisions to run but emit warning diagnostic
287 */
288 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000289 case REV_FOUNDATION_FVP_V2_0:
290 case REV_FOUNDATION_FVP_V2_1:
291 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100292 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100293 break;
294 default:
295 WARN("Unrecognized Foundation FVP revision %x\n", rev);
296 break;
297 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000299 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100300 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100301
302 /*
303 * Check for supported revisions
304 * Allow future revisions to run but emit warning diagnostic
305 */
306 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000307 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100308 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
309 break;
310 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100311 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100312 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100313 break;
314 default:
315 WARN("Unrecognized Base FVP revision %x\n", rev);
316 break;
317 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318 break;
319 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100320 ERROR("Unsupported board HBI number 0x%x\n", hbi);
321 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100322 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100323
324 /*
325 * We assume that the presence of MT bit, and therefore shifted
326 * affinities, is uniform across the platform: either all CPUs, or no
327 * CPUs implement it.
328 */
329 if (read_mpidr_el1() & MPIDR_MT_MASK)
330 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100331}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100332
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000333
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100334void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100335{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000336#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100337 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
338 ERROR("Unrecognized CCN variant detected. Only CCN-502"
339 " is supported");
340 panic();
341 }
342
343 plat_arm_interconnect_init();
344#else
345 uintptr_t cci_base = 0;
346 const int *cci_map = 0;
347 unsigned int map_size = 0;
348
349 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
350 ARM_CONFIG_FVP_HAS_CCI5XX))) {
351 return;
352 }
353
354 /* Initialize the right interconnect */
355 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
356 cci_base = PLAT_FVP_CCI5XX_BASE;
357 cci_map = fvp_cci5xx_map;
358 map_size = ARRAY_SIZE(fvp_cci5xx_map);
359 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
360 cci_base = PLAT_FVP_CCI400_BASE;
361 cci_map = fvp_cci400_map;
362 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000363 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100364
365 assert(cci_base);
366 assert(cci_map);
367 cci_init(cci_base, cci_map, map_size);
368#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100369}
370
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000371void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100372{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100373#if FVP_INTERCONNECT_DRIVER == FVP_CCN
374 plat_arm_interconnect_enter_coherency();
375#else
376 unsigned int master;
377
378 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
379 ARM_CONFIG_FVP_HAS_CCI5XX)) {
380 master = get_interconnect_master();
381 cci_enable_snoop_dvm_reqs(master);
382 }
383#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000384}
385
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000386void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000387{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100388#if FVP_INTERCONNECT_DRIVER == FVP_CCN
389 plat_arm_interconnect_exit_coherency();
390#else
391 unsigned int master;
392
393 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
394 ARM_CONFIG_FVP_HAS_CCI5XX)) {
395 master = get_interconnect_master();
396 cci_disable_snoop_dvm_reqs(master);
397 }
398#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100399}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100400
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100401#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100402int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
403{
404 assert(heap_addr != NULL);
405 assert(heap_size != NULL);
406
407 return arm_get_mbedtls_heap(heap_addr, heap_size);
408}
409#endif