blob: 57cc3d513064bfadddaa41b57c24e7d6f6148342 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01009#include <assert.h>
10#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000011#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010012#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000013#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000015#include <plat_arm.h>
16#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010017#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Achin Gupta1fa7eb62015-11-03 14:18:34 +000019/* Defines for GIC Driver build time selection */
20#define FVP_GICV2 1
21#define FVP_GICV3 2
22#define FVP_GICV3_LEGACY 3
23
Achin Gupta4f6ad662013-10-25 09:08:21 +010024/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000025 * arm_config holds the characteristics of the differences between the three FVP
26 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000027 * at each boot stage by the primary before enabling the MMU (to allow
28 * interconnect configuration) & used thereafter. Each BL will have its own copy
29 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010030 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000031arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010032
33#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
34 DEVICE0_SIZE, \
35 MT_DEVICE | MT_RW | MT_SECURE)
36
37#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
38 DEVICE1_SIZE, \
39 MT_DEVICE | MT_RW | MT_SECURE)
40
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010041/*
42 * Need to be mapped with write permissions in order to set a new non-volatile
43 * counter value.
44 */
Juan Castillo31a68f02015-04-14 12:49:03 +010045#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
46 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010047 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010048
49
Jon Medhurstb1eb0932014-02-26 16:27:53 +000050/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010051 * Table of memory regions for various BL stages to map using the MMU.
52 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
53 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010054 *
55 * The flash needs to be mapped as writable in order to erase the FIP's Table of
56 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000057 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090058#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000059const mmap_region_t plat_arm_mmap[] = {
60 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010061 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000062 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010063 MAP_DEVICE0,
64 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010065#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010066 /* To access the Root of Trust Public Key registers. */
67 MAP_DEVICE2,
68 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010069 ARM_MAP_NS_DRAM1,
70#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010071 {0}
72};
73#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090074#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000075const mmap_region_t plat_arm_mmap[] = {
76 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010077 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000078 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010079 MAP_DEVICE0,
80 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010082#ifdef AARCH64
83 ARM_MAP_DRAM2,
84#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010085#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000086 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010087#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010088#if TRUSTED_BOARD_BOOT
89 /* To access the Root of Trust Public Key registers. */
90 MAP_DEVICE2,
91#endif
David Wang0ba499f2016-03-07 11:02:57 +080092#if ARM_BL31_IN_DRAM
93 ARM_MAP_BL31_SEC_DRAM,
94#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +020095#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +010096 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +020097 ARM_OPTEE_PAGEABLE_LOAD_MEM,
98#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010099 {0}
100};
101#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900102#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100103const mmap_region_t plat_arm_mmap[] = {
104 MAP_DEVICE0,
105 V2M_MAP_IOFPGA,
106 {0}
107};
108#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900109#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000110const mmap_region_t plat_arm_mmap[] = {
111 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100112 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000113 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100114 MAP_DEVICE0,
115 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100116 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathewb08bc042014-09-03 17:48:44 +0100117 {0}
118};
119#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900120#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000121const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100122#ifdef AARCH32
123 ARM_MAP_SHARED_RAM,
124#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000125 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100126 MAP_DEVICE0,
127 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000128 {0}
129};
Soby Mathewb08bc042014-09-03 17:48:44 +0100130#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000131
Dan Handley2b6b5742015-03-19 19:17:53 +0000132ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000133
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100134#if FVP_INTERCONNECT_DRIVER != FVP_CCN
135static const int fvp_cci400_map[] = {
136 PLAT_FVP_CCI400_CLUS0_SL_PORT,
137 PLAT_FVP_CCI400_CLUS1_SL_PORT,
138};
139
140static const int fvp_cci5xx_map[] = {
141 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
142 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
143};
144
145static unsigned int get_interconnect_master(void)
146{
147 unsigned int master;
148 u_register_t mpidr;
149
150 mpidr = read_mpidr_el1();
151 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
152 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
153
154 assert(master < FVP_CLUSTER_COUNT);
155 return master;
156}
157#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159/*******************************************************************************
160 * A single boot loader stack is expected to work on both the Foundation FVP
161 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
162 * SYS_ID register provides a mechanism for detecting the differences between
163 * these platforms. This information is stored in a per-BL array to allow the
164 * code to take the correct path.Per BL platform configuration.
165 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000166void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100168 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100169
Dan Handley2b6b5742015-03-19 19:17:53 +0000170 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
171 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
172 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
173 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
174 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
Andrew Thoelke960347d2014-06-26 14:27:26 +0100176 if (arch != ARCH_MODEL) {
177 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000178 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100179 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180
181 /*
182 * The build field in the SYS_ID tells which variant of the GIC
183 * memory is implemented by the model.
184 */
185 switch (bld) {
186 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000187 ERROR("Legacy Versatile Express memory map for GIC peripheral"
188 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000189 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190 break;
191 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192 break;
193 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100194 ERROR("Unsupported board build %x\n", bld);
195 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196 }
197
198 /*
199 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
200 * for the Foundation FVP.
201 */
202 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000203 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000204 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100205
206 /*
207 * Check for supported revisions of Foundation FVP
208 * Allow future revisions to run but emit warning diagnostic
209 */
210 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000211 case REV_FOUNDATION_FVP_V2_0:
212 case REV_FOUNDATION_FVP_V2_1:
213 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100214 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100215 break;
216 default:
217 WARN("Unrecognized Foundation FVP revision %x\n", rev);
218 break;
219 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000221 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100222 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100223
224 /*
225 * Check for supported revisions
226 * Allow future revisions to run but emit warning diagnostic
227 */
228 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000229 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100230 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
231 break;
232 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100233 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100234 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100235 break;
236 default:
237 WARN("Unrecognized Base FVP revision %x\n", rev);
238 break;
239 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240 break;
241 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100242 ERROR("Unsupported board HBI number 0x%x\n", hbi);
243 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100245
246 /*
247 * We assume that the presence of MT bit, and therefore shifted
248 * affinities, is uniform across the platform: either all CPUs, or no
249 * CPUs implement it.
250 */
251 if (read_mpidr_el1() & MPIDR_MT_MASK)
252 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100253}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100254
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000255
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000256void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100257{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000258#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100259 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
260 ERROR("Unrecognized CCN variant detected. Only CCN-502"
261 " is supported");
262 panic();
263 }
264
265 plat_arm_interconnect_init();
266#else
267 uintptr_t cci_base = 0;
268 const int *cci_map = 0;
269 unsigned int map_size = 0;
270
271 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
272 ARM_CONFIG_FVP_HAS_CCI5XX))) {
273 return;
274 }
275
276 /* Initialize the right interconnect */
277 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
278 cci_base = PLAT_FVP_CCI5XX_BASE;
279 cci_map = fvp_cci5xx_map;
280 map_size = ARRAY_SIZE(fvp_cci5xx_map);
281 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
282 cci_base = PLAT_FVP_CCI400_BASE;
283 cci_map = fvp_cci400_map;
284 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000285 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100286
287 assert(cci_base);
288 assert(cci_map);
289 cci_init(cci_base, cci_map, map_size);
290#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100291}
292
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000293void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100294{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100295#if FVP_INTERCONNECT_DRIVER == FVP_CCN
296 plat_arm_interconnect_enter_coherency();
297#else
298 unsigned int master;
299
300 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
301 ARM_CONFIG_FVP_HAS_CCI5XX)) {
302 master = get_interconnect_master();
303 cci_enable_snoop_dvm_reqs(master);
304 }
305#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000306}
307
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000308void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000309{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100310#if FVP_INTERCONNECT_DRIVER == FVP_CCN
311 plat_arm_interconnect_exit_coherency();
312#else
313 unsigned int master;
314
315 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
316 ARM_CONFIG_FVP_HAS_CCI5XX)) {
317 master = get_interconnect_master();
318 cci_disable_snoop_dvm_reqs(master);
319 }
320#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100321}