blob: 6e479ac4fc49e96d7639936b2ba57616e1fa05ec [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -06002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas2ca18d92018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010051/*
52 * Need to be mapped with write permissions in order to set a new non-volatile
53 * counter value.
54 */
Juan Castillo31a68f02015-04-14 12:49:03 +010055#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
56 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010057 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010058
Jon Medhurstb1eb0932014-02-26 16:27:53 +000059/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010060 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010061 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
62 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010063 *
64 * The flash needs to be mapped as writable in order to erase the FIP's Table of
65 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000066 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090067#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000068const mmap_region_t plat_arm_mmap[] = {
69 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010070 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000071 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010072 MAP_DEVICE0,
73 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010074#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010075 /* To access the Root of Trust Public Key registers. */
76 MAP_DEVICE2,
77 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010078 ARM_MAP_NS_DRAM1,
79#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010080 {0}
81};
82#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090083#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000084const mmap_region_t plat_arm_mmap[] = {
85 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010086 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000087 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010088 MAP_DEVICE0,
89 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000090 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -070091#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +010092 ARM_MAP_DRAM2,
93#endif
Achin Guptae97351d2019-10-11 15:15:19 +010094#if defined(SPD_spmd)
95 ARM_MAP_TRUSTED_DRAM,
96#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010097#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000098 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010099#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100100#if TRUSTED_BOARD_BOOT
101 /* To access the Root of Trust Public Key registers. */
102 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100103#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +0100104 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100105#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +0100106#endif /* TRUSTED_BOARD_BOOT */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000107#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000108 ARM_SP_IMAGE_MMAP,
109#endif
David Wang0ba499f2016-03-07 11:02:57 +0800110#if ARM_BL31_IN_DRAM
111 ARM_MAP_BL31_SEC_DRAM,
112#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200113#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100114 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200115 ARM_OPTEE_PAGEABLE_LOAD_MEM,
116#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100117 {0}
118};
119#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900120#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100121const mmap_region_t plat_arm_mmap[] = {
122 MAP_DEVICE0,
123 V2M_MAP_IOFPGA,
124 {0}
125};
126#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900127#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000128const mmap_region_t plat_arm_mmap[] = {
129 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100130#if USE_DEBUGFS
131 /* Required by devfip, can be removed if devfip is not used */
132 V2M_MAP_FLASH0_RW,
133#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100134 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000135 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100136 MAP_DEVICE0,
137 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100138 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000139#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000140 ARM_SPM_BUF_EL3_MMAP,
141#endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600142 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500143 ARM_DTB_DRAM_NS,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000144 {0}
145};
146
Paul Beesleyfe975b42019-09-16 11:29:03 +0000147#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000148const mmap_region_t plat_arm_secure_partition_mmap[] = {
149 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100150 MAP_REGION_FLAT(DEVICE0_BASE, \
151 DEVICE0_SIZE, \
152 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000153 ARM_SP_IMAGE_MMAP,
154 ARM_SP_IMAGE_NS_BUF_MMAP,
155 ARM_SP_IMAGE_RW_MMAP,
156 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100157 {0}
158};
159#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000160#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900161#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000162const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700163#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100164 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000165 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100166#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000167 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100168 MAP_DEVICE0,
169 MAP_DEVICE1,
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600170 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500171 ARM_DTB_DRAM_NS,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000172 {0}
173};
Soby Mathewb08bc042014-09-03 17:48:44 +0100174#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000175
Dan Handley2b6b5742015-03-19 19:17:53 +0000176ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000177
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100178#if FVP_INTERCONNECT_DRIVER != FVP_CCN
179static const int fvp_cci400_map[] = {
180 PLAT_FVP_CCI400_CLUS0_SL_PORT,
181 PLAT_FVP_CCI400_CLUS1_SL_PORT,
182};
183
184static const int fvp_cci5xx_map[] = {
185 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
186 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
187};
188
189static unsigned int get_interconnect_master(void)
190{
191 unsigned int master;
192 u_register_t mpidr;
193
194 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000195 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100196 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
197
198 assert(master < FVP_CLUSTER_COUNT);
199 return master;
200}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000201#endif
202
Paul Beesleyfe975b42019-09-16 11:29:03 +0000203#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000204/*
205 * Boot information passed to a secure partition during initialisation. Linear
206 * indices in MP information will be filled at runtime.
207 */
Paul Beesley45f40282019-10-15 10:57:42 +0000208static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000209 [0] = {0x80000000, 0},
210 [1] = {0x80000001, 0},
211 [2] = {0x80000002, 0},
212 [3] = {0x80000003, 0},
213 [4] = {0x80000100, 0},
214 [5] = {0x80000101, 0},
215 [6] = {0x80000102, 0},
216 [7] = {0x80000103, 0},
217};
218
Paul Beesley45f40282019-10-15 10:57:42 +0000219const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000220 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
221 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000222 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000223 .h.attr = 0,
224 .sp_mem_base = ARM_SP_IMAGE_BASE,
225 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
226 .sp_image_base = ARM_SP_IMAGE_BASE,
227 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
228 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100229 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000230 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
231 .sp_image_size = ARM_SP_IMAGE_SIZE,
232 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
233 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100234 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000235 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
236 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
237 .num_cpus = PLATFORM_CORE_COUNT,
238 .mp_info = &sp_mp_info[0],
239};
240
241const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
242{
243 return plat_arm_secure_partition_mmap;
244}
245
Paul Beesley45f40282019-10-15 10:57:42 +0000246const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000247 void *cookie)
248{
249 return &plat_arm_secure_partition_boot_info;
250}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100251#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253/*******************************************************************************
254 * A single boot loader stack is expected to work on both the Foundation FVP
255 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
256 * SYS_ID register provides a mechanism for detecting the differences between
257 * these platforms. This information is stored in a per-BL array to allow the
258 * code to take the correct path.Per BL platform configuration.
259 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100260void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100261{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100262 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263
Dan Handley2b6b5742015-03-19 19:17:53 +0000264 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
265 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
266 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
267 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
268 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100269
Andrew Thoelke960347d2014-06-26 14:27:26 +0100270 if (arch != ARCH_MODEL) {
271 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000272 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100273 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
275 /*
276 * The build field in the SYS_ID tells which variant of the GIC
277 * memory is implemented by the model.
278 */
279 switch (bld) {
280 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000281 ERROR("Legacy Versatile Express memory map for GIC peripheral"
282 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000283 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284 break;
285 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100286 break;
287 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100288 ERROR("Unsupported board build %x\n", bld);
289 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290 }
291
292 /*
293 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
294 * for the Foundation FVP.
295 */
296 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000297 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000298 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100299
300 /*
301 * Check for supported revisions of Foundation FVP
302 * Allow future revisions to run but emit warning diagnostic
303 */
304 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000305 case REV_FOUNDATION_FVP_V2_0:
306 case REV_FOUNDATION_FVP_V2_1:
307 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100308 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100309 break;
310 default:
311 WARN("Unrecognized Foundation FVP revision %x\n", rev);
312 break;
313 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100314 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000315 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100316 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100317
318 /*
319 * Check for supported revisions
320 * Allow future revisions to run but emit warning diagnostic
321 */
322 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000323 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100324 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
325 break;
326 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100327 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100328 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100329 break;
330 default:
331 WARN("Unrecognized Base FVP revision %x\n", rev);
332 break;
333 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100334 break;
335 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100336 ERROR("Unsupported board HBI number 0x%x\n", hbi);
337 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100338 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100339
340 /*
341 * We assume that the presence of MT bit, and therefore shifted
342 * affinities, is uniform across the platform: either all CPUs, or no
343 * CPUs implement it.
344 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000345 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100346 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100347}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100348
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000349
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100350void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100351{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000352#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100353 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000354 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100355 panic();
356 }
357
358 plat_arm_interconnect_init();
359#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000360 uintptr_t cci_base = 0U;
361 const int *cci_map = NULL;
362 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100363
364 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000365 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100366 cci_base = PLAT_FVP_CCI5XX_BASE;
367 cci_map = fvp_cci5xx_map;
368 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000369 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100370 cci_base = PLAT_FVP_CCI400_BASE;
371 cci_map = fvp_cci400_map;
372 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000373 } else {
374 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000375 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100376
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000377 assert(cci_base != 0U);
378 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100379 cci_init(cci_base, cci_map, map_size);
380#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100381}
382
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000383void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100384{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100385#if FVP_INTERCONNECT_DRIVER == FVP_CCN
386 plat_arm_interconnect_enter_coherency();
387#else
388 unsigned int master;
389
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000390 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
391 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100392 master = get_interconnect_master();
393 cci_enable_snoop_dvm_reqs(master);
394 }
395#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000396}
397
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000398void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000399{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100400#if FVP_INTERCONNECT_DRIVER == FVP_CCN
401 plat_arm_interconnect_exit_coherency();
402#else
403 unsigned int master;
404
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000405 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
406 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100407 master = get_interconnect_master();
408 cci_disable_snoop_dvm_reqs(master);
409 }
410#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100411}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100412
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100413#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100414int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
415{
416 assert(heap_addr != NULL);
417 assert(heap_size != NULL);
418
419 return arm_get_mbedtls_heap(heap_addr, heap_size);
420}
421#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +0100422
423void fvp_timer_init(void)
424{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500425#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100426 /* Enable the clock override for SP804 timer 0, which means that no
427 * clock dividers are applied and the raw (35MHz) clock will be used.
428 */
429 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
430
431 /* Initialize delay timer driver using SP804 dual timer 0 */
432 sp804_timer_init(V2M_SP804_TIMER0_BASE,
433 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
434#else
435 generic_delay_timer_init();
436
437 /* Enable System level generic timer */
438 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
439 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500440#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100441}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100442
443/*****************************************************************************
444 * plat_is_smccc_feature_available() - This function checks whether SMCCC
445 * feature is availabile for platform.
446 * @fid: SMCCC function id
447 *
448 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
449 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
450 *****************************************************************************/
451int32_t plat_is_smccc_feature_available(u_register_t fid)
452{
453 switch (fid) {
454 case SMCCC_ARCH_SOC_ID:
455 return SMC_ARCH_CALL_SUCCESS;
456 default:
457 return SMC_ARCH_CALL_NOT_SUPPORTED;
458 }
459}
460
461/* Get SOC version */
462int32_t plat_get_soc_version(void)
463{
464 return (int32_t)
465 ((ARM_SOC_IDENTIFICATION_CODE << ARM_SOC_IDENTIFICATION_SHIFT)
466 | (ARM_SOC_CONTINUATION_CODE << ARM_SOC_CONTINUATION_SHIFT)
467 | FVP_SOC_ID);
468}
469
470/* Get SOC revision */
471int32_t plat_get_soc_revision(void)
472{
473 unsigned int sys_id;
474
475 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
476 return (int32_t)((sys_id >> V2M_SYS_ID_REV_SHIFT) &
477 V2M_SYS_ID_REV_MASK);
478}