blob: 31a61de4e7aee40d63c7cbbd1911b16009a7c2ec [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
13#include <lib/mmio.h>
14#include <lib/xlat_tables/xlat_tables_compat.h>
15#include <plat/common/platform.h>
16#include <services/secure_partition.h>
17
Dan Handley2b6b5742015-03-19 19:17:53 +000018#include <arm_config.h>
19#include <arm_def.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000020#include <arm_spm_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000021#include <plat_arm.h>
22#include <v2m_def.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010023
Dan Handleyed6ff952014-05-14 17:44:19 +010024#include "../fvp_def.h"
Roberto Vargas2ca18d92018-02-12 12:36:17 +000025#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
Achin Gupta1fa7eb62015-11-03 14:18:34 +000027/* Defines for GIC Driver build time selection */
28#define FVP_GICV2 1
29#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030
Achin Gupta4f6ad662013-10-25 09:08:21 +010031/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000032 * arm_config holds the characteristics of the differences between the three FVP
33 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000034 * at each boot stage by the primary before enabling the MMU (to allow
35 * interconnect configuration) & used thereafter. Each BL will have its own copy
36 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010037 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000038arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010039
40#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
41 DEVICE0_SIZE, \
42 MT_DEVICE | MT_RW | MT_SECURE)
43
44#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
45 DEVICE1_SIZE, \
46 MT_DEVICE | MT_RW | MT_SECURE)
47
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010048/*
49 * Need to be mapped with write permissions in order to set a new non-volatile
50 * counter value.
51 */
Juan Castillo31a68f02015-04-14 12:49:03 +010052#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
53 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010054 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010055
Jon Medhurstb1eb0932014-02-26 16:27:53 +000056/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010057 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010058 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
59 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010060 *
61 * The flash needs to be mapped as writable in order to erase the FIP's Table of
62 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000063 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090064#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000065const mmap_region_t plat_arm_mmap[] = {
66 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010067 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000068 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010069 MAP_DEVICE0,
70 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010071#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010072 /* To access the Root of Trust Public Key registers. */
73 MAP_DEVICE2,
74 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010075 ARM_MAP_NS_DRAM1,
76#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010077 {0}
78};
79#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090080#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000081const mmap_region_t plat_arm_mmap[] = {
82 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010083 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000084 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010085 MAP_DEVICE0,
86 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000087 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010088#ifdef AARCH64
89 ARM_MAP_DRAM2,
90#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010091#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000092 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010093#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010094#if TRUSTED_BOARD_BOOT
95 /* To access the Root of Trust Public Key registers. */
96 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010097#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +010098 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010099#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +0100100#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000101#if ENABLE_SPM && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000102 ARM_SP_IMAGE_MMAP,
103#endif
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000104#if ENABLE_SPM && !SPM_DEPRECATED
105 PLAT_MAP_SP_PACKAGE_MEM_RW,
106#endif
David Wang0ba499f2016-03-07 11:02:57 +0800107#if ARM_BL31_IN_DRAM
108 ARM_MAP_BL31_SEC_DRAM,
109#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200110#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100111 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200112 ARM_OPTEE_PAGEABLE_LOAD_MEM,
113#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100114 {0}
115};
116#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900117#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100118const mmap_region_t plat_arm_mmap[] = {
119 MAP_DEVICE0,
120 V2M_MAP_IOFPGA,
121 {0}
122};
123#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900124#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000125const mmap_region_t plat_arm_mmap[] = {
126 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100127 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000128 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100129 MAP_DEVICE0,
130 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100131 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diazfe7b2be2018-10-30 11:54:20 +0000132#if ENABLE_SPM && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000133 ARM_SPM_BUF_EL3_MMAP,
134#endif
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000135#if ENABLE_SPM && !SPM_DEPRECATED
136 PLAT_MAP_SP_PACKAGE_MEM_RO,
137#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000138 {0}
139};
140
Antonio Nino Diazfe7b2be2018-10-30 11:54:20 +0000141#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000142const mmap_region_t plat_arm_secure_partition_mmap[] = {
143 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100144 MAP_REGION_FLAT(DEVICE0_BASE, \
145 DEVICE0_SIZE, \
146 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000147 ARM_SP_IMAGE_MMAP,
148 ARM_SP_IMAGE_NS_BUF_MMAP,
149 ARM_SP_IMAGE_RW_MMAP,
150 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100151 {0}
152};
153#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000154#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900155#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000156const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100157#ifdef AARCH32
158 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000159 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100160#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000161 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100162 MAP_DEVICE0,
163 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000164 {0}
165};
Soby Mathewb08bc042014-09-03 17:48:44 +0100166#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000167
Dan Handley2b6b5742015-03-19 19:17:53 +0000168ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000169
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100170#if FVP_INTERCONNECT_DRIVER != FVP_CCN
171static const int fvp_cci400_map[] = {
172 PLAT_FVP_CCI400_CLUS0_SL_PORT,
173 PLAT_FVP_CCI400_CLUS1_SL_PORT,
174};
175
176static const int fvp_cci5xx_map[] = {
177 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
178 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
179};
180
181static unsigned int get_interconnect_master(void)
182{
183 unsigned int master;
184 u_register_t mpidr;
185
186 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000187 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100188 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
189
190 assert(master < FVP_CLUSTER_COUNT);
191 return master;
192}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000193#endif
194
Antonio Nino Diazd6cf9a22018-10-30 11:52:45 +0000195#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000196/*
197 * Boot information passed to a secure partition during initialisation. Linear
198 * indices in MP information will be filled at runtime.
199 */
200static secure_partition_mp_info_t sp_mp_info[] = {
201 [0] = {0x80000000, 0},
202 [1] = {0x80000001, 0},
203 [2] = {0x80000002, 0},
204 [3] = {0x80000003, 0},
205 [4] = {0x80000100, 0},
206 [5] = {0x80000101, 0},
207 [6] = {0x80000102, 0},
208 [7] = {0x80000103, 0},
209};
210
211const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
212 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
213 .h.version = VERSION_1,
214 .h.size = sizeof(secure_partition_boot_info_t),
215 .h.attr = 0,
216 .sp_mem_base = ARM_SP_IMAGE_BASE,
217 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
218 .sp_image_base = ARM_SP_IMAGE_BASE,
219 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
220 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
221 .sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
222 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
223 .sp_image_size = ARM_SP_IMAGE_SIZE,
224 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
225 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
226 .sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
227 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
228 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
229 .num_cpus = PLATFORM_CORE_COUNT,
230 .mp_info = &sp_mp_info[0],
231};
232
233const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
234{
235 return plat_arm_secure_partition_mmap;
236}
237
238const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
239 void *cookie)
240{
241 return &plat_arm_secure_partition_boot_info;
242}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100243#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245/*******************************************************************************
246 * A single boot loader stack is expected to work on both the Foundation FVP
247 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
248 * SYS_ID register provides a mechanism for detecting the differences between
249 * these platforms. This information is stored in a per-BL array to allow the
250 * code to take the correct path.Per BL platform configuration.
251 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100252void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100254 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255
Dan Handley2b6b5742015-03-19 19:17:53 +0000256 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
257 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
258 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
259 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
260 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100261
Andrew Thoelke960347d2014-06-26 14:27:26 +0100262 if (arch != ARCH_MODEL) {
263 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000264 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100265 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266
267 /*
268 * The build field in the SYS_ID tells which variant of the GIC
269 * memory is implemented by the model.
270 */
271 switch (bld) {
272 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000273 ERROR("Legacy Versatile Express memory map for GIC peripheral"
274 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000275 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100276 break;
277 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100278 break;
279 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100280 ERROR("Unsupported board build %x\n", bld);
281 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282 }
283
284 /*
285 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
286 * for the Foundation FVP.
287 */
288 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000289 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000290 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100291
292 /*
293 * Check for supported revisions of Foundation FVP
294 * Allow future revisions to run but emit warning diagnostic
295 */
296 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000297 case REV_FOUNDATION_FVP_V2_0:
298 case REV_FOUNDATION_FVP_V2_1:
299 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100300 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100301 break;
302 default:
303 WARN("Unrecognized Foundation FVP revision %x\n", rev);
304 break;
305 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000307 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100308 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100309
310 /*
311 * Check for supported revisions
312 * Allow future revisions to run but emit warning diagnostic
313 */
314 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000315 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100316 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
317 break;
318 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100319 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100320 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100321 break;
322 default:
323 WARN("Unrecognized Base FVP revision %x\n", rev);
324 break;
325 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326 break;
327 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100328 ERROR("Unsupported board HBI number 0x%x\n", hbi);
329 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100330 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100331
332 /*
333 * We assume that the presence of MT bit, and therefore shifted
334 * affinities, is uniform across the platform: either all CPUs, or no
335 * CPUs implement it.
336 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000337 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100338 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100339}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100340
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000341
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100342void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100343{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000344#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100345 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000346 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100347 panic();
348 }
349
350 plat_arm_interconnect_init();
351#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000352 uintptr_t cci_base = 0U;
353 const int *cci_map = NULL;
354 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100355
356 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000357 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100358 cci_base = PLAT_FVP_CCI5XX_BASE;
359 cci_map = fvp_cci5xx_map;
360 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000361 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100362 cci_base = PLAT_FVP_CCI400_BASE;
363 cci_map = fvp_cci400_map;
364 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000365 } else {
366 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000367 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100368
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000369 assert(cci_base != 0U);
370 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100371 cci_init(cci_base, cci_map, map_size);
372#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100373}
374
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000375void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100376{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100377#if FVP_INTERCONNECT_DRIVER == FVP_CCN
378 plat_arm_interconnect_enter_coherency();
379#else
380 unsigned int master;
381
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000382 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
383 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100384 master = get_interconnect_master();
385 cci_enable_snoop_dvm_reqs(master);
386 }
387#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000388}
389
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000390void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000391{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100392#if FVP_INTERCONNECT_DRIVER == FVP_CCN
393 plat_arm_interconnect_exit_coherency();
394#else
395 unsigned int master;
396
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000397 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
398 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100399 master = get_interconnect_master();
400 cci_disable_snoop_dvm_reqs(master);
401 }
402#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100403}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100404
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100405#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100406int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
407{
408 assert(heap_addr != NULL);
409 assert(heap_size != NULL);
410
411 return arm_get_mbedtls_heap(heap_addr, heap_size);
412}
413#endif