blob: c52524718ad660e90f4c0ada420e9119169e250c [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010023#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/pubsub_events.h>
25#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060026#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050027#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050028#include <lib/extensions/fgt2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000029#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000030#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050031#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/extensions/spe.h>
33#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010034#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010035#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010036#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000037#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000038
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010039#if ENABLE_FEAT_TWED
40/* Make sure delay value fits within the range(0-15) */
41CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
42#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000043
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010044per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
45static bool has_secure_perworld_init;
46
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010047static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000048static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010049static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010050static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050051
52static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
53{
54 u_register_t sctlr_elx, actlr_elx;
55
56 /*
57 * Initialise SCTLR_EL1 to the reset value corresponding to the target
58 * execution state setting all fields rather than relying on the hw.
59 * Some fields have architecturally UNKNOWN reset values and these are
60 * set to zero.
61 *
62 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
63 *
64 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
65 * required by PSCI specification)
66 */
67 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
68 if (GET_RW(ep->spsr) == MODE_RW_64) {
69 sctlr_elx |= SCTLR_EL1_RES1;
70 } else {
71 /*
72 * If the target execution state is AArch32 then the following
73 * fields need to be set.
74 *
75 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
76 * instructions are not trapped to EL1.
77 *
78 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
79 * instructions are not trapped to EL1.
80 *
81 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
82 * CP15DMB, CP15DSB, and CP15ISB instructions.
83 */
84 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
85 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
86 }
87
88#if ERRATA_A75_764081
89 /*
90 * If workaround of errata 764081 for Cortex-A75 is used then set
91 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
92 */
93 sctlr_elx |= SCTLR_IESB_BIT;
94#endif
95 /* Store the initialised SCTLR_EL1 value in the cpu_context */
96 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
97
98 /*
99 * Base the context ACTLR_EL1 on the current value, as it is
100 * implementation defined. The context restore process will write
101 * the value from the context to the actual register and can cause
102 * problems for processor cores that don't expect certain bits to
103 * be zero.
104 */
105 actlr_elx = read_actlr_el1();
106 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
107}
108
Zelalem Aweke42401112022-01-05 17:12:24 -0600109/******************************************************************************
110 * This function performs initializations that are specific to SECURE state
111 * and updates the cpu context specified by 'ctx'.
112 *****************************************************************************/
113static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000114{
Zelalem Aweke42401112022-01-05 17:12:24 -0600115 u_register_t scr_el3;
116 el3_state_t *state;
117
118 state = get_el3state_ctx(ctx);
119 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
120
121#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000122 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600123 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
124 * indicated by the interrupt routing model for BL31.
125 */
126 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
127#endif
128
Govindraj Raja73e1d802024-02-28 14:37:09 -0600129 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
130 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600131 scr_el3 |= SCR_ATA_BIT;
132 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600133
Zelalem Aweke42401112022-01-05 17:12:24 -0600134 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
135
Zelalem Aweke20126002022-04-08 16:48:05 -0500136 /*
137 * Initialize EL1 context registers unless SPMC is running
138 * at S-EL2.
139 */
140#if !SPMD_SPM_AT_SEL2
141 setup_el1_context(ctx, ep);
142#endif
143
Zelalem Aweke42401112022-01-05 17:12:24 -0600144 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100145
146 /**
147 * manage_extensions_secure_per_world api has to be executed once,
148 * as the registers getting initialised, maintain constant value across
149 * all the cpus for the secure world.
150 * Henceforth, this check ensures that the registers are initialised once
151 * and avoids re-initialization from multiple cores.
152 */
153 if (!has_secure_perworld_init) {
154 manage_extensions_secure_per_world();
155 }
156
Achin Gupta7aea9082014-02-01 07:51:28 +0000157}
158
Zelalem Aweke42401112022-01-05 17:12:24 -0600159#if ENABLE_RME
160/******************************************************************************
161 * This function performs initializations that are specific to REALM state
162 * and updates the cpu context specified by 'ctx'.
163 *****************************************************************************/
164static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
165{
166 u_register_t scr_el3;
167 el3_state_t *state;
168
169 state = get_el3state_ctx(ctx);
170 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
171
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000172 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
173
Sona Mathew3b84c962023-10-25 16:48:19 -0500174 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000175 if (is_feat_csv2_2_supported()) {
176 /* Enable access to the SCXTNUM_ELx registers. */
177 scr_el3 |= SCR_EnSCXT_BIT;
178 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600179
180 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
181}
182#endif /* ENABLE_RME */
183
184/******************************************************************************
185 * This function performs initializations that are specific to NON-SECURE state
186 * and updates the cpu context specified by 'ctx'.
187 *****************************************************************************/
188static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
189{
190 u_register_t scr_el3;
191 el3_state_t *state;
192
193 state = get_el3state_ctx(ctx);
194 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
195
196 /* SCR_NS: Set the NS bit */
197 scr_el3 |= SCR_NS_BIT;
198
Govindraj Raja73e1d802024-02-28 14:37:09 -0600199 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
200 if (is_feat_mte2_supported()) {
201 scr_el3 |= SCR_ATA_BIT;
202 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100203
Zelalem Aweke42401112022-01-05 17:12:24 -0600204#if !CTX_INCLUDE_PAUTH_REGS
205 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100206 * Pointer Authentication feature, if present, is always enabled by default
207 * for Non secure lower exception levels. We do not have an explicit
208 * flag to set it.
209 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
210 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600211 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100212 * To prevent the leakage between the worlds during world switch,
213 * we enable it only for the non-secure world.
214 *
215 * If the Secure/realm world wants to use pointer authentication,
216 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
217 * it will be enabled globally for all the contexts.
218 *
219 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
220 * other than EL3
221 *
222 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
223 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600224 */
225 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600226
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100227#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600228
Manish Pandey0e3379d2022-10-10 11:43:08 +0100229#if HANDLE_EA_EL3_FIRST_NS
230 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
231 scr_el3 |= SCR_EA_BIT;
232#endif
233
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100234#if RAS_TRAP_NS_ERR_REC_ACCESS
235 /*
236 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
237 * and RAS ERX registers from EL1 and EL2(from any security state)
238 * are trapped to EL3.
239 * Set here to trap only for NS EL1/EL2
240 *
241 */
242 scr_el3 |= SCR_TERR_BIT;
243#endif
244
Sona Mathew3b84c962023-10-25 16:48:19 -0500245 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000246 if (is_feat_csv2_2_supported()) {
247 /* Enable access to the SCXTNUM_ELx registers. */
248 scr_el3 |= SCR_EnSCXT_BIT;
249 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000250
Zelalem Aweke42401112022-01-05 17:12:24 -0600251#ifdef IMAGE_BL31
252 /*
253 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
254 * indicated by the interrupt routing model for BL31.
255 */
256 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
257#endif
258 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600259
Zelalem Aweke20126002022-04-08 16:48:05 -0500260 /* Initialize EL1 context registers */
261 setup_el1_context(ctx, ep);
262
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600263 /* Initialize EL2 context registers */
264#if CTX_INCLUDE_EL2_REGS
265
266 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000267 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600268 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000269 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600270
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600271 if (is_feat_hcx_supported()) {
272 /*
273 * Initialize register HCRX_EL2 with its init value.
274 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
275 * chance that this can lead to unexpected behavior in lower
276 * ELs that have not been updated since the introduction of
277 * this feature if not properly initialized, especially when
278 * it comes to those bits that enable/disable traps.
279 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000280 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600281 HCRX_EL2_INIT_VAL);
282 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500283
284 if (is_feat_fgt_supported()) {
285 /*
286 * Initialize HFG*_EL2 registers with a default value so legacy
287 * systems unaware of FEAT_FGT do not get trapped due to their lack
288 * of initialization for this feature.
289 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000290 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500291 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000292 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500293 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000294 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500295 HFGWTR_EL2_INIT_VAL);
296 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000297
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600298#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000299
300 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600301}
302
Achin Gupta7aea9082014-02-01 07:51:28 +0000303/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600304 * The following function performs initialization of the cpu_context 'ctx'
305 * for first use that is common to all security states, and sets the
306 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100307 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000308 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100309 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100310 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600311static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100312{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000313 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100314 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315 el3_state_t *state;
316 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100317
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100318 state = get_el3state_ctx(ctx);
319
Andrew Thoelke4e126072014-06-04 21:10:52 +0100320 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000321 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100322
323 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100324 * The lower-EL context is zeroed so that no stale values leak to a world.
325 * It is assumed that an all-zero lower-EL context is good enough for it
326 * to boot correctly. However, there are very few registers where this
327 * is not true and some values need to be recreated.
328 */
329#if CTX_INCLUDE_EL2_REGS
330 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
331
332 /*
333 * These bits are set in the gicv3 driver. Losing them (especially the
334 * SRE bit) is problematic for all worlds. Henceforth recreate them.
335 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000336 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100337 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000338 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100339
340 /*
341 * The actlr_el2 register can be initialized in platform's reset handler
342 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
343 */
344 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Boyan Karatotevef25db32023-05-23 12:04:00 +0100345#endif /* CTX_INCLUDE_EL2_REGS */
346
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100347 /* Start with a clean SCR_EL3 copy as all relevant values are set */
348 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500349
David Cunadofee86532017-04-13 22:38:29 +0100350 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100351 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
352 * EL2, EL1 and EL0 are not trapped to EL3.
353 *
354 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
355 * EL2, EL1 and EL0 are not trapped to EL3.
356 *
357 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
358 * both Security states and both Execution states.
359 *
360 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
361 * Non-secure memory.
362 */
363 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
364
365 scr_el3 |= SCR_SIF_BIT;
366
367 /*
David Cunadofee86532017-04-13 22:38:29 +0100368 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
369 * Exception level as specified by SPSR.
370 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500371 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100372 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500373 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600374
David Cunadofee86532017-04-13 22:38:29 +0100375 /*
376 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500377 * Secure timer registers to EL3, from AArch64 state only, if specified
378 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
379 * bit always behaves as 1 (i.e. secure physical timer register access
380 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100381 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500382 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100383 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500384 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100385
johpow01f91e59f2021-08-04 19:38:18 -0500386 /*
387 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
388 * SCR_EL3.HXEn.
389 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000390 if (is_feat_hcx_supported()) {
391 scr_el3 |= SCR_HXEn_BIT;
392 }
johpow01f91e59f2021-08-04 19:38:18 -0500393
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400394 /*
395 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
396 * registers are trapped to EL3.
397 */
398#if ENABLE_FEAT_RNG_TRAP
399 scr_el3 |= SCR_TRNDR_BIT;
400#endif
401
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000402#if FAULT_INJECTION_SUPPORT
403 /* Enable fault injection from lower ELs */
404 scr_el3 |= SCR_FIEN_BIT;
405#endif
406
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100407#if CTX_INCLUDE_PAUTH_REGS
408 /*
409 * Enable Pointer Authentication globally for all the worlds.
410 *
411 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
412 * other than EL3
413 *
414 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
415 * than EL3
416 */
417 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
418#endif /* CTX_INCLUDE_PAUTH_REGS */
419
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000420 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000421 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
422 */
423 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
424 scr_el3 |= SCR_TCR2EN_BIT;
425 }
426
427 /*
Mark Brown293a6612023-03-14 20:48:43 +0000428 * SCR_EL3.PIEN: Enable permission indirection and overlay
429 * registers for AArch64 if present.
430 */
431 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
432 scr_el3 |= SCR_PIEN_BIT;
433 }
434
435 /*
Mark Brown326f2952023-03-14 21:33:04 +0000436 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
437 */
438 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
439 scr_el3 |= SCR_GCSEn_BIT;
440 }
441
442 /*
David Cunadofee86532017-04-13 22:38:29 +0100443 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
444 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
445 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500446 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
447 * same conditions as HVC instructions and when the processor supports
448 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500449 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
450 * CNTPOFF_EL2 register under the same conditions as HVC instructions
451 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100452 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000453 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
454 || ((GET_RW(ep->spsr) != MODE_RW_64)
455 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100456 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500457
Andre Przywarae8920f62022-11-10 14:28:01 +0000458 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500459 scr_el3 |= SCR_FGTEN_BIT;
460 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500461
Andre Przywarac3464182022-11-17 17:30:43 +0000462 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500463 scr_el3 |= SCR_ECVEN_BIT;
464 }
David Cunadofee86532017-04-13 22:38:29 +0100465 }
466
johpow013e24c162020-04-22 14:05:13 -0500467 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000468 if (is_feat_twed_supported()) {
469 /* Set delay in SCR_EL3 */
470 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
471 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
472 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500473
Andre Przywara0cf77402023-01-27 12:25:49 +0000474 /* Enable WFE delay */
475 scr_el3 |= SCR_TWEDEn_BIT;
476 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100477
478#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
479 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
480 if (is_feat_sel2_supported()) {
481 scr_el3 |= SCR_EEL2_BIT;
482 }
483#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500484
David Cunadofee86532017-04-13 22:38:29 +0100485 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100486 * Populate EL3 state so that we've the right context
487 * before doing ERET
488 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100489 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
490 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
491 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
492
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100493 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
494 mdcr_el3 = MDCR_EL3_RESET_VAL;
495
496 /* ---------------------------------------------------------------------
497 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
498 * Some fields are architecturally UNKNOWN on reset.
499 *
500 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
501 * Debug exceptions, other than Breakpoint Instruction exceptions, are
502 * disabled from all ELs in Secure state.
503 *
504 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
505 * privileged debug from S-EL1.
506 *
507 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
508 * access to the powerdown debug registers do not trap to EL3.
509 *
510 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
511 * debug registers, other than those registers that are controlled by
512 * MDCR_EL3.TDOSA.
513 */
514 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
515 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
516 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
517
518 /*
519 * Configure MDCR_EL3 register as applicable for each world
520 * (NS/Secure/Realm) context.
521 */
522 manage_extensions_common(ctx);
523
Andrew Thoelke4e126072014-06-04 21:10:52 +0100524 /*
525 * Store the X0-X7 value from the entrypoint into the context
526 * Use memcpy as we are in control of the layout of the structures
527 */
528 gp_regs = get_gpregs_ctx(ctx);
529 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
530}
531
532/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600533 * Context management library initialization routine. This library is used by
534 * runtime services to share pointers to 'cpu_context' structures for secure
535 * non-secure and realm states. Management of the structures and their associated
536 * memory is not done by the context management library e.g. the PSCI service
537 * manages the cpu context used for entry from and exit to the non-secure state.
538 * The Secure payload dispatcher service manages the context(s) corresponding to
539 * the secure state. It also uses this library to get access to the non-secure
540 * state cpu context pointers.
541 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
542 * which will be used for programming an entry into a lower EL. The same context
543 * will be used to save state upon exception entry from that EL.
544 ******************************************************************************/
545void __init cm_init(void)
546{
547 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100548 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600549 * that will be done when the BSS is zeroed out.
550 */
551}
552
553/*******************************************************************************
554 * This is the high-level function used to initialize the cpu_context 'ctx' for
555 * first use. It performs initializations that are common to all security states
556 * and initializations specific to the security state specified in 'ep'
557 ******************************************************************************/
558void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
559{
560 unsigned int security_state;
561
562 assert(ctx != NULL);
563
564 /*
565 * Perform initializations that are common
566 * to all security states
567 */
568 setup_context_common(ctx, ep);
569
570 security_state = GET_SECURITY_STATE(ep->h.attr);
571
572 /* Perform security state specific initializations */
573 switch (security_state) {
574 case SECURE:
575 setup_secure_context(ctx, ep);
576 break;
577#if ENABLE_RME
578 case REALM:
579 setup_realm_context(ctx, ep);
580 break;
581#endif
582 case NON_SECURE:
583 setup_ns_context(ctx, ep);
584 break;
585 default:
586 ERROR("Invalid security state\n");
587 panic();
588 break;
589 }
590}
591
592/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000593 * Enable architecture extensions for EL3 execution. This function only updates
594 * registers in-place which are expected to either never change or be
595 * overwritten by el3_exit.
596 ******************************************************************************/
597#if IMAGE_BL31
598void cm_manage_extensions_el3(void)
599{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100600 if (is_feat_amu_supported()) {
601 amu_init_el3();
602 }
603
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000604 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000605 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000606 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100607
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000608 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000609}
610#endif /* IMAGE_BL31 */
611
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000612/******************************************************************************
613 * Function to initialise the registers with the RESET values in the context
614 * memory, which are maintained per world.
615 ******************************************************************************/
616#if IMAGE_BL31
617void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
618{
619 /*
620 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
621 *
622 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
623 * by Advanced SIMD, floating-point or SVE instructions (if
624 * implemented) do not trap to EL3.
625 *
626 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
627 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
628 */
629 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600630
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000631 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600632
633 /*
634 * Initialize MPAM3_EL3 to its default reset value
635 *
636 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
637 * all lower ELn MPAM3_EL3 register access to, trap to EL3
638 */
639
640 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000641}
642#endif /* IMAGE_BL31 */
643
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000644/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100645 * Initialise per_world_context for Non-Secure world.
646 * This function enables the architecture extensions, which have same value
647 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000648 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000649#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100650void manage_extensions_nonsecure_per_world(void)
651{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000652 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
653
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100654 if (is_feat_sme_supported()) {
655 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100656 }
657
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000658 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100659 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
660 }
661
662 if (is_feat_amu_supported()) {
663 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
664 }
665
666 if (is_feat_sys_reg_trace_supported()) {
667 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000668 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600669
670 if (is_feat_mpam_supported()) {
671 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
672 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100673}
674#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000675
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100676/*******************************************************************************
677 * Initialise per_world_context for Secure world.
678 * This function enables the architecture extensions, which have same value
679 * across the cores for the secure world.
680 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100681static void manage_extensions_secure_per_world(void)
682{
683#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000684 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
685
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000686 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100687
688 if (ENABLE_SME_FOR_SWD) {
689 /*
690 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
691 * SME, SVE, and FPU/SIMD context properly managed.
692 */
693 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
694 } else {
695 /*
696 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
697 * world can safely use the associated registers.
698 */
699 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
700 }
701 }
702 if (is_feat_sve_supported()) {
703 if (ENABLE_SVE_FOR_SWD) {
704 /*
705 * Enable SVE and FPU in secure context, SPM must ensure
706 * that the SVE and FPU register contexts are properly managed.
707 */
708 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
709 } else {
710 /*
711 * Disable SVE and FPU in secure context so non-secure world
712 * can safely use them.
713 */
714 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
715 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000716 }
717
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100718 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000719 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100720 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000721 }
722
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100723 has_secure_perworld_init = true;
724#endif /* IMAGE_BL31 */
725}
726
727/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100728 * Enable architecture extensions on first entry to Non-secure world only
729 * and disable for secure world.
730 *
731 * NOTE: Arch features which have been provided with the capability of getting
732 * enabled only for non-secure world and being disabled for secure world are
733 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
734 ******************************************************************************/
735static void manage_extensions_common(cpu_context_t *ctx)
736{
737#if IMAGE_BL31
738 if (is_feat_spe_supported()) {
739 /*
740 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
741 */
742 spe_enable(ctx);
743 }
744
745 if (is_feat_trbe_supported()) {
746 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100747 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100748 * Realm state.
749 */
750 trbe_enable(ctx);
751 }
752
753 if (is_feat_trf_supported()) {
754 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100755 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100756 */
757 trf_enable(ctx);
758 }
759
760 if (is_feat_brbe_supported()) {
761 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100762 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100763 */
764 brbe_enable(ctx);
765 }
766#endif /* IMAGE_BL31 */
767}
768
769/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100770 * Enable architecture extensions on first entry to Non-secure world.
771 ******************************************************************************/
772static void manage_extensions_nonsecure(cpu_context_t *ctx)
773{
774#if IMAGE_BL31
775 if (is_feat_amu_supported()) {
776 amu_enable(ctx);
777 }
778
779 if (is_feat_sme_supported()) {
780 sme_enable(ctx);
781 }
782
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500783 if (is_feat_fgt2_supported()) {
784 fgt2_enable(ctx);
785 }
786
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500787 if (is_feat_debugv8p9_supported()) {
788 debugv8p9_extended_bp_wp_enable(ctx);
789 }
790
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000791 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000792#endif /* IMAGE_BL31 */
793}
794
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000795/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
796static __unused void enable_pauth_el2(void)
797{
798 u_register_t hcr_el2 = read_hcr_el2();
799 /*
800 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
801 * accessing key registers or using pointer authentication instructions
802 * from lower ELs.
803 */
804 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
805
806 write_hcr_el2(hcr_el2);
807}
808
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500809#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000810/*******************************************************************************
811 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
812 * world when EL2 is empty and unused.
813 ******************************************************************************/
814static void manage_extensions_nonsecure_el2_unused(void)
815{
816#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000817 if (is_feat_spe_supported()) {
818 spe_init_el2_unused();
819 }
820
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100821 if (is_feat_amu_supported()) {
822 amu_init_el2_unused();
823 }
824
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000825 if (is_feat_mpam_supported()) {
826 mpam_init_el2_unused();
827 }
828
829 if (is_feat_trbe_supported()) {
830 trbe_init_el2_unused();
831 }
832
833 if (is_feat_sys_reg_trace_supported()) {
834 sys_reg_trace_init_el2_unused();
835 }
836
837 if (is_feat_trf_supported()) {
838 trf_init_el2_unused();
839 }
840
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000841 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000842
843 if (is_feat_sve_supported()) {
844 sve_init_el2_unused();
845 }
846
847 if (is_feat_sme_supported()) {
848 sme_init_el2_unused();
849 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000850
851#if ENABLE_PAUTH
852 enable_pauth_el2();
853#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000854#endif /* IMAGE_BL31 */
855}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500856#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000857
858/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100859 * Enable architecture extensions on first entry to Secure world.
860 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500861static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100862{
863#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000864 if (is_feat_sme_supported()) {
865 if (ENABLE_SME_FOR_SWD) {
866 /*
867 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
868 * must ensure SME, SVE, and FPU/SIMD context properly managed.
869 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000870 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000871 sme_enable(ctx);
872 } else {
873 /*
874 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
875 * world can safely use the associated registers.
876 */
877 sme_disable(ctx);
878 }
879 }
johpow019baade32021-07-08 14:14:00 -0500880#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100881}
882
Chris Kay564c2862024-02-06 15:43:40 +0000883#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100884/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100885 * The following function initializes the cpu_context for a CPU specified by
886 * its `cpu_idx` for first use, and sets the initial entrypoint state as
887 * specified by the entry_point_info structure.
888 ******************************************************************************/
889void cm_init_context_by_index(unsigned int cpu_idx,
890 const entry_point_info_t *ep)
891{
892 cpu_context_t *ctx;
893 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100894 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100895}
Chris Kay564c2862024-02-06 15:43:40 +0000896#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100897
898/*******************************************************************************
899 * The following function initializes the cpu_context for the current CPU
900 * for first use, and sets the initial entrypoint state as specified by the
901 * entry_point_info structure.
902 ******************************************************************************/
903void cm_init_my_context(const entry_point_info_t *ep)
904{
905 cpu_context_t *ctx;
906 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100907 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100908}
909
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000910/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500911static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000912{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500913#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000914 u_register_t hcr_el2 = HCR_RESET_VAL;
915 u_register_t mdcr_el2;
916 u_register_t scr_el3;
917
918 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
919
920 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
921 if ((scr_el3 & SCR_RW_BIT) != 0U) {
922 hcr_el2 |= HCR_RW_BIT;
923 }
924
925 write_hcr_el2(hcr_el2);
926
927 /*
928 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
929 * All fields have architecturally UNKNOWN reset values.
930 */
931 write_cptr_el2(CPTR_EL2_RESET_VAL);
932
933 /*
934 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
935 * reset and are set to zero except for field(s) listed below.
936 *
937 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
938 * Non-secure EL0 and EL1 accesses to the physical timer registers.
939 *
940 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
941 * Non-secure EL0 and EL1 accesses to the physical counter registers.
942 */
943 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
944
945 /*
946 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
947 * UNKNOWN value.
948 */
949 write_cntvoff_el2(0);
950
951 /*
952 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
953 * respectively.
954 */
955 write_vpidr_el2(read_midr_el1());
956 write_vmpidr_el2(read_mpidr_el1());
957
958 /*
959 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
960 *
961 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
962 * translation is disabled, cache maintenance operations depend on the
963 * VMID.
964 *
965 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
966 * disabled.
967 */
968 write_vttbr_el2(VTTBR_RESET_VAL &
969 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
970 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
971
972 /*
973 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
974 * Some fields are architecturally UNKNOWN on reset.
975 *
976 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
977 * register accesses to the Debug ROM registers are not trapped to EL2.
978 *
979 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
980 * accesses to the powerdown debug registers are not trapped to EL2.
981 *
982 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
983 * debug registers do not trap to EL2.
984 *
985 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
986 * EL2.
987 */
988 mdcr_el2 = MDCR_EL2_RESET_VAL &
989 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
990 MDCR_EL2_TDE_BIT);
991
992 write_mdcr_el2(mdcr_el2);
993
994 /*
995 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
996 *
997 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
998 * EL1 accesses to System registers do not trap to EL2.
999 */
1000 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1001
1002 /*
1003 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1004 * reset.
1005 *
1006 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1007 * and prevent timer interrupts.
1008 */
1009 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1010
1011 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001012#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001013}
1014
Soby Mathewb0082d22015-04-09 13:40:55 +01001015/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001016 * Prepare the CPU system registers for first entry into realm, secure, or
1017 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001018 *
1019 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1020 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1021 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1022 * For all entries, the EL1 registers are initialized from the cpu_context
1023 ******************************************************************************/
1024void cm_prepare_el3_exit(uint32_t security_state)
1025{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001026 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001027 cpu_context_t *ctx = cm_get_context(security_state);
1028
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001029 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001030
1031 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001032 uint64_t el2_implemented = el_implemented(2);
1033
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001034 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001035 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001036
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001037 if (el2_implemented != EL_IMPL_NONE) {
1038
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001039 /*
1040 * If context is not being used for EL2, initialize
1041 * HCRX_EL2 with its init value here.
1042 */
1043 if (is_feat_hcx_supported()) {
1044 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1045 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001046
1047 /*
1048 * Initialize Fine-grained trap registers introduced
1049 * by FEAT_FGT so all traps are initially disabled when
1050 * switching to EL2 or a lower EL, preventing undesired
1051 * behavior.
1052 */
1053 if (is_feat_fgt_supported()) {
1054 /*
1055 * Initialize HFG*_EL2 registers with a default
1056 * value so legacy systems unaware of FEAT_FGT
1057 * do not get trapped due to their lack of
1058 * initialization for this feature.
1059 */
1060 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1061 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1062 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1063 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001064
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001065 /* Condition to ensure EL2 is being used. */
1066 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001067 /* Initialize SCTLR_EL2 register with reset value. */
1068 sctlr_el2 = SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +00001069#if ERRATA_A75_764081
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001070 /*
1071 * If workaround of errata 764081 for Cortex-A75
1072 * is used then set SCTLR_EL2.IESB to enable
1073 * Implicit Error Synchronization Barrier.
1074 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001075 sctlr_el2 |= SCTLR_IESB_BIT;
1076#endif
1077 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001078 } else {
1079 /*
1080 * (scr_el3 & SCR_HCE_BIT==0)
1081 * EL2 implemented but unused.
1082 */
1083 init_nonsecure_el2_unused(ctx);
1084 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001085 }
1086 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001087 cm_el1_sysregs_context_restore(security_state);
1088 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001089}
1090
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001091#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001092
1093static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1094{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001095 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001096 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001097 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001098 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001099 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1100 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1101 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1102 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001103}
1104
1105static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1106{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001107 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001108 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001109 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001110 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001111 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1112 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1113 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1114 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001115}
1116
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001117static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1118{
1119 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1120 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1121 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1122 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1123 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1124}
1125
1126static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1127{
1128 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1129 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1130 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1131 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1132 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1133}
1134
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001135static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001136{
1137 u_register_t mpam_idr = read_mpamidr_el1();
1138
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001139 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001140
1141 /*
1142 * The context registers that we intend to save would be part of the
1143 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1144 */
1145 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1146 return;
1147 }
1148
1149 /*
1150 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1151 * MPAMIDR_HAS_HCR_BIT == 1.
1152 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001153 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1154 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1155 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001156
1157 /*
1158 * The number of MPAMVPM registers is implementation defined, their
1159 * number is stored in the MPAMIDR_EL1 register.
1160 */
1161 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1162 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001163 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001164 __fallthrough;
1165 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001166 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001167 __fallthrough;
1168 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001169 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001170 __fallthrough;
1171 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001172 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001173 __fallthrough;
1174 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001175 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001176 __fallthrough;
1177 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001178 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001179 __fallthrough;
1180 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001181 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001182 break;
1183 }
1184}
1185
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001186static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001187{
1188 u_register_t mpam_idr = read_mpamidr_el1();
1189
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001190 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001191
1192 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1193 return;
1194 }
1195
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001196 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1197 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1198 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001199
1200 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1201 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001202 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001203 __fallthrough;
1204 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001205 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001206 __fallthrough;
1207 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001208 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001209 __fallthrough;
1210 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001211 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001212 __fallthrough;
1213 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001214 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001215 __fallthrough;
1216 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001217 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001218 __fallthrough;
1219 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001220 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001221 break;
1222 }
1223}
1224
Manish Pandey238262f2024-02-05 21:40:21 +00001225/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001226 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001227 * ICH_AP0R<n>_EL2
1228 * ICH_AP1R<n>_EL2
1229 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001230 *
1231 * NOTE: For a system with S-EL2 present but not enabled, accessing
1232 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1233 * SCR_EL3.NS = 1 before accessing this register.
1234 * ---------------------------------------------------------------------------
1235 */
1236static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1237{
1238#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001239 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001240#else
1241 u_register_t scr_el3 = read_scr_el3();
1242 write_scr_el3(scr_el3 | SCR_NS_BIT);
1243 isb();
1244
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001245 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001246
1247 write_scr_el3(scr_el3);
1248 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001249#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001250 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1251 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001252}
1253
1254static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1255{
1256#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001257 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001258#else
1259 u_register_t scr_el3 = read_scr_el3();
1260 write_scr_el3(scr_el3 | SCR_NS_BIT);
1261 isb();
1262
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001263 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001264
1265 write_scr_el3(scr_el3);
1266 isb();
1267#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001268 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1269 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001270}
1271
1272/* -----------------------------------------------------
1273 * The following registers are not added:
1274 * AMEVCNTVOFF0<n>_EL2
1275 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001276 * -----------------------------------------------------
1277 */
1278static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1279{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001280 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1281 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1282 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1283 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1284 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1285 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1286 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001287 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001288 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001289 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001290 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1291 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1292 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1293 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1294 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1295 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1296 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1297 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1298 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1299 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1300 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1301 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1302 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1303 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1304 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1305 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1306 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1307 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1308 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1309 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001310}
1311
1312static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1313{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001314 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1315 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1316 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1317 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1318 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1319 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1320 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001321 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001322 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001323 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001324 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1325 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1326 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1327 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1328 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1329 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1330 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1331 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1332 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1333 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1334 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1335 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1336 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1337 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1338 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1339 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1340 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1341 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1342 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1343 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001344}
1345
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001346/*******************************************************************************
1347 * Save EL2 sysreg context
1348 ******************************************************************************/
1349void cm_el2_sysregs_context_save(uint32_t security_state)
1350{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001351 cpu_context_t *ctx;
1352 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001353
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001354 ctx = cm_get_context(security_state);
1355 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001356
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001357 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001358
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001359 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001360 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001361
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001362 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001363 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001364 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001365
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001366 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001367 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001368 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001369
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001370 if (is_feat_fgt_supported()) {
1371 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1372 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001373
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001374 if (is_feat_fgt2_supported()) {
1375 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1376 }
1377
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001378 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001379 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001380 }
Andre Przywarac3464182022-11-17 17:30:43 +00001381
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001382 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001383 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1384 read_contextidr_el2());
1385 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001386 }
Andre Przywara870627e2023-01-27 12:25:49 +00001387
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001388 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001389 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1390 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001391 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001392
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001393 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001394 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001395 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001396
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001397 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001398 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001399 }
Andre Przywara902c9022022-11-17 17:30:43 +00001400
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001401 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001402 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1403 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001404 }
Andre Przywara902c9022022-11-17 17:30:43 +00001405
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001406 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001407 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001408 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001409
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001410 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001411 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001412 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001413
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001414 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001415 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1416 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001417 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001418
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001419 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001420 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001421 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001422
1423 if (is_feat_s2pie_supported()) {
1424 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1425 }
1426
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001427 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001428 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1429 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001430 }
1431}
1432
1433/*******************************************************************************
1434 * Restore EL2 sysreg context
1435 ******************************************************************************/
1436void cm_el2_sysregs_context_restore(uint32_t security_state)
1437{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001438 cpu_context_t *ctx;
1439 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001440
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001441 ctx = cm_get_context(security_state);
1442 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001443
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001444 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001445
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001446 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001447 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001448
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001449 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001450 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001451 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001452
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001453 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001454 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001455 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001456
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001457 if (is_feat_fgt_supported()) {
1458 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1459 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001460
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001461 if (is_feat_fgt2_supported()) {
1462 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1463 }
1464
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001465 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001466 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001467 }
Andre Przywarac3464182022-11-17 17:30:43 +00001468
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001469 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001470 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1471 contextidr_el2));
1472 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001473 }
Andre Przywara870627e2023-01-27 12:25:49 +00001474
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001475 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001476 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1477 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001478 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001479
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001480 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001481 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001482 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001483
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001484 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001485 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001486 }
Andre Przywara902c9022022-11-17 17:30:43 +00001487
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001488 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001489 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1490 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001491 }
Andre Przywara902c9022022-11-17 17:30:43 +00001492
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001493 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001494 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001495 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001496
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001497 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001498 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001499 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001500
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001502 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1503 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001504 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001505
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001506 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001507 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001508 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001509
1510 if (is_feat_s2pie_supported()) {
1511 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1512 }
1513
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001514 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1516 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001517 }
1518}
1519#endif /* CTX_INCLUDE_EL2_REGS */
1520
Andrew Thoelke4e126072014-06-04 21:10:52 +01001521/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001522 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1523 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1524 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1525 * cm_prepare_el3_exit function.
1526 ******************************************************************************/
1527void cm_prepare_el3_exit_ns(void)
1528{
1529#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001530#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001531 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1532 assert(ctx != NULL);
1533
Zelalem Aweke20126002022-04-08 16:48:05 -05001534 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001535 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001536 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1537 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001538#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001539
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001540 /* Restore EL2 and EL1 sysreg contexts */
1541 cm_el2_sysregs_context_restore(NON_SECURE);
1542 cm_el1_sysregs_context_restore(NON_SECURE);
1543 cm_set_next_eret_context(NON_SECURE);
1544#else
1545 cm_prepare_el3_exit(NON_SECURE);
1546#endif /* CTX_INCLUDE_EL2_REGS */
1547}
1548
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001549static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1550{
1551 write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1());
1552 write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1());
1553
1554#if !ERRATA_SPECULATIVE_AT
1555 write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1());
1556 write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1());
1557#endif /* (!ERRATA_SPECULATIVE_AT) */
1558
1559 write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1());
1560 write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1());
1561 write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1());
1562 write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1());
1563 write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1());
1564 write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1());
1565 write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1());
1566 write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1());
1567 write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1());
1568 write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1());
1569 write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0());
1570 write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0());
1571 write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1());
1572 write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1());
1573 write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1());
1574 write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1());
1575 write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1());
1576 write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001577 write_ctx_reg(ctx, CTX_MDCCINT_EL1, read_mdccint_el1());
1578 write_ctx_reg(ctx, CTX_MDSCR_EL1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001579
1580#if CTX_INCLUDE_AARCH32_REGS
1581 write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt());
1582 write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und());
1583 write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq());
1584 write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq());
1585 write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2());
1586 write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2());
1587#endif /* CTX_INCLUDE_AARCH32_REGS */
1588
1589#if NS_TIMER_SWITCH
1590 write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0());
1591 write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0());
1592 write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0());
1593 write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0());
1594 write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1());
1595#endif /* NS_TIMER_SWITCH */
1596
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001597#if ENABLE_FEAT_MTE2
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001598 write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1());
1599 write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1());
1600 write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1());
1601 write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1());
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001602#endif /* ENABLE_FEAT_MTE2 */
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001603
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001604#if ENABLE_FEAT_RAS
1605 if (is_feat_ras_supported()) {
1606 write_ctx_reg(ctx, CTX_DISR_EL1, read_disr_el1());
1607 }
1608#endif
1609
1610#if ENABLE_FEAT_S1PIE
1611 if (is_feat_s1pie_supported()) {
1612 write_ctx_reg(ctx, CTX_PIRE0_EL1, read_pire0_el1());
1613 write_ctx_reg(ctx, CTX_PIR_EL1, read_pir_el1());
1614 }
1615#endif
1616
1617#if ENABLE_FEAT_S1POE
1618 if (is_feat_s1poe_supported()) {
1619 write_ctx_reg(ctx, CTX_POR_EL1, read_por_el1());
1620 }
1621#endif
1622
1623#if ENABLE_FEAT_S2POE
1624 if (is_feat_s2poe_supported()) {
1625 write_ctx_reg(ctx, CTX_S2POR_EL1, read_s2por_el1());
1626 }
1627#endif
1628
1629#if ENABLE_FEAT_TCR2
1630 if (is_feat_tcr2_supported()) {
1631 write_ctx_reg(ctx, CTX_TCR2_EL1, read_tcr2_el1());
1632 }
1633#endif
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001634
1635#if ENABLE_TRF_FOR_NS
1636 if (is_feat_trf_supported()) {
1637 write_ctx_reg(ctx, CTX_TRFCR_EL1, read_trfcr_el1());
1638 }
1639#endif
1640
1641#if ENABLE_FEAT_CSV2_2
1642 if (is_feat_csv2_2_supported()) {
1643 write_ctx_reg(ctx, CTX_SCXTNUM_EL0, read_scxtnum_el0());
1644 write_ctx_reg(ctx, CTX_SCXTNUM_EL1, read_scxtnum_el1());
1645 }
1646#endif
1647
1648#if ENABLE_FEAT_GCS
1649 if (is_feat_gcs_supported()) {
1650 write_ctx_reg(ctx, CTX_GCSCR_EL1, read_gcscr_el1());
1651 write_ctx_reg(ctx, CTX_GCSCRE0_EL1, read_gcscre0_el1());
1652 write_ctx_reg(ctx, CTX_GCSPR_EL1, read_gcspr_el1());
1653 write_ctx_reg(ctx, CTX_GCSPR_EL0, read_gcspr_el0());
1654 }
1655#endif
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001656}
1657
1658static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1659{
1660 write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1));
1661 write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1));
1662
1663#if !ERRATA_SPECULATIVE_AT
1664 write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1));
1665 write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1));
1666#endif /* (!ERRATA_SPECULATIVE_AT) */
1667
1668 write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1));
1669 write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1));
1670 write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1));
1671 write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1));
1672 write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1));
1673 write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1));
1674 write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1));
1675 write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1));
1676 write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1));
1677 write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1));
1678 write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0));
1679 write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0));
1680 write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1));
1681 write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1));
1682 write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1));
1683 write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1));
1684 write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1));
1685 write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001686 write_mdccint_el1(read_ctx_reg(ctx, CTX_MDCCINT_EL1));
1687 write_mdscr_el1(read_ctx_reg(ctx, CTX_MDSCR_EL1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001688
1689#if CTX_INCLUDE_AARCH32_REGS
1690 write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT));
1691 write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND));
1692 write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ));
1693 write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ));
1694 write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2));
1695 write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2));
1696#endif /* CTX_INCLUDE_AARCH32_REGS */
1697
1698#if NS_TIMER_SWITCH
1699 write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0));
1700 write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0));
1701 write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0));
1702 write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0));
1703 write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1));
1704#endif /* NS_TIMER_SWITCH */
1705
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001706#if ENABLE_FEAT_MTE2
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001707 write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1));
1708 write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1));
1709 write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1));
1710 write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1));
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001711#endif /* ENABLE_FEAT_MTE2 */
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001712
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001713#if ENABLE_FEAT_RAS
1714 if (is_feat_ras_supported()) {
1715 write_disr_el1(read_ctx_reg(ctx, CTX_DISR_EL1));
1716 }
1717#endif
1718
1719#if ENABLE_FEAT_S1PIE
1720 if (is_feat_s1pie_supported()) {
1721 write_pire0_el1(read_ctx_reg(ctx, CTX_PIRE0_EL1));
1722 write_pir_el1(read_ctx_reg(ctx, CTX_PIR_EL1));
1723 }
1724#endif
1725
1726#if ENABLE_FEAT_S1POE
1727 if (is_feat_s1poe_supported()) {
1728 write_por_el1(read_ctx_reg(ctx, CTX_POR_EL1));
1729 }
1730#endif
1731
1732#if ENABLE_FEAT_S2POE
1733 if (is_feat_s2poe_supported()) {
1734 write_s2por_el1(read_ctx_reg(ctx, CTX_S2POR_EL1));
1735 }
1736#endif
1737
1738#if ENABLE_FEAT_TCR2
1739 if (is_feat_tcr2_supported()) {
1740 write_tcr2_el1(read_ctx_reg(ctx, CTX_TCR2_EL1));
1741 }
1742#endif
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001743
1744#if ENABLE_TRF_FOR_NS
1745 if (is_feat_trf_supported()) {
1746 write_trfcr_el1(read_ctx_reg(ctx, CTX_TRFCR_EL1));
1747 }
1748#endif
1749
1750#if ENABLE_FEAT_CSV2_2
1751 if (is_feat_csv2_2_supported()) {
1752 write_scxtnum_el0(read_ctx_reg(ctx, CTX_SCXTNUM_EL0));
1753 write_scxtnum_el1(read_ctx_reg(ctx, CTX_SCXTNUM_EL1));
1754 }
1755#endif
1756
1757#if ENABLE_FEAT_GCS
1758 if (is_feat_gcs_supported()) {
1759 write_gcscr_el1(read_ctx_reg(ctx, CTX_GCSCR_EL1));
1760 write_gcscre0_el1(read_ctx_reg(ctx, CTX_GCSCRE0_EL1));
1761 write_gcspr_el1(read_ctx_reg(ctx, CTX_GCSPR_EL1));
1762 write_gcspr_el0(read_ctx_reg(ctx, CTX_GCSPR_EL0));
1763 }
1764#endif
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001765}
1766
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001767/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001768 * The next four functions are used by runtime services to save and restore
1769 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001770 * state.
1771 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001772void cm_el1_sysregs_context_save(uint32_t security_state)
1773{
Dan Handleye2712bc2014-04-10 15:37:22 +01001774 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001775
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001776 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001777 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001778
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001779 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001780
1781#if IMAGE_BL31
1782 if (security_state == SECURE)
1783 PUBLISH_EVENT(cm_exited_secure_world);
1784 else
1785 PUBLISH_EVENT(cm_exited_normal_world);
1786#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001787}
1788
1789void cm_el1_sysregs_context_restore(uint32_t security_state)
1790{
Dan Handleye2712bc2014-04-10 15:37:22 +01001791 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001792
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001793 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001794 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001795
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001796 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001797
1798#if IMAGE_BL31
1799 if (security_state == SECURE)
1800 PUBLISH_EVENT(cm_entering_secure_world);
1801 else
1802 PUBLISH_EVENT(cm_entering_normal_world);
1803#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001804}
1805
1806/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001807 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1808 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001809 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001810void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001811{
Dan Handleye2712bc2014-04-10 15:37:22 +01001812 cpu_context_t *ctx;
1813 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001814
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001815 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001816 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001817
Andrew Thoelke4e126072014-06-04 21:10:52 +01001818 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001819 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001820 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001821}
1822
1823/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001824 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1825 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001826 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001827void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001828 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001829{
Dan Handleye2712bc2014-04-10 15:37:22 +01001830 cpu_context_t *ctx;
1831 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001832
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001833 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001834 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001835
1836 /* Populate EL3 state so that ERET jumps to the correct entry */
1837 state = get_el3state_ctx(ctx);
1838 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001839 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001840}
1841
1842/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001843 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1844 * pertaining to the given security state using the value and bit position
1845 * specified in the parameters. It preserves all other bits.
1846 ******************************************************************************/
1847void cm_write_scr_el3_bit(uint32_t security_state,
1848 uint32_t bit_pos,
1849 uint32_t value)
1850{
1851 cpu_context_t *ctx;
1852 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001853 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001854
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001855 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001856 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001857
1858 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001859 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001860
1861 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001862 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001863
1864 /*
1865 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1866 * and set it to its new value.
1867 */
1868 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001869 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001870 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001871 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001872 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1873}
1874
1875/*******************************************************************************
1876 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1877 * given security state.
1878 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001879u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001880{
1881 cpu_context_t *ctx;
1882 el3_state_t *state;
1883
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001884 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001885 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001886
1887 /* Populate EL3 state so that ERET jumps to the correct entry */
1888 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001889 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001890}
1891
1892/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001893 * This function is used to program the context that's used for exception
1894 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1895 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001896 ******************************************************************************/
1897void cm_set_next_eret_context(uint32_t security_state)
1898{
Dan Handleye2712bc2014-04-10 15:37:22 +01001899 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001900
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001901 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001902 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001903
Andrew Thoelke4e126072014-06-04 21:10:52 +01001904 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001905}