blob: 6f3b51af16ab35f2603a9357f41caee8d96a014e [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000031#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000032#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050033#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000034#include <lib/extensions/spe.h>
35#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010036#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010037#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010038#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000039#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000040
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010041#if ENABLE_FEAT_TWED
42/* Make sure delay value fits within the range(0-15) */
43CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
44#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000045
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010046per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
47static bool has_secure_perworld_init;
48
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010049static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000050static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010051static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010052static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050053
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010054#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050055static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
56{
57 u_register_t sctlr_elx, actlr_elx;
58
59 /*
60 * Initialise SCTLR_EL1 to the reset value corresponding to the target
61 * execution state setting all fields rather than relying on the hw.
62 * Some fields have architecturally UNKNOWN reset values and these are
63 * set to zero.
64 *
65 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
66 *
67 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
68 * required by PSCI specification)
69 */
70 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
71 if (GET_RW(ep->spsr) == MODE_RW_64) {
72 sctlr_elx |= SCTLR_EL1_RES1;
73 } else {
74 /*
75 * If the target execution state is AArch32 then the following
76 * fields need to be set.
77 *
78 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
79 * instructions are not trapped to EL1.
80 *
81 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
82 * instructions are not trapped to EL1.
83 *
84 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
85 * CP15DMB, CP15DSB, and CP15ISB instructions.
86 */
87 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
88 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
89 }
90
91#if ERRATA_A75_764081
92 /*
93 * If workaround of errata 764081 for Cortex-A75 is used then set
94 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95 */
96 sctlr_elx |= SCTLR_IESB_BIT;
97#endif
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +010098
Zelalem Aweke20126002022-04-08 16:48:05 -050099 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100100 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500101
102 /*
103 * Base the context ACTLR_EL1 on the current value, as it is
104 * implementation defined. The context restore process will write
105 * the value from the context to the actual register and can cause
106 * problems for processor cores that don't expect certain bits to
107 * be zero.
108 */
109 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100110 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500111}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100112#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500113
Zelalem Aweke42401112022-01-05 17:12:24 -0600114/******************************************************************************
115 * This function performs initializations that are specific to SECURE state
116 * and updates the cpu context specified by 'ctx'.
117 *****************************************************************************/
118static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000119{
Zelalem Aweke42401112022-01-05 17:12:24 -0600120 u_register_t scr_el3;
121 el3_state_t *state;
122
123 state = get_el3state_ctx(ctx);
124 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
125
126#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000127 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600128 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
129 * indicated by the interrupt routing model for BL31.
130 */
131 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
132#endif
133
Govindraj Raja73e1d802024-02-28 14:37:09 -0600134 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
135 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600136 scr_el3 |= SCR_ATA_BIT;
137 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600138
Zelalem Aweke42401112022-01-05 17:12:24 -0600139 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
140
Zelalem Aweke20126002022-04-08 16:48:05 -0500141 /*
142 * Initialize EL1 context registers unless SPMC is running
143 * at S-EL2.
144 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100145#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500146 setup_el1_context(ctx, ep);
147#endif
148
Zelalem Aweke42401112022-01-05 17:12:24 -0600149 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100150
151 /**
152 * manage_extensions_secure_per_world api has to be executed once,
153 * as the registers getting initialised, maintain constant value across
154 * all the cpus for the secure world.
155 * Henceforth, this check ensures that the registers are initialised once
156 * and avoids re-initialization from multiple cores.
157 */
158 if (!has_secure_perworld_init) {
159 manage_extensions_secure_per_world();
160 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000161}
162
Zelalem Aweke42401112022-01-05 17:12:24 -0600163#if ENABLE_RME
164/******************************************************************************
165 * This function performs initializations that are specific to REALM state
166 * and updates the cpu context specified by 'ctx'.
167 *****************************************************************************/
168static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
169{
170 u_register_t scr_el3;
171 el3_state_t *state;
172
173 state = get_el3state_ctx(ctx);
174 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
175
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000176 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
177
Sona Mathew3b84c962023-10-25 16:48:19 -0500178 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000179 if (is_feat_csv2_2_supported()) {
180 /* Enable access to the SCXTNUM_ELx registers. */
181 scr_el3 |= SCR_EnSCXT_BIT;
182 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600183
184 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
185}
186#endif /* ENABLE_RME */
187
188/******************************************************************************
189 * This function performs initializations that are specific to NON-SECURE state
190 * and updates the cpu context specified by 'ctx'.
191 *****************************************************************************/
192static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
193{
194 u_register_t scr_el3;
195 el3_state_t *state;
196
197 state = get_el3state_ctx(ctx);
198 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
199
200 /* SCR_NS: Set the NS bit */
201 scr_el3 |= SCR_NS_BIT;
202
Govindraj Raja73e1d802024-02-28 14:37:09 -0600203 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
204 if (is_feat_mte2_supported()) {
205 scr_el3 |= SCR_ATA_BIT;
206 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100207
Zelalem Aweke42401112022-01-05 17:12:24 -0600208#if !CTX_INCLUDE_PAUTH_REGS
209 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100210 * Pointer Authentication feature, if present, is always enabled by default
211 * for Non secure lower exception levels. We do not have an explicit
212 * flag to set it.
213 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
214 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600215 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100216 * To prevent the leakage between the worlds during world switch,
217 * we enable it only for the non-secure world.
218 *
219 * If the Secure/realm world wants to use pointer authentication,
220 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
221 * it will be enabled globally for all the contexts.
222 *
223 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
224 * other than EL3
225 *
226 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
227 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600228 */
229 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600230
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100231#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600232
Manish Pandey0e3379d2022-10-10 11:43:08 +0100233#if HANDLE_EA_EL3_FIRST_NS
234 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
235 scr_el3 |= SCR_EA_BIT;
236#endif
237
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100238#if RAS_TRAP_NS_ERR_REC_ACCESS
239 /*
240 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
241 * and RAS ERX registers from EL1 and EL2(from any security state)
242 * are trapped to EL3.
243 * Set here to trap only for NS EL1/EL2
244 *
245 */
246 scr_el3 |= SCR_TERR_BIT;
247#endif
248
Sona Mathew3b84c962023-10-25 16:48:19 -0500249 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000250 if (is_feat_csv2_2_supported()) {
251 /* Enable access to the SCXTNUM_ELx registers. */
252 scr_el3 |= SCR_EnSCXT_BIT;
253 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000254
Zelalem Aweke42401112022-01-05 17:12:24 -0600255#ifdef IMAGE_BL31
256 /*
257 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
258 * indicated by the interrupt routing model for BL31.
259 */
260 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
261#endif
262 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600263
264 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100265#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600266
267 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000268 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600269 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000270 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600271
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600272 if (is_feat_hcx_supported()) {
273 /*
274 * Initialize register HCRX_EL2 with its init value.
275 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
276 * chance that this can lead to unexpected behavior in lower
277 * ELs that have not been updated since the introduction of
278 * this feature if not properly initialized, especially when
279 * it comes to those bits that enable/disable traps.
280 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000281 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600282 HCRX_EL2_INIT_VAL);
283 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500284
285 if (is_feat_fgt_supported()) {
286 /*
287 * Initialize HFG*_EL2 registers with a default value so legacy
288 * systems unaware of FEAT_FGT do not get trapped due to their lack
289 * of initialization for this feature.
290 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000291 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500292 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000293 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500294 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000295 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500296 HFGWTR_EL2_INIT_VAL);
297 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100298#else
299 /* Initialize EL1 context registers */
300 setup_el1_context(ctx, ep);
301#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000302
303 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600304}
305
Achin Gupta7aea9082014-02-01 07:51:28 +0000306/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600307 * The following function performs initialization of the cpu_context 'ctx'
308 * for first use that is common to all security states, and sets the
309 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100310 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000311 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100312 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100313 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600314static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000316 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100317 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100318 el3_state_t *state;
319 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100320
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100321 state = get_el3state_ctx(ctx);
322
Andrew Thoelke4e126072014-06-04 21:10:52 +0100323 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000324 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100325
326 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100327 * The lower-EL context is zeroed so that no stale values leak to a world.
328 * It is assumed that an all-zero lower-EL context is good enough for it
329 * to boot correctly. However, there are very few registers where this
330 * is not true and some values need to be recreated.
331 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100332#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100333 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
334
335 /*
336 * These bits are set in the gicv3 driver. Losing them (especially the
337 * SRE bit) is problematic for all worlds. Henceforth recreate them.
338 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000339 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100340 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000341 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100342
343 /*
344 * The actlr_el2 register can be initialized in platform's reset handler
345 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
346 */
347 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100348#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100349
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100350 /* Start with a clean SCR_EL3 copy as all relevant values are set */
351 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500352
David Cunadofee86532017-04-13 22:38:29 +0100353 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100354 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
355 * EL2, EL1 and EL0 are not trapped to EL3.
356 *
357 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
358 * EL2, EL1 and EL0 are not trapped to EL3.
359 *
360 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
361 * both Security states and both Execution states.
362 *
363 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
364 * Non-secure memory.
365 */
366 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
367
368 scr_el3 |= SCR_SIF_BIT;
369
370 /*
David Cunadofee86532017-04-13 22:38:29 +0100371 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
372 * Exception level as specified by SPSR.
373 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500374 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100375 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500376 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600377
David Cunadofee86532017-04-13 22:38:29 +0100378 /*
379 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500380 * Secure timer registers to EL3, from AArch64 state only, if specified
381 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
382 * bit always behaves as 1 (i.e. secure physical timer register access
383 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100384 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500385 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100386 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500387 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100388
johpow01f91e59f2021-08-04 19:38:18 -0500389 /*
390 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
391 * SCR_EL3.HXEn.
392 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000393 if (is_feat_hcx_supported()) {
394 scr_el3 |= SCR_HXEn_BIT;
395 }
johpow01f91e59f2021-08-04 19:38:18 -0500396
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400397 /*
398 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
399 * registers are trapped to EL3.
400 */
401#if ENABLE_FEAT_RNG_TRAP
402 scr_el3 |= SCR_TRNDR_BIT;
403#endif
404
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000405#if FAULT_INJECTION_SUPPORT
406 /* Enable fault injection from lower ELs */
407 scr_el3 |= SCR_FIEN_BIT;
408#endif
409
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100410#if CTX_INCLUDE_PAUTH_REGS
411 /*
412 * Enable Pointer Authentication globally for all the worlds.
413 *
414 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
415 * other than EL3
416 *
417 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
418 * than EL3
419 */
420 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
421#endif /* CTX_INCLUDE_PAUTH_REGS */
422
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000423 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000424 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
425 */
426 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
427 scr_el3 |= SCR_TCR2EN_BIT;
428 }
429
430 /*
Mark Brown293a6612023-03-14 20:48:43 +0000431 * SCR_EL3.PIEN: Enable permission indirection and overlay
432 * registers for AArch64 if present.
433 */
434 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
435 scr_el3 |= SCR_PIEN_BIT;
436 }
437
438 /*
Mark Brown326f2952023-03-14 21:33:04 +0000439 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
440 */
441 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
442 scr_el3 |= SCR_GCSEn_BIT;
443 }
444
445 /*
David Cunadofee86532017-04-13 22:38:29 +0100446 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
447 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
448 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500449 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
450 * same conditions as HVC instructions and when the processor supports
451 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500452 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
453 * CNTPOFF_EL2 register under the same conditions as HVC instructions
454 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100455 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000456 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
457 || ((GET_RW(ep->spsr) != MODE_RW_64)
458 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100459 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500460
Andre Przywarae8920f62022-11-10 14:28:01 +0000461 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500462 scr_el3 |= SCR_FGTEN_BIT;
463 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500464
Andre Przywarac3464182022-11-17 17:30:43 +0000465 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500466 scr_el3 |= SCR_ECVEN_BIT;
467 }
David Cunadofee86532017-04-13 22:38:29 +0100468 }
469
johpow013e24c162020-04-22 14:05:13 -0500470 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000471 if (is_feat_twed_supported()) {
472 /* Set delay in SCR_EL3 */
473 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
474 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
475 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500476
Andre Przywara0cf77402023-01-27 12:25:49 +0000477 /* Enable WFE delay */
478 scr_el3 |= SCR_TWEDEn_BIT;
479 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100480
481#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
482 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
483 if (is_feat_sel2_supported()) {
484 scr_el3 |= SCR_EEL2_BIT;
485 }
486#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500487
David Cunadofee86532017-04-13 22:38:29 +0100488 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100489 * Populate EL3 state so that we've the right context
490 * before doing ERET
491 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100492 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
493 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
494 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
495
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100496 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
497 mdcr_el3 = MDCR_EL3_RESET_VAL;
498
499 /* ---------------------------------------------------------------------
500 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
501 * Some fields are architecturally UNKNOWN on reset.
502 *
503 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
504 * Debug exceptions, other than Breakpoint Instruction exceptions, are
505 * disabled from all ELs in Secure state.
506 *
507 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
508 * privileged debug from S-EL1.
509 *
510 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
511 * access to the powerdown debug registers do not trap to EL3.
512 *
513 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
514 * debug registers, other than those registers that are controlled by
515 * MDCR_EL3.TDOSA.
516 */
517 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
518 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
519 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
520
521 /*
522 * Configure MDCR_EL3 register as applicable for each world
523 * (NS/Secure/Realm) context.
524 */
525 manage_extensions_common(ctx);
526
Andrew Thoelke4e126072014-06-04 21:10:52 +0100527 /*
528 * Store the X0-X7 value from the entrypoint into the context
529 * Use memcpy as we are in control of the layout of the structures
530 */
531 gp_regs = get_gpregs_ctx(ctx);
532 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
533}
534
535/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600536 * Context management library initialization routine. This library is used by
537 * runtime services to share pointers to 'cpu_context' structures for secure
538 * non-secure and realm states. Management of the structures and their associated
539 * memory is not done by the context management library e.g. the PSCI service
540 * manages the cpu context used for entry from and exit to the non-secure state.
541 * The Secure payload dispatcher service manages the context(s) corresponding to
542 * the secure state. It also uses this library to get access to the non-secure
543 * state cpu context pointers.
544 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
545 * which will be used for programming an entry into a lower EL. The same context
546 * will be used to save state upon exception entry from that EL.
547 ******************************************************************************/
548void __init cm_init(void)
549{
550 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100551 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600552 * that will be done when the BSS is zeroed out.
553 */
554}
555
556/*******************************************************************************
557 * This is the high-level function used to initialize the cpu_context 'ctx' for
558 * first use. It performs initializations that are common to all security states
559 * and initializations specific to the security state specified in 'ep'
560 ******************************************************************************/
561void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
562{
563 unsigned int security_state;
564
565 assert(ctx != NULL);
566
567 /*
568 * Perform initializations that are common
569 * to all security states
570 */
571 setup_context_common(ctx, ep);
572
573 security_state = GET_SECURITY_STATE(ep->h.attr);
574
575 /* Perform security state specific initializations */
576 switch (security_state) {
577 case SECURE:
578 setup_secure_context(ctx, ep);
579 break;
580#if ENABLE_RME
581 case REALM:
582 setup_realm_context(ctx, ep);
583 break;
584#endif
585 case NON_SECURE:
586 setup_ns_context(ctx, ep);
587 break;
588 default:
589 ERROR("Invalid security state\n");
590 panic();
591 break;
592 }
593}
594
595/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000596 * Enable architecture extensions for EL3 execution. This function only updates
597 * registers in-place which are expected to either never change or be
598 * overwritten by el3_exit.
599 ******************************************************************************/
600#if IMAGE_BL31
601void cm_manage_extensions_el3(void)
602{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100603 if (is_feat_amu_supported()) {
604 amu_init_el3();
605 }
606
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000607 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000608 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000609 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100610
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000611 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000612}
613#endif /* IMAGE_BL31 */
614
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000615/******************************************************************************
616 * Function to initialise the registers with the RESET values in the context
617 * memory, which are maintained per world.
618 ******************************************************************************/
619#if IMAGE_BL31
620void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
621{
622 /*
623 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
624 *
625 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
626 * by Advanced SIMD, floating-point or SVE instructions (if
627 * implemented) do not trap to EL3.
628 *
629 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
630 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
631 */
632 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600633
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000634 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600635
636 /*
637 * Initialize MPAM3_EL3 to its default reset value
638 *
639 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
640 * all lower ELn MPAM3_EL3 register access to, trap to EL3
641 */
642
643 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000644}
645#endif /* IMAGE_BL31 */
646
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000647/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100648 * Initialise per_world_context for Non-Secure world.
649 * This function enables the architecture extensions, which have same value
650 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000651 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000652#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100653void manage_extensions_nonsecure_per_world(void)
654{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000655 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
656
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100657 if (is_feat_sme_supported()) {
658 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100659 }
660
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000661 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100662 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
663 }
664
665 if (is_feat_amu_supported()) {
666 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
667 }
668
669 if (is_feat_sys_reg_trace_supported()) {
670 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000671 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600672
673 if (is_feat_mpam_supported()) {
674 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
675 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100676}
677#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000678
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100679/*******************************************************************************
680 * Initialise per_world_context for Secure world.
681 * This function enables the architecture extensions, which have same value
682 * across the cores for the secure world.
683 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100684static void manage_extensions_secure_per_world(void)
685{
686#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000687 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
688
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000689 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100690
691 if (ENABLE_SME_FOR_SWD) {
692 /*
693 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
694 * SME, SVE, and FPU/SIMD context properly managed.
695 */
696 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
697 } else {
698 /*
699 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
700 * world can safely use the associated registers.
701 */
702 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
703 }
704 }
705 if (is_feat_sve_supported()) {
706 if (ENABLE_SVE_FOR_SWD) {
707 /*
708 * Enable SVE and FPU in secure context, SPM must ensure
709 * that the SVE and FPU register contexts are properly managed.
710 */
711 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
712 } else {
713 /*
714 * Disable SVE and FPU in secure context so non-secure world
715 * can safely use them.
716 */
717 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
718 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000719 }
720
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100721 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000722 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100723 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000724 }
725
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100726 has_secure_perworld_init = true;
727#endif /* IMAGE_BL31 */
728}
729
730/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100731 * Enable architecture extensions on first entry to Non-secure world only
732 * and disable for secure world.
733 *
734 * NOTE: Arch features which have been provided with the capability of getting
735 * enabled only for non-secure world and being disabled for secure world are
736 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
737 ******************************************************************************/
738static void manage_extensions_common(cpu_context_t *ctx)
739{
740#if IMAGE_BL31
741 if (is_feat_spe_supported()) {
742 /*
743 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
744 */
745 spe_enable(ctx);
746 }
747
748 if (is_feat_trbe_supported()) {
749 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100750 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100751 * Realm state.
752 */
753 trbe_enable(ctx);
754 }
755
756 if (is_feat_trf_supported()) {
757 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100758 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100759 */
760 trf_enable(ctx);
761 }
762
763 if (is_feat_brbe_supported()) {
764 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100765 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100766 */
767 brbe_enable(ctx);
768 }
769#endif /* IMAGE_BL31 */
770}
771
772/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100773 * Enable architecture extensions on first entry to Non-secure world.
774 ******************************************************************************/
775static void manage_extensions_nonsecure(cpu_context_t *ctx)
776{
777#if IMAGE_BL31
778 if (is_feat_amu_supported()) {
779 amu_enable(ctx);
780 }
781
782 if (is_feat_sme_supported()) {
783 sme_enable(ctx);
784 }
785
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500786 if (is_feat_fgt2_supported()) {
787 fgt2_enable(ctx);
788 }
789
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500790 if (is_feat_debugv8p9_supported()) {
791 debugv8p9_extended_bp_wp_enable(ctx);
792 }
793
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000794 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000795#endif /* IMAGE_BL31 */
796}
797
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000798/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
799static __unused void enable_pauth_el2(void)
800{
801 u_register_t hcr_el2 = read_hcr_el2();
802 /*
803 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
804 * accessing key registers or using pointer authentication instructions
805 * from lower ELs.
806 */
807 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
808
809 write_hcr_el2(hcr_el2);
810}
811
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500812#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000813/*******************************************************************************
814 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
815 * world when EL2 is empty and unused.
816 ******************************************************************************/
817static void manage_extensions_nonsecure_el2_unused(void)
818{
819#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000820 if (is_feat_spe_supported()) {
821 spe_init_el2_unused();
822 }
823
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100824 if (is_feat_amu_supported()) {
825 amu_init_el2_unused();
826 }
827
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000828 if (is_feat_mpam_supported()) {
829 mpam_init_el2_unused();
830 }
831
832 if (is_feat_trbe_supported()) {
833 trbe_init_el2_unused();
834 }
835
836 if (is_feat_sys_reg_trace_supported()) {
837 sys_reg_trace_init_el2_unused();
838 }
839
840 if (is_feat_trf_supported()) {
841 trf_init_el2_unused();
842 }
843
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000844 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000845
846 if (is_feat_sve_supported()) {
847 sve_init_el2_unused();
848 }
849
850 if (is_feat_sme_supported()) {
851 sme_init_el2_unused();
852 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000853
854#if ENABLE_PAUTH
855 enable_pauth_el2();
856#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000857#endif /* IMAGE_BL31 */
858}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500859#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000860
861/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100862 * Enable architecture extensions on first entry to Secure world.
863 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500864static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100865{
866#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000867 if (is_feat_sme_supported()) {
868 if (ENABLE_SME_FOR_SWD) {
869 /*
870 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
871 * must ensure SME, SVE, and FPU/SIMD context properly managed.
872 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000873 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000874 sme_enable(ctx);
875 } else {
876 /*
877 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
878 * world can safely use the associated registers.
879 */
880 sme_disable(ctx);
881 }
882 }
johpow019baade32021-07-08 14:14:00 -0500883#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100884}
885
Chris Kay564c2862024-02-06 15:43:40 +0000886#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100887/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100888 * The following function initializes the cpu_context for a CPU specified by
889 * its `cpu_idx` for first use, and sets the initial entrypoint state as
890 * specified by the entry_point_info structure.
891 ******************************************************************************/
892void cm_init_context_by_index(unsigned int cpu_idx,
893 const entry_point_info_t *ep)
894{
895 cpu_context_t *ctx;
896 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100897 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100898}
Chris Kay564c2862024-02-06 15:43:40 +0000899#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100900
901/*******************************************************************************
902 * The following function initializes the cpu_context for the current CPU
903 * for first use, and sets the initial entrypoint state as specified by the
904 * entry_point_info structure.
905 ******************************************************************************/
906void cm_init_my_context(const entry_point_info_t *ep)
907{
908 cpu_context_t *ctx;
909 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100910 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100911}
912
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000913/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500914static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000915{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500916#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000917 u_register_t hcr_el2 = HCR_RESET_VAL;
918 u_register_t mdcr_el2;
919 u_register_t scr_el3;
920
921 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
922
923 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
924 if ((scr_el3 & SCR_RW_BIT) != 0U) {
925 hcr_el2 |= HCR_RW_BIT;
926 }
927
928 write_hcr_el2(hcr_el2);
929
930 /*
931 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
932 * All fields have architecturally UNKNOWN reset values.
933 */
934 write_cptr_el2(CPTR_EL2_RESET_VAL);
935
936 /*
937 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
938 * reset and are set to zero except for field(s) listed below.
939 *
940 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
941 * Non-secure EL0 and EL1 accesses to the physical timer registers.
942 *
943 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
944 * Non-secure EL0 and EL1 accesses to the physical counter registers.
945 */
946 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
947
948 /*
949 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
950 * UNKNOWN value.
951 */
952 write_cntvoff_el2(0);
953
954 /*
955 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
956 * respectively.
957 */
958 write_vpidr_el2(read_midr_el1());
959 write_vmpidr_el2(read_mpidr_el1());
960
961 /*
962 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
963 *
964 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
965 * translation is disabled, cache maintenance operations depend on the
966 * VMID.
967 *
968 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
969 * disabled.
970 */
971 write_vttbr_el2(VTTBR_RESET_VAL &
972 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
973 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
974
975 /*
976 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
977 * Some fields are architecturally UNKNOWN on reset.
978 *
979 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
980 * register accesses to the Debug ROM registers are not trapped to EL2.
981 *
982 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
983 * accesses to the powerdown debug registers are not trapped to EL2.
984 *
985 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
986 * debug registers do not trap to EL2.
987 *
988 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
989 * EL2.
990 */
991 mdcr_el2 = MDCR_EL2_RESET_VAL &
992 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
993 MDCR_EL2_TDE_BIT);
994
995 write_mdcr_el2(mdcr_el2);
996
997 /*
998 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
999 *
1000 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1001 * EL1 accesses to System registers do not trap to EL2.
1002 */
1003 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1004
1005 /*
1006 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1007 * reset.
1008 *
1009 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1010 * and prevent timer interrupts.
1011 */
1012 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1013
1014 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001015#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001016}
1017
Soby Mathewb0082d22015-04-09 13:40:55 +01001018/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001019 * Prepare the CPU system registers for first entry into realm, secure, or
1020 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001021 *
1022 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1023 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1024 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1025 * For all entries, the EL1 registers are initialized from the cpu_context
1026 ******************************************************************************/
1027void cm_prepare_el3_exit(uint32_t security_state)
1028{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001029 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001030 cpu_context_t *ctx = cm_get_context(security_state);
1031
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001032 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001033
1034 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001035 uint64_t el2_implemented = el_implemented(2);
1036
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001037 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001038 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001039
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001040 if (el2_implemented != EL_IMPL_NONE) {
1041
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001042 /*
1043 * If context is not being used for EL2, initialize
1044 * HCRX_EL2 with its init value here.
1045 */
1046 if (is_feat_hcx_supported()) {
1047 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1048 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001049
1050 /*
1051 * Initialize Fine-grained trap registers introduced
1052 * by FEAT_FGT so all traps are initially disabled when
1053 * switching to EL2 or a lower EL, preventing undesired
1054 * behavior.
1055 */
1056 if (is_feat_fgt_supported()) {
1057 /*
1058 * Initialize HFG*_EL2 registers with a default
1059 * value so legacy systems unaware of FEAT_FGT
1060 * do not get trapped due to their lack of
1061 * initialization for this feature.
1062 */
1063 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1064 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1065 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1066 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001067
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001068 /* Condition to ensure EL2 is being used. */
1069 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001070 /* Initialize SCTLR_EL2 register with reset value. */
1071 sctlr_el2 = SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +00001072#if ERRATA_A75_764081
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001073 /*
1074 * If workaround of errata 764081 for Cortex-A75
1075 * is used then set SCTLR_EL2.IESB to enable
1076 * Implicit Error Synchronization Barrier.
1077 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001078 sctlr_el2 |= SCTLR_IESB_BIT;
1079#endif
1080 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001081 } else {
1082 /*
1083 * (scr_el3 & SCR_HCE_BIT==0)
1084 * EL2 implemented but unused.
1085 */
1086 init_nonsecure_el2_unused(ctx);
1087 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001088 }
1089 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001090#if (!CTX_INCLUDE_EL2_REGS)
1091 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001092 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001093#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001094 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001095}
1096
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001097#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001098
1099static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1100{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001101 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001102 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001103 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001104 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001105 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1106 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1107 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1108 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001109}
1110
1111static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1112{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001113 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001114 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001115 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001116 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001117 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1118 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1119 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1120 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001121}
1122
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001123static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1124{
1125 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1126 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1127 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1128 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1129 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1130}
1131
1132static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1133{
1134 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1135 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1136 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1137 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1138 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1139}
1140
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001141static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001142{
1143 u_register_t mpam_idr = read_mpamidr_el1();
1144
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001145 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001146
1147 /*
1148 * The context registers that we intend to save would be part of the
1149 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1150 */
1151 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1152 return;
1153 }
1154
1155 /*
1156 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1157 * MPAMIDR_HAS_HCR_BIT == 1.
1158 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001159 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1160 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1161 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001162
1163 /*
1164 * The number of MPAMVPM registers is implementation defined, their
1165 * number is stored in the MPAMIDR_EL1 register.
1166 */
1167 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1168 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001169 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001170 __fallthrough;
1171 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001172 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001173 __fallthrough;
1174 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001175 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001176 __fallthrough;
1177 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001178 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001179 __fallthrough;
1180 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001181 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001182 __fallthrough;
1183 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001184 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001185 __fallthrough;
1186 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001187 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001188 break;
1189 }
1190}
1191
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001192static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001193{
1194 u_register_t mpam_idr = read_mpamidr_el1();
1195
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001196 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001197
1198 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1199 return;
1200 }
1201
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001202 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1203 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1204 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001205
1206 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1207 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001208 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001209 __fallthrough;
1210 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001211 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001212 __fallthrough;
1213 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001214 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001215 __fallthrough;
1216 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001217 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001218 __fallthrough;
1219 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001220 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001221 __fallthrough;
1222 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001223 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001224 __fallthrough;
1225 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001226 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001227 break;
1228 }
1229}
1230
Manish Pandey238262f2024-02-05 21:40:21 +00001231/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001232 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001233 * ICH_AP0R<n>_EL2
1234 * ICH_AP1R<n>_EL2
1235 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001236 *
1237 * NOTE: For a system with S-EL2 present but not enabled, accessing
1238 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1239 * SCR_EL3.NS = 1 before accessing this register.
1240 * ---------------------------------------------------------------------------
1241 */
1242static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1243{
1244#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001245 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001246#else
1247 u_register_t scr_el3 = read_scr_el3();
1248 write_scr_el3(scr_el3 | SCR_NS_BIT);
1249 isb();
1250
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001251 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001252
1253 write_scr_el3(scr_el3);
1254 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001255#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001256 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1257 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001258}
1259
1260static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1261{
1262#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001263 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001264#else
1265 u_register_t scr_el3 = read_scr_el3();
1266 write_scr_el3(scr_el3 | SCR_NS_BIT);
1267 isb();
1268
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001269 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001270
1271 write_scr_el3(scr_el3);
1272 isb();
1273#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001274 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1275 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001276}
1277
1278/* -----------------------------------------------------
1279 * The following registers are not added:
1280 * AMEVCNTVOFF0<n>_EL2
1281 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001282 * -----------------------------------------------------
1283 */
1284static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1285{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001286 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1287 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1288 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1289 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1290 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1291 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1292 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001293 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001294 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001295 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001296 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1297 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1298 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1299 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1300 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1301 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1302 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1303 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1304 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1305 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1306 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1307 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1308 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1309 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1310 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1311 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1312 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1313 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1314 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1315 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001316}
1317
1318static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1319{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001320 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1321 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1322 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1323 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1324 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1325 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1326 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001327 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001328 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001329 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001330 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1331 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1332 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1333 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1334 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1335 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1336 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1337 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1338 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1339 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1340 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1341 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1342 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1343 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1344 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1345 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1346 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1347 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1348 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1349 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001350}
1351
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001352/*******************************************************************************
1353 * Save EL2 sysreg context
1354 ******************************************************************************/
1355void cm_el2_sysregs_context_save(uint32_t security_state)
1356{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001357 cpu_context_t *ctx;
1358 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001359
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001360 ctx = cm_get_context(security_state);
1361 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001362
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001363 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001364
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001365 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001366 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001367
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001368 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001369 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001370 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001371
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001372 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001373 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001374 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001375
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001376 if (is_feat_fgt_supported()) {
1377 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1378 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001379
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001380 if (is_feat_fgt2_supported()) {
1381 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1382 }
1383
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001384 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001385 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001386 }
Andre Przywarac3464182022-11-17 17:30:43 +00001387
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001388 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001389 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1390 read_contextidr_el2());
1391 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001392 }
Andre Przywara870627e2023-01-27 12:25:49 +00001393
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001394 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001395 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1396 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001397 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001398
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001399 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001400 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001401 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001402
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001403 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001404 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001405 }
Andre Przywara902c9022022-11-17 17:30:43 +00001406
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001407 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001408 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1409 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001410 }
Andre Przywara902c9022022-11-17 17:30:43 +00001411
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001412 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001413 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001414 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001415
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001416 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001417 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001418 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001419
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001420 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001421 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1422 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001423 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001424
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001425 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001426 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001427 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001428
1429 if (is_feat_s2pie_supported()) {
1430 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1431 }
1432
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001433 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001434 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1435 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001436 }
1437}
1438
1439/*******************************************************************************
1440 * Restore EL2 sysreg context
1441 ******************************************************************************/
1442void cm_el2_sysregs_context_restore(uint32_t security_state)
1443{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001444 cpu_context_t *ctx;
1445 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001446
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001447 ctx = cm_get_context(security_state);
1448 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001449
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001450 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001451
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001452 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001453 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001454
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001455 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001456 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001457 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001458
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001459 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001460 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001461 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001462
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001463 if (is_feat_fgt_supported()) {
1464 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1465 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001466
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001467 if (is_feat_fgt2_supported()) {
1468 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1469 }
1470
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001471 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001472 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001473 }
Andre Przywarac3464182022-11-17 17:30:43 +00001474
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001475 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001476 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1477 contextidr_el2));
1478 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001479 }
Andre Przywara870627e2023-01-27 12:25:49 +00001480
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001481 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001482 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1483 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001484 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001485
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001486 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001487 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001488 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001489
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001490 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001491 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 }
Andre Przywara902c9022022-11-17 17:30:43 +00001493
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001495 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1496 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001497 }
Andre Przywara902c9022022-11-17 17:30:43 +00001498
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001499 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001500 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001501 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001502
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001503 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001504 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001506
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1509 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001510 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001511
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001512 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001513 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001514 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001515
1516 if (is_feat_s2pie_supported()) {
1517 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1518 }
1519
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001521 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1522 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001523 }
1524}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001525#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001526
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001527#if IMAGE_BL31
1528/*********************************************************************************
1529* This function allows Architecture features asymmetry among cores.
1530* TF-A assumes that all the cores in the platform has architecture feature parity
1531* and hence the context is setup on different core (e.g. primary sets up the
1532* context for secondary cores).This assumption may not be true for systems where
1533* cores are not conforming to same Arch version or there is CPU Erratum which
1534* requires certain feature to be be disabled only on a given core.
1535*
1536* This function is called on secondary cores to override any disparity in context
1537* setup by primary, this would be called during warmboot path.
1538*********************************************************************************/
1539void cm_handle_asymmetric_features(void)
1540{
Manish Pandey929e6962024-07-18 16:27:13 +01001541#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1542 cpu_context_t *spe_ctx = cm_get_context(NON_SECURE);
1543
1544 assert(spe_ctx != NULL);
1545
1546 if (is_feat_spe_supported()) {
1547 spe_enable(spe_ctx);
1548 } else {
1549 spe_disable(spe_ctx);
1550 }
1551#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001552#if ERRATA_A520_2938996 || ERRATA_X4_2726228
1553 cpu_context_t *trbe_ctx = cm_get_context(NON_SECURE);
1554
1555 assert(trbe_ctx != NULL);
1556
1557 if (check_if_affected_core() == ERRATA_APPLIES) {
1558 if (is_feat_trbe_supported()) {
1559 trbe_disable(trbe_ctx);
1560 }
1561 }
1562#endif
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001563}
1564#endif
1565
Andrew Thoelke4e126072014-06-04 21:10:52 +01001566/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001567 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1568 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1569 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1570 * cm_prepare_el3_exit function.
1571 ******************************************************************************/
1572void cm_prepare_el3_exit_ns(void)
1573{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001574#if IMAGE_BL31
1575 /*
1576 * Check and handle Architecture feature asymmetry among cores.
1577 *
1578 * In warmboot path secondary cores context is initialized on core which
1579 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1580 * it in this function call.
1581 * For Symmetric cores this is an empty function.
1582 */
1583 cm_handle_asymmetric_features();
1584#endif
1585
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001586#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001587#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001588 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1589 assert(ctx != NULL);
1590
Zelalem Aweke20126002022-04-08 16:48:05 -05001591 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001592 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001593 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1594 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001595#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001596
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001597 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001598 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001599 cm_set_next_eret_context(NON_SECURE);
1600#else
1601 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001602#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001603}
1604
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001605#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1606/*******************************************************************************
1607 * The next set of six functions are used by runtime services to save and restore
1608 * EL1 context on the 'cpu_context' structure for the specified security state.
1609 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001610static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1611{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001612 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1613 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001614
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001615#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001616 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1617 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001618#endif /* (!ERRATA_SPECULATIVE_AT) */
1619
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001620 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1621 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1622 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1623 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1624 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1625 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1626 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1627 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1628 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1629 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1630 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1631 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1632 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1633 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1634 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1635 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1636 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1637 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1638 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1639 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001640
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001641 if (CTX_INCLUDE_AARCH32_REGS) {
1642 /* Save Aarch32 registers */
1643 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1644 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1645 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1646 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1647 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1648 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1649 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001650
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001651 if (NS_TIMER_SWITCH) {
1652 /* Save NS Timer registers */
1653 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1654 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1655 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1656 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1657 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1658 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001659
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001660 if (is_feat_mte2_supported()) {
1661 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1662 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1663 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1664 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1665 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001666
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001667 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001668 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001669 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001670
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001671 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001672 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1673 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001674 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001675
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001676 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001677 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001678 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001679
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001680 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001681 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001682 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001683
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001684 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001685 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001686 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001687
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001688 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001689 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001690 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001691
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001692 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001693 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1694 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001695 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001696
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001697 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001698 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1699 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1700 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1701 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001702 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001703}
1704
1705static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1706{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001707 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1708 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001709
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001710#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001711 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1712 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001713#endif /* (!ERRATA_SPECULATIVE_AT) */
1714
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001715 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1716 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1717 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1718 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1719 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1720 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1721 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1722 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1723 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1724 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1725 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1726 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1727 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1728 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1729 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1730 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1731 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1732 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1733 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1734 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001735
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001736 if (CTX_INCLUDE_AARCH32_REGS) {
1737 /* Restore Aarch32 registers */
1738 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1739 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1740 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1741 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1742 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1743 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1744 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001745
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001746 if (NS_TIMER_SWITCH) {
1747 /* Restore NS Timer registers */
1748 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1749 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1750 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1751 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1752 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1753 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001754
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001755 if (is_feat_mte2_supported()) {
1756 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1757 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1758 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1759 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1760 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001761
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001762 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001763 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001764 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001765
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001766 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001767 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1768 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001769 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001770
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001771 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001772 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001773 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001774
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001775 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001776 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001777 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001778
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001779 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001780 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001781 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001782
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001783 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001784 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001785 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001786
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001787 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001788 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1789 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001790 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001791
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001792 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001793 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1794 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1795 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1796 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001797 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001798}
1799
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001800/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001801 * The next couple of functions are used by runtime services to save and restore
1802 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001803 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001804void cm_el1_sysregs_context_save(uint32_t security_state)
1805{
Dan Handleye2712bc2014-04-10 15:37:22 +01001806 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001807
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001808 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001809 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001810
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001811 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001812
1813#if IMAGE_BL31
1814 if (security_state == SECURE)
1815 PUBLISH_EVENT(cm_exited_secure_world);
1816 else
1817 PUBLISH_EVENT(cm_exited_normal_world);
1818#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001819}
1820
1821void cm_el1_sysregs_context_restore(uint32_t security_state)
1822{
Dan Handleye2712bc2014-04-10 15:37:22 +01001823 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001824
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001825 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001826 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001827
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001828 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001829
1830#if IMAGE_BL31
1831 if (security_state == SECURE)
1832 PUBLISH_EVENT(cm_entering_secure_world);
1833 else
1834 PUBLISH_EVENT(cm_entering_normal_world);
1835#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001836}
1837
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001838#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1839
Achin Gupta7aea9082014-02-01 07:51:28 +00001840/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001841 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1842 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001843 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001844void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001845{
Dan Handleye2712bc2014-04-10 15:37:22 +01001846 cpu_context_t *ctx;
1847 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001848
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001849 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001850 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001851
Andrew Thoelke4e126072014-06-04 21:10:52 +01001852 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001853 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001854 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001855}
1856
1857/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001858 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1859 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001860 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001861void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001862 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001863{
Dan Handleye2712bc2014-04-10 15:37:22 +01001864 cpu_context_t *ctx;
1865 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001866
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001867 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001868 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001869
1870 /* Populate EL3 state so that ERET jumps to the correct entry */
1871 state = get_el3state_ctx(ctx);
1872 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001873 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001874}
1875
1876/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001877 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1878 * pertaining to the given security state using the value and bit position
1879 * specified in the parameters. It preserves all other bits.
1880 ******************************************************************************/
1881void cm_write_scr_el3_bit(uint32_t security_state,
1882 uint32_t bit_pos,
1883 uint32_t value)
1884{
1885 cpu_context_t *ctx;
1886 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001887 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001888
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001889 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001890 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001891
1892 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001893 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001894
1895 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001896 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001897
1898 /*
1899 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1900 * and set it to its new value.
1901 */
1902 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001903 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001904 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001905 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001906 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1907}
1908
1909/*******************************************************************************
1910 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1911 * given security state.
1912 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001913u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001914{
1915 cpu_context_t *ctx;
1916 el3_state_t *state;
1917
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001918 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001919 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001920
1921 /* Populate EL3 state so that ERET jumps to the correct entry */
1922 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001923 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001924}
1925
1926/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001927 * This function is used to program the context that's used for exception
1928 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1929 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001930 ******************************************************************************/
1931void cm_set_next_eret_context(uint32_t security_state)
1932{
Dan Handleye2712bc2014-04-10 15:37:22 +01001933 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001934
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001935 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001936 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001937
Andrew Thoelke4e126072014-06-04 21:10:52 +01001938 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001939}