blob: d8d19de5874d43cc9df25a97a165553b364ecba0 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkheeba13bd2022-01-08 23:08:02 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas2ca18d92018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Manish V Badarkheb24c6372021-01-24 03:26:50 +000051#if FVP_GICR_REGION_PROTECTION
52#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
53 BASE_GICD_SIZE, \
54 MT_DEVICE | MT_RW | MT_SECURE)
55
56/* Map all core's redistributor memory as read-only. After boots up,
57 * per-core map its redistributor memory as read-write */
58#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
59 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
60 MT_DEVICE | MT_RO | MT_SECURE)
61#endif /* FVP_GICR_REGION_PROTECTION */
62
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010063/*
64 * Need to be mapped with write permissions in order to set a new non-volatile
65 * counter value.
66 */
Juan Castillo31a68f02015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010069 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010070
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010072 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010073 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
74 * of mapping it.
Jon Medhurstb1eb0932014-02-26 16:27:53 +000075 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090076#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Manish V Badarkhe76bf27b2021-06-16 16:50:43 +010079 V2M_MAP_FLASH0_RO,
Dan Handley2b6b5742015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010081 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000082#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +010083 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000084#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010085#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010086 /* To access the Root of Trust Public Key registers. */
87 MAP_DEVICE2,
88 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010089 ARM_MAP_NS_DRAM1,
90#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010091 {0}
92};
93#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090094#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000095const mmap_region_t plat_arm_mmap[] = {
96 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010097 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000098 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010099 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000100#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100101 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000102#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000103 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700104#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +0100105 ARM_MAP_DRAM2,
106#endif
Achin Guptae97351d2019-10-11 15:15:19 +0100107#if defined(SPD_spmd)
108 ARM_MAP_TRUSTED_DRAM,
109#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500110#if ENABLE_RME
111 ARM_MAP_RMM_DRAM,
112 ARM_MAP_GPT_L1_DRAM,
113#endif /* ENABLE_RME */
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100114#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +0000115 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100116#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100117#if TRUSTED_BOARD_BOOT
118 /* To access the Root of Trust Public Key registers. */
119 MAP_DEVICE2,
John Tsichritzisc34341a2018-07-30 13:41:52 +0100120#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000121
122#if CRYPTO_SUPPORT && !BL2_AT_EL3
123 /*
124 * To access shared the Mbed TLS heap while booting the
125 * system with Crypto support
126 */
127 ARM_MAP_BL1_RW,
128#endif /* CRYPTO_SUPPORT && !BL2_AT_EL3 */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000129#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000130 ARM_SP_IMAGE_MMAP,
131#endif
David Wang0ba499f2016-03-07 11:02:57 +0800132#if ARM_BL31_IN_DRAM
133 ARM_MAP_BL31_SEC_DRAM,
134#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200135#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100136 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200137 ARM_OPTEE_PAGEABLE_LOAD_MEM,
138#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100139 {0}
140};
141#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900142#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100143const mmap_region_t plat_arm_mmap[] = {
144 MAP_DEVICE0,
145 V2M_MAP_IOFPGA,
146 {0}
147};
148#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900149#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000150const mmap_region_t plat_arm_mmap[] = {
151 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100152#if USE_DEBUGFS
153 /* Required by devfip, can be removed if devfip is not used */
154 V2M_MAP_FLASH0_RW,
155#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100156 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000157 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100158 MAP_DEVICE0,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000159#if FVP_GICR_REGION_PROTECTION
160 MAP_GICD_MEM,
161 MAP_GICR_MEM,
162#else
Soby Mathewb08bc042014-09-03 17:48:44 +0100163 MAP_DEVICE1,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000164#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100165 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000166#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000167 ARM_SPM_BUF_EL3_MMAP,
168#endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600169 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500170 ARM_DTB_DRAM_NS,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500171#if ENABLE_RME
172 ARM_MAP_GPT_L1_DRAM,
173#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000174 {0}
175};
176
Paul Beesleyfe975b42019-09-16 11:29:03 +0000177#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000178const mmap_region_t plat_arm_secure_partition_mmap[] = {
179 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100180 MAP_REGION_FLAT(DEVICE0_BASE, \
181 DEVICE0_SIZE, \
182 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000183 ARM_SP_IMAGE_MMAP,
184 ARM_SP_IMAGE_NS_BUF_MMAP,
185 ARM_SP_IMAGE_RW_MMAP,
186 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100187 {0}
188};
189#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000190#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900191#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000192const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700193#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100194 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000195 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100196#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000197 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100198 MAP_DEVICE0,
199 MAP_DEVICE1,
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600200 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500201 ARM_DTB_DRAM_NS,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000202 {0}
203};
Soby Mathewb08bc042014-09-03 17:48:44 +0100204#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000205
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500206#ifdef IMAGE_RMM
207const mmap_region_t plat_arm_mmap[] = {
208 V2M_MAP_IOFPGA,
209 MAP_DEVICE0,
210 MAP_DEVICE1,
211 {0}
212};
213#endif
214
Dan Handley2b6b5742015-03-19 19:17:53 +0000215ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000216
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100217#if FVP_INTERCONNECT_DRIVER != FVP_CCN
218static const int fvp_cci400_map[] = {
219 PLAT_FVP_CCI400_CLUS0_SL_PORT,
220 PLAT_FVP_CCI400_CLUS1_SL_PORT,
221};
222
223static const int fvp_cci5xx_map[] = {
224 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
225 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
226};
227
228static unsigned int get_interconnect_master(void)
229{
230 unsigned int master;
231 u_register_t mpidr;
232
233 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000234 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100235 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
236
237 assert(master < FVP_CLUSTER_COUNT);
238 return master;
239}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000240#endif
241
Paul Beesleyfe975b42019-09-16 11:29:03 +0000242#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000243/*
244 * Boot information passed to a secure partition during initialisation. Linear
245 * indices in MP information will be filled at runtime.
246 */
Paul Beesley45f40282019-10-15 10:57:42 +0000247static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000248 [0] = {0x80000000, 0},
249 [1] = {0x80000001, 0},
250 [2] = {0x80000002, 0},
251 [3] = {0x80000003, 0},
252 [4] = {0x80000100, 0},
253 [5] = {0x80000101, 0},
254 [6] = {0x80000102, 0},
255 [7] = {0x80000103, 0},
256};
257
Paul Beesley45f40282019-10-15 10:57:42 +0000258const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000259 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
260 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000261 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000262 .h.attr = 0,
263 .sp_mem_base = ARM_SP_IMAGE_BASE,
264 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
265 .sp_image_base = ARM_SP_IMAGE_BASE,
266 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
267 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100268 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000269 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
270 .sp_image_size = ARM_SP_IMAGE_SIZE,
271 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
272 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100273 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000274 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
275 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
276 .num_cpus = PLATFORM_CORE_COUNT,
277 .mp_info = &sp_mp_info[0],
278};
279
280const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
281{
282 return plat_arm_secure_partition_mmap;
283}
284
Paul Beesley45f40282019-10-15 10:57:42 +0000285const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000286 void *cookie)
287{
288 return &plat_arm_secure_partition_boot_info;
289}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100290#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100291
Achin Gupta4f6ad662013-10-25 09:08:21 +0100292/*******************************************************************************
293 * A single boot loader stack is expected to work on both the Foundation FVP
294 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
295 * SYS_ID register provides a mechanism for detecting the differences between
296 * these platforms. This information is stored in a per-BL array to allow the
297 * code to take the correct path.Per BL platform configuration.
298 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100299void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100301 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302
Dan Handley2b6b5742015-03-19 19:17:53 +0000303 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
304 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
305 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
306 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
307 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308
Andrew Thoelke960347d2014-06-26 14:27:26 +0100309 if (arch != ARCH_MODEL) {
310 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000311 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100312 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100313
314 /*
315 * The build field in the SYS_ID tells which variant of the GIC
316 * memory is implemented by the model.
317 */
318 switch (bld) {
319 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000320 ERROR("Legacy Versatile Express memory map for GIC peripheral"
321 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000322 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323 break;
324 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100325 break;
326 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100327 ERROR("Unsupported board build %x\n", bld);
328 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329 }
330
331 /*
332 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
333 * for the Foundation FVP.
334 */
335 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000336 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000337 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100338
339 /*
340 * Check for supported revisions of Foundation FVP
341 * Allow future revisions to run but emit warning diagnostic
342 */
343 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000344 case REV_FOUNDATION_FVP_V2_0:
345 case REV_FOUNDATION_FVP_V2_1:
346 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100347 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100348 break;
349 default:
350 WARN("Unrecognized Foundation FVP revision %x\n", rev);
351 break;
352 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000354 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100355 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100356
357 /*
358 * Check for supported revisions
359 * Allow future revisions to run but emit warning diagnostic
360 */
361 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000362 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100363 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
364 break;
365 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100366 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100367 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100368 break;
369 default:
370 WARN("Unrecognized Base FVP revision %x\n", rev);
371 break;
372 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100373 break;
374 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100375 ERROR("Unsupported board HBI number 0x%x\n", hbi);
376 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100377 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100378
379 /*
380 * We assume that the presence of MT bit, and therefore shifted
381 * affinities, is uniform across the platform: either all CPUs, or no
382 * CPUs implement it.
383 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000384 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100385 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100386}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100387
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000388
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100389void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100390{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000391#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100392 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000393 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100394 panic();
395 }
396
397 plat_arm_interconnect_init();
398#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000399 uintptr_t cci_base = 0U;
400 const int *cci_map = NULL;
401 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100402
403 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000404 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100405 cci_base = PLAT_FVP_CCI5XX_BASE;
406 cci_map = fvp_cci5xx_map;
407 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000408 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100409 cci_base = PLAT_FVP_CCI400_BASE;
410 cci_map = fvp_cci400_map;
411 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000412 } else {
413 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000414 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100415
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000416 assert(cci_base != 0U);
417 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100418 cci_init(cci_base, cci_map, map_size);
419#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100420}
421
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000422void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100423{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100424#if FVP_INTERCONNECT_DRIVER == FVP_CCN
425 plat_arm_interconnect_enter_coherency();
426#else
427 unsigned int master;
428
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000429 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
430 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100431 master = get_interconnect_master();
432 cci_enable_snoop_dvm_reqs(master);
433 }
434#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000435}
436
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000437void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000438{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100439#if FVP_INTERCONNECT_DRIVER == FVP_CCN
440 plat_arm_interconnect_exit_coherency();
441#else
442 unsigned int master;
443
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000444 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
445 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100446 master = get_interconnect_master();
447 cci_disable_snoop_dvm_reqs(master);
448 }
449#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100450}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100451
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000452#if CRYPTO_SUPPORT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100453int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
454{
455 assert(heap_addr != NULL);
456 assert(heap_size != NULL);
457
458 return arm_get_mbedtls_heap(heap_addr, heap_size);
459}
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000460#endif /* CRYPTO_SUPPORT */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100461
462void fvp_timer_init(void)
463{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500464#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100465 /* Enable the clock override for SP804 timer 0, which means that no
466 * clock dividers are applied and the raw (35MHz) clock will be used.
467 */
468 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
469
470 /* Initialize delay timer driver using SP804 dual timer 0 */
471 sp804_timer_init(V2M_SP804_TIMER0_BASE,
472 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
473#else
474 generic_delay_timer_init();
475
476 /* Enable System level generic timer */
477 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
478 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500479#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100480}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100481
482/*****************************************************************************
483 * plat_is_smccc_feature_available() - This function checks whether SMCCC
484 * feature is availabile for platform.
485 * @fid: SMCCC function id
486 *
487 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
488 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
489 *****************************************************************************/
490int32_t plat_is_smccc_feature_available(u_register_t fid)
491{
492 switch (fid) {
493 case SMCCC_ARCH_SOC_ID:
494 return SMC_ARCH_CALL_SUCCESS;
495 default:
496 return SMC_ARCH_CALL_NOT_SUPPORTED;
497 }
498}
499
500/* Get SOC version */
501int32_t plat_get_soc_version(void)
502{
503 return (int32_t)
Yann Gautieree050772021-05-20 14:57:34 +0200504 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
505 ARM_SOC_IDENTIFICATION_CODE) |
506 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100507}
508
509/* Get SOC revision */
510int32_t plat_get_soc_revision(void)
511{
512 unsigned int sys_id;
513
514 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautieree050772021-05-20 14:57:34 +0200515 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
516 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100517}