blob: cbe3377b0c394419b01c42617ed506ca8c7b6927 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9#include <stddef.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <arch.h>
15#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/bl31.h>
17#include <common/bl_common.h>
18#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053019#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010020#include <cortex_a57.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053021#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/console.h>
23#include <lib/mmio.h>
24#include <lib/utils.h>
25#include <lib/utils_def.h>
26#include <plat/common/platform.h>
27
Varun Wadekarb316e242015-05-19 16:48:04 +053028#include <memctrl.h>
Varun Wadekar4967c3d2017-07-21 13:34:16 -070029#include <profiler.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080030#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080031#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053032#include <tegra_private.h>
33
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080034/* length of Trusty's input parameters (in bytes) */
35#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
36
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010037extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekarb41a4142016-05-23 15:56:14 -070038
Varun Wadekarb316e242015-05-19 16:48:04 +053039/*******************************************************************************
40 * Declarations of linker defined symbols which will help us find the layout
41 * of trusted SRAM
42 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000043
Varun Wadekarfda095f2019-01-02 10:48:18 -080044IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START);
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -060045
46static const uint64_t BL31_RW_END = BL_END;
47static const uint64_t BL31_RODATA_BASE = BL_RO_DATA_BASE;
48static const uint64_t BL31_RODATA_END = BL_RO_DATA_END;
49static const uint64_t TEXT_START = BL_CODE_BASE;
50static const uint64_t TEXT_END = BL_CODE_END;
Varun Wadekarb316e242015-05-19 16:48:04 +053051
Varun Wadekarb316e242015-05-19 16:48:04 +053052extern uint64_t tegra_bl31_phys_base;
53
Varun Wadekar52a15982015-06-05 12:57:27 +053054static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053055static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarfda095f2019-01-02 10:48:18 -080056 .tzdram_size = TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053057};
Varun Wadekar1c4d5e42019-12-17 21:23:24 -080058#ifdef SPD_trusty
59static aapcs64_params_t bl32_args;
60#endif
Varun Wadekarb316e242015-05-19 16:48:04 +053061
62/*******************************************************************************
63 * This variable holds the non-secure image entry address
64 ******************************************************************************/
65extern uint64_t ns_image_entrypoint;
66
67/*******************************************************************************
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070068 * The following platform setup functions are weakly defined. They
69 * provide typical implementations that will be overridden by a SoC.
70 ******************************************************************************/
71#pragma weak plat_early_platform_setup
Varun Wadekard22d4ad2016-05-23 11:41:07 -070072#pragma weak plat_get_bl31_params
73#pragma weak plat_get_bl31_plat_params
Dilan Lee1f66f3d2017-10-27 09:51:09 +080074#pragma weak plat_late_platform_setup
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070075
76void plat_early_platform_setup(void)
77{
78 ; /* do nothing */
79}
80
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010081struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekard22d4ad2016-05-23 11:41:07 -070082{
83 return NULL;
84}
85
86plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
87{
88 return NULL;
89}
90
Dilan Lee1f66f3d2017-10-27 09:51:09 +080091void plat_late_platform_setup(void)
92{
93 ; /* do nothing */
94}
95
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070096/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053097 * Return a pointer to the 'entry_point_info' structure of the next image for
98 * security state specified. BL33 corresponds to the non-secure image type
99 * while BL32 corresponds to the secure image type.
100 ******************************************************************************/
101entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
102{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800103 entry_point_info_t *ep = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530104
Varun Wadekar197a75f2016-06-06 10:46:28 -0700105 /* return BL32 entry point info if it is valid */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800106 if (type == NON_SECURE) {
107 ep = &bl33_image_ep_info;
108 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
109 ep = &bl32_image_ep_info;
110 }
Varun Wadekar52a15982015-06-05 12:57:27 +0530111
Varun Wadekarfda095f2019-01-02 10:48:18 -0800112 return ep;
Varun Wadekarb316e242015-05-19 16:48:04 +0530113}
114
115/*******************************************************************************
116 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
117 * passes this platform specific information.
118 ******************************************************************************/
119plat_params_from_bl2_t *bl31_get_plat_params(void)
120{
121 return &plat_bl31_params_from_bl2;
122}
123
124/*******************************************************************************
125 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
126 * info.
127 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100128void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
129 u_register_t arg2, u_register_t arg3)
Varun Wadekarb316e242015-05-19 16:48:04 +0530130{
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100131 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
132 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700133 image_info_t bl32_img_info = { {0} };
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700134 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700135 int32_t ret;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530136
Varun Wadekarb316e242015-05-19 16:48:04 +0530137 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700138 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
139 * there's no argument to relay from a previous bootloader. Platforms
140 * might use custom ways to get arguments, so provide handlers which
141 * they can override.
142 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800143 if (arg_from_bl2 == NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100144 arg_from_bl2 = plat_get_bl31_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800145 }
146 if (plat_params == NULL) {
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700147 plat_params = plat_get_bl31_plat_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800148 }
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700149
150 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530151 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530152 * They are stored in Secure RAM, in BL2's address space.
153 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800154 assert(arg_from_bl2 != NULL);
155 assert(arg_from_bl2->bl33_ep_info != NULL);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100156 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530157
Varun Wadekarfda095f2019-01-02 10:48:18 -0800158 if (arg_from_bl2->bl32_ep_info != NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100159 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800160#ifdef SPD_trusty
161 /* save BL32 boot parameters */
162 memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args));
163#endif
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800164 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530165
166 /*
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800167 * Parse platform specific parameters
Varun Wadekarb316e242015-05-19 16:48:04 +0530168 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800169 assert(plat_params != NULL);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530170 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
171 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530172 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800173 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800174 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
175 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
Varun Wadekard2014c62015-10-29 10:37:28 +0530176
177 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700178 * It is very important that we run either from TZDRAM or TZSRAM base.
179 * Add an explicit check here.
180 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800181 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
182 (TEGRA_TZRAM_BASE != BL31_BASE)) {
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700183 panic();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800184 }
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700185
186 /*
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700187 * Enable console for the platform
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800188 */
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700189 plat_enable_console(plat_params->uart_id);
Varun Wadekard2014c62015-10-29 10:37:28 +0530190
Varun Wadekar5118b532016-06-04 22:08:50 -0700191 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700192 * The previous bootloader passes the base address of the shared memory
193 * location to store the boot profiler logs. Sanity check the
Andreas Färberd829cd42019-06-17 00:06:43 +0200194 * address and initialise the profiler library, if it looks ok.
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700195 */
196 if (plat_params->boot_profiler_shmem_base != 0ULL) {
197
198 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
199 PROFILER_SIZE_BYTES);
200 if (ret == (int32_t)0) {
201
202 /* store the membase for the profiler lib */
203 plat_bl31_params_from_bl2.boot_profiler_shmem_base =
204 plat_params->boot_profiler_shmem_base;
205
206 /* initialise the profiler library */
207 boot_profiler_init(plat_params->boot_profiler_shmem_base,
208 TEGRA_TMRUS_BASE);
209 }
210 }
211
212 /*
213 * Add timestamp for platform early setup entry.
214 */
215 boot_profiler_add_record("[TF] early setup entry");
216
217 /*
Steven Kao27e64312016-10-21 14:16:59 +0800218 * Initialize delay timer
219 */
220 tegra_delay_timer_init();
221
Varun Wadekardbe67c72017-09-20 15:09:38 -0700222 /* Early platform setup for Tegra SoCs */
223 plat_early_platform_setup();
224
Steven Kao27e64312016-10-21 14:16:59 +0800225 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700226 * Do initial security configuration to allow DRAM/device access.
227 */
228 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800229 (uint32_t)plat_bl31_params_from_bl2.tzdram_size);
Varun Wadekar5118b532016-06-04 22:08:50 -0700230
Varun Wadekarb41a4142016-05-23 15:56:14 -0700231 /*
232 * The previous bootloader might not have placed the BL32 image
233 * inside the TZDRAM. We check the BL32 image info to find out
234 * the base/PC values and relocate the image if necessary.
235 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800236 if (arg_from_bl2->bl32_image_info != NULL) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700237
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100238 bl32_img_info = *arg_from_bl2->bl32_image_info;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700239
240 /* Relocate BL32 if it resides outside of the TZDRAM */
241 tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
242 tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
243 plat_bl31_params_from_bl2.tzdram_size;
244 bl32_start = bl32_img_info.image_base;
245 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
246
247 assert(tzdram_end > tzdram_start);
248 assert(bl32_end > bl32_start);
249 assert(bl32_image_ep_info.pc > tzdram_start);
250 assert(bl32_image_ep_info.pc < tzdram_end);
251
252 /* relocate BL32 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800253 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700254
255 INFO("Relocate BL32 to TZDRAM\n");
256
Varun Wadekarfda095f2019-01-02 10:48:18 -0800257 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700258 (void *)(uintptr_t)bl32_start,
259 bl32_img_info.image_size);
260
261 /* clean up non-secure intermediate buffer */
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100262 zeromem((void *)(uintptr_t)bl32_start,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700263 bl32_img_info.image_size);
264 }
265 }
266
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700267 /*
268 * Add timestamp for platform early setup exit.
269 */
270 boot_profiler_add_record("[TF] early setup exit");
271
Sandrine Bailleuxfff61b62018-06-21 11:41:43 +0200272 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
273 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
274 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530275}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800276
277#ifdef SPD_trusty
278void plat_trusty_set_boot_args(aapcs64_params_t *args)
279{
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800280 /*
281 * arg0 = TZDRAM aperture available for BL32
282 * arg1 = BL32 boot params
283 * arg2 = EKS Blob Length
284 * arg3 = Boot Profiler Carveout Base
285 */
286 args->arg0 = bl32_args.arg0;
287 args->arg1 = bl32_args.arg2;
Varun Wadekarc2099802018-12-28 13:50:20 -0800288
289 /* update EKS size */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800290 args->arg2 = bl32_args.arg4;
Varun Wadekar7a1ba292019-01-02 16:30:01 -0800291
292 /* Profiler Carveout Base */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800293 args->arg3 = bl32_args.arg5;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800294}
295#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530296
297/*******************************************************************************
298 * Initialize the gic, configure the SCR.
299 ******************************************************************************/
300void bl31_platform_setup(void)
301{
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700302 /*
303 * Add timestamp for platform setup entry.
304 */
305 boot_profiler_add_record("[TF] plat setup entry");
306
Varun Wadekarb7b45752015-12-28 14:55:41 -0800307 /* Initialize the gic cpu and distributor interfaces */
308 plat_gic_setup();
309
Varun Wadekarb316e242015-05-19 16:48:04 +0530310 /*
311 * Setup secondary CPU POR infrastructure.
312 */
313 plat_secondary_setup();
314
315 /*
316 * Initial Memory Controller configuration.
317 */
318 tegra_memctrl_setup();
319
320 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800321 * Set up the TZRAM memory aperture to allow only secure world
322 * access
323 */
324 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
325
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700326 /*
Dilan Lee1f66f3d2017-10-27 09:51:09 +0800327 * Late setup handler to allow platforms to performs additional
328 * functionality.
329 * This handler gets called with MMU enabled.
330 */
331 plat_late_platform_setup();
332
333 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700334 * Add timestamp for platform setup exit.
335 */
336 boot_profiler_add_record("[TF] plat setup exit");
337
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530338 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530339}
340
341/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800342 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
343 ******************************************************************************/
344void bl31_plat_runtime_setup(void)
345{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700346 /*
Harvey Hsieh359be952017-08-21 15:01:53 +0800347 * During cold boot, it is observed that the arbitration
348 * bit is set in the Memory controller leading to false
349 * error interrupts in the non-secure world. To avoid
350 * this, clean the interrupt status register before
351 * booting into the non-secure world
352 */
353 tegra_memctrl_clear_pending_interrupts();
354
355 /*
Varun Wadekarc92050b2017-03-29 14:57:29 -0700356 * During boot, USB3 and flash media (SDMMC/SATA) devices need
357 * access to IRAM. Because these clients connect to the MC and
358 * do not have a direct path to the IRAM, the MC implements AHB
359 * redirection during boot to allow path to IRAM. In this mode
360 * accesses to a programmed memory address aperture are directed
361 * to the AHB bus, allowing access to the IRAM. This mode must be
362 * disabled before we jump to the non-secure world.
363 */
364 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700365
366 /*
367 * Add final timestamp before exiting BL31.
368 */
369 boot_profiler_add_record("[TF] bl31 exit");
370 boot_profiler_deinit();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800371}
372
373/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530374 * Perform the very early platform specific architectural setup here. At the
375 * moment this only intializes the mmu in a quick and dirty way.
376 ******************************************************************************/
377void bl31_plat_arch_setup(void)
378{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800379 uint64_t rw_start = BL31_RW_START;
380 uint64_t rw_size = BL31_RW_END - BL31_RW_START;
381 uint64_t rodata_start = BL31_RODATA_BASE;
382 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
383 uint64_t code_base = TEXT_START;
384 uint64_t code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530385 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530386#if USE_COHERENT_MEM
Varun Wadekarfda095f2019-01-02 10:48:18 -0800387 uint32_t coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530388#endif
Varun Wadekarfda095f2019-01-02 10:48:18 -0800389 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530390
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700391 /*
392 * Add timestamp for arch setup entry.
393 */
394 boot_profiler_add_record("[TF] arch setup entry");
395
Varun Wadekar922550a2018-01-23 14:38:51 -0800396 /* add MMIO space */
397 plat_mmio_map = plat_get_mmio_map();
398 if (plat_mmio_map != NULL) {
399 mmap_add(plat_mmio_map);
400 } else {
401 WARN("MMIO map not available\n");
402 }
403
Varun Wadekarb316e242015-05-19 16:48:04 +0530404 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800405 mmap_add_region(rw_start, rw_start,
406 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530407 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800408 mmap_add_region(rodata_start, rodata_start,
409 rodata_size,
410 MT_RO_DATA | MT_SECURE);
411 mmap_add_region(code_base, code_base,
412 code_size,
413 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530414
Varun Wadekarb316e242015-05-19 16:48:04 +0530415#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900416 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
417 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530418
Varun Wadekarb316e242015-05-19 16:48:04 +0530419 mmap_add_region(coh_start, coh_start,
420 coh_size,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800421 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530422#endif
423
Varun Wadekar922550a2018-01-23 14:38:51 -0800424 /* map TZDRAM used by BL31 as coherent memory */
425 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
426 mmap_add_region(params_from_bl2->tzdram_base,
427 params_from_bl2->tzdram_base,
428 BL31_SIZE,
429 MT_DEVICE | MT_RW | MT_SECURE);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800430 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530431
432 /* set up translation tables */
433 init_xlat_tables();
434
435 /* enable the MMU */
436 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530437
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700438 /*
439 * Add timestamp for arch setup exit.
440 */
441 boot_profiler_add_record("[TF] arch setup exit");
442
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530443 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530444}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530445
446/*******************************************************************************
447 * Check if the given NS DRAM range is valid
448 ******************************************************************************/
Varun Wadekarfda095f2019-01-02 10:48:18 -0800449int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
Varun Wadekar7a269e22015-06-10 14:04:32 +0530450{
Varun Wadekarc74343c2017-07-20 09:43:28 -0700451 uint64_t end = base + size_in_bytes - U(1);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800452 int32_t ret = 0;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530453
454 /*
455 * Check if the NS DRAM address is valid
456 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700457 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
458 (end > TEGRA_DRAM_END)) {
459
Andreas Färber90bbade2019-06-16 23:32:20 +0200460 ERROR("NS address 0x%llx is out-of-bounds!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800461 ret = -EFAULT;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530462 }
463
464 /*
465 * TZDRAM aperture contains the BL31 and BL32 images, so we need
466 * to check if the NS DRAM range overlaps the TZDRAM aperture.
467 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700468 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
Andreas Färber90bbade2019-06-16 23:32:20 +0200469 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800470 ret = -ENOTSUP;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530471 }
472
473 /* valid NS address */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800474 return ret;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530475}