blob: 4712b8ab6fc636065246b33c15a6aeb5346f05fc [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Joel Hutton5cc3bc82018-03-21 11:40:57 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9#include <stddef.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <arch.h>
15#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/bl31.h>
17#include <common/bl_common.h>
18#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053019#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010020#include <cortex_a57.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053021#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/console.h>
23#include <lib/mmio.h>
24#include <lib/utils.h>
25#include <lib/utils_def.h>
26#include <plat/common/platform.h>
27
Varun Wadekarb316e242015-05-19 16:48:04 +053028#include <memctrl.h>
Varun Wadekar4967c3d2017-07-21 13:34:16 -070029#include <profiler.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080030#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080031#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053032#include <tegra_private.h>
33
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080034/* length of Trusty's input parameters (in bytes) */
35#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
36
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010037extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekarb41a4142016-05-23 15:56:14 -070038
Varun Wadekarb316e242015-05-19 16:48:04 +053039/*******************************************************************************
40 * Declarations of linker defined symbols which will help us find the layout
41 * of trusted SRAM
42 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000043
Varun Wadekarfda095f2019-01-02 10:48:18 -080044IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START);
45IMPORT_SYM(uint64_t, __RW_END__, BL31_RW_END);
46IMPORT_SYM(uint64_t, __RODATA_START__, BL31_RODATA_BASE);
47IMPORT_SYM(uint64_t, __RODATA_END__, BL31_RODATA_END);
48IMPORT_SYM(uint64_t, __TEXT_START__, TEXT_START);
49IMPORT_SYM(uint64_t, __TEXT_END__, TEXT_END);
Varun Wadekarb316e242015-05-19 16:48:04 +053050
Varun Wadekarb316e242015-05-19 16:48:04 +053051extern uint64_t tegra_bl31_phys_base;
Varun Wadekard2014c62015-10-29 10:37:28 +053052extern uint64_t tegra_console_base;
Varun Wadekarb316e242015-05-19 16:48:04 +053053
Varun Wadekar52a15982015-06-05 12:57:27 +053054static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053055static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarfda095f2019-01-02 10:48:18 -080056 .tzdram_size = TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053057};
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080058static unsigned long bl32_mem_size;
59static unsigned long bl32_boot_params;
Varun Wadekarb316e242015-05-19 16:48:04 +053060
61/*******************************************************************************
62 * This variable holds the non-secure image entry address
63 ******************************************************************************/
64extern uint64_t ns_image_entrypoint;
65
66/*******************************************************************************
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070067 * The following platform setup functions are weakly defined. They
68 * provide typical implementations that will be overridden by a SoC.
69 ******************************************************************************/
70#pragma weak plat_early_platform_setup
Varun Wadekard22d4ad2016-05-23 11:41:07 -070071#pragma weak plat_get_bl31_params
72#pragma weak plat_get_bl31_plat_params
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070073
74void plat_early_platform_setup(void)
75{
76 ; /* do nothing */
77}
78
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010079struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekard22d4ad2016-05-23 11:41:07 -070080{
81 return NULL;
82}
83
84plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
85{
86 return NULL;
87}
88
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070089/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053090 * Return a pointer to the 'entry_point_info' structure of the next image for
91 * security state specified. BL33 corresponds to the non-secure image type
92 * while BL32 corresponds to the secure image type.
93 ******************************************************************************/
94entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
95{
Varun Wadekarfda095f2019-01-02 10:48:18 -080096 entry_point_info_t *ep = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +053097
Varun Wadekar197a75f2016-06-06 10:46:28 -070098 /* return BL32 entry point info if it is valid */
Varun Wadekarfda095f2019-01-02 10:48:18 -080099 if (type == NON_SECURE) {
100 ep = &bl33_image_ep_info;
101 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
102 ep = &bl32_image_ep_info;
103 }
Varun Wadekar52a15982015-06-05 12:57:27 +0530104
Varun Wadekarfda095f2019-01-02 10:48:18 -0800105 return ep;
Varun Wadekarb316e242015-05-19 16:48:04 +0530106}
107
108/*******************************************************************************
109 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
110 * passes this platform specific information.
111 ******************************************************************************/
112plat_params_from_bl2_t *bl31_get_plat_params(void)
113{
114 return &plat_bl31_params_from_bl2;
115}
116
117/*******************************************************************************
118 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
119 * info.
120 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100121void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
122 u_register_t arg2, u_register_t arg3)
Varun Wadekarb316e242015-05-19 16:48:04 +0530123{
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100124 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
125 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700126 image_info_t bl32_img_info = { {0} };
127 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800128 uint32_t console_clock;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700129 int32_t ret;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530130
Varun Wadekarb316e242015-05-19 16:48:04 +0530131 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700132 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
133 * there's no argument to relay from a previous bootloader. Platforms
134 * might use custom ways to get arguments, so provide handlers which
135 * they can override.
136 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800137 if (arg_from_bl2 == NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100138 arg_from_bl2 = plat_get_bl31_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800139 }
140 if (plat_params == NULL) {
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700141 plat_params = plat_get_bl31_plat_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800142 }
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700143
144 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530145 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530146 * They are stored in Secure RAM, in BL2's address space.
147 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800148 assert(arg_from_bl2 != NULL);
149 assert(arg_from_bl2->bl33_ep_info != NULL);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100150 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530151
Varun Wadekarfda095f2019-01-02 10:48:18 -0800152 if (arg_from_bl2->bl32_ep_info != NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100153 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
154 bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0;
155 bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800156 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530157
158 /*
Varun Wadekar6bb62462015-10-06 12:49:31 +0530159 * Parse platform specific parameters - TZDRAM aperture base and size
Varun Wadekarb316e242015-05-19 16:48:04 +0530160 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800161 assert(plat_params != NULL);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530162 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
163 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530164 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800165 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
Varun Wadekard2014c62015-10-29 10:37:28 +0530166
167 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700168 * It is very important that we run either from TZDRAM or TZSRAM base.
169 * Add an explicit check here.
170 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800171 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
172 (TEGRA_TZRAM_BASE != BL31_BASE)) {
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700173 panic();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800174 }
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700175
176 /*
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800177 * Reference clock used by the FPGAs is a lot slower.
178 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800179 if (tegra_platform_is_fpga()) {
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800180 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
181 } else {
182 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
183 }
184
185 /*
Varun Wadekard2014c62015-10-29 10:37:28 +0530186 * Get the base address of the UART controller to be used for the
187 * console
188 */
Varun Wadekard2014c62015-10-29 10:37:28 +0530189 tegra_console_base = plat_get_console_from_id(plat_params->uart_id);
190
Varun Wadekarfda095f2019-01-02 10:48:18 -0800191 if (tegra_console_base != 0U) {
Damon Duan777baa52016-11-07 19:37:50 +0800192 /*
193 * Configure the UART port to be used as the console
194 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800195 (void)console_init(tegra_console_base, console_clock,
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800196 TEGRA_CONSOLE_BAUDRATE);
Damon Duan777baa52016-11-07 19:37:50 +0800197 }
Varun Wadekard2014c62015-10-29 10:37:28 +0530198
Varun Wadekar5118b532016-06-04 22:08:50 -0700199 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700200 * The previous bootloader passes the base address of the shared memory
201 * location to store the boot profiler logs. Sanity check the
202 * address and initilise the profiler library, if it looks ok.
203 */
204 if (plat_params->boot_profiler_shmem_base != 0ULL) {
205
206 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
207 PROFILER_SIZE_BYTES);
208 if (ret == (int32_t)0) {
209
210 /* store the membase for the profiler lib */
211 plat_bl31_params_from_bl2.boot_profiler_shmem_base =
212 plat_params->boot_profiler_shmem_base;
213
214 /* initialise the profiler library */
215 boot_profiler_init(plat_params->boot_profiler_shmem_base,
216 TEGRA_TMRUS_BASE);
217 }
218 }
219
220 /*
221 * Add timestamp for platform early setup entry.
222 */
223 boot_profiler_add_record("[TF] early setup entry");
224
225 /*
Steven Kao27e64312016-10-21 14:16:59 +0800226 * Initialize delay timer
227 */
228 tegra_delay_timer_init();
229
Varun Wadekardbe67c72017-09-20 15:09:38 -0700230 /* Early platform setup for Tegra SoCs */
231 plat_early_platform_setup();
232
Steven Kao27e64312016-10-21 14:16:59 +0800233 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700234 * Do initial security configuration to allow DRAM/device access.
235 */
236 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800237 (uint32_t)plat_bl31_params_from_bl2.tzdram_size);
Varun Wadekar5118b532016-06-04 22:08:50 -0700238
Varun Wadekarb41a4142016-05-23 15:56:14 -0700239 /*
240 * The previous bootloader might not have placed the BL32 image
241 * inside the TZDRAM. We check the BL32 image info to find out
242 * the base/PC values and relocate the image if necessary.
243 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800244 if (arg_from_bl2->bl32_image_info != NULL) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700245
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100246 bl32_img_info = *arg_from_bl2->bl32_image_info;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700247
248 /* Relocate BL32 if it resides outside of the TZDRAM */
249 tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
250 tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
251 plat_bl31_params_from_bl2.tzdram_size;
252 bl32_start = bl32_img_info.image_base;
253 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
254
255 assert(tzdram_end > tzdram_start);
256 assert(bl32_end > bl32_start);
257 assert(bl32_image_ep_info.pc > tzdram_start);
258 assert(bl32_image_ep_info.pc < tzdram_end);
259
260 /* relocate BL32 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800261 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700262
263 INFO("Relocate BL32 to TZDRAM\n");
264
Varun Wadekarfda095f2019-01-02 10:48:18 -0800265 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700266 (void *)(uintptr_t)bl32_start,
267 bl32_img_info.image_size);
268
269 /* clean up non-secure intermediate buffer */
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100270 zeromem((void *)(uintptr_t)bl32_start,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700271 bl32_img_info.image_size);
272 }
273 }
274
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700275 /*
276 * Add timestamp for platform early setup exit.
277 */
278 boot_profiler_add_record("[TF] early setup exit");
279
Sandrine Bailleuxfff61b62018-06-21 11:41:43 +0200280 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
281 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
282 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530283}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800284
285#ifdef SPD_trusty
286void plat_trusty_set_boot_args(aapcs64_params_t *args)
287{
288 args->arg0 = bl32_mem_size;
289 args->arg1 = bl32_boot_params;
290 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
Varun Wadekarc2099802018-12-28 13:50:20 -0800291
292 /* update EKS size */
293 if (args->arg4 != 0U) {
294 args->arg2 = args->arg4;
295 }
Varun Wadekar7a1ba292019-01-02 16:30:01 -0800296
297 /* Profiler Carveout Base */
298 args->arg3 = args->arg5;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800299}
300#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530301
302/*******************************************************************************
303 * Initialize the gic, configure the SCR.
304 ******************************************************************************/
305void bl31_platform_setup(void)
306{
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700307 /*
308 * Add timestamp for platform setup entry.
309 */
310 boot_profiler_add_record("[TF] plat setup entry");
311
Varun Wadekarb7b45752015-12-28 14:55:41 -0800312 /* Initialize the gic cpu and distributor interfaces */
313 plat_gic_setup();
314
Varun Wadekarb316e242015-05-19 16:48:04 +0530315 /*
316 * Setup secondary CPU POR infrastructure.
317 */
318 plat_secondary_setup();
319
320 /*
321 * Initial Memory Controller configuration.
322 */
323 tegra_memctrl_setup();
324
325 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800326 * Set up the TZRAM memory aperture to allow only secure world
327 * access
328 */
329 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
330
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700331 /*
332 * Add timestamp for platform setup exit.
333 */
334 boot_profiler_add_record("[TF] plat setup exit");
335
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530336 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530337}
338
339/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800340 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
341 ******************************************************************************/
342void bl31_plat_runtime_setup(void)
343{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700344 /*
Harvey Hsieh359be952017-08-21 15:01:53 +0800345 * During cold boot, it is observed that the arbitration
346 * bit is set in the Memory controller leading to false
347 * error interrupts in the non-secure world. To avoid
348 * this, clean the interrupt status register before
349 * booting into the non-secure world
350 */
351 tegra_memctrl_clear_pending_interrupts();
352
353 /*
Varun Wadekarc92050b2017-03-29 14:57:29 -0700354 * During boot, USB3 and flash media (SDMMC/SATA) devices need
355 * access to IRAM. Because these clients connect to the MC and
356 * do not have a direct path to the IRAM, the MC implements AHB
357 * redirection during boot to allow path to IRAM. In this mode
358 * accesses to a programmed memory address aperture are directed
359 * to the AHB bus, allowing access to the IRAM. This mode must be
360 * disabled before we jump to the non-secure world.
361 */
362 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700363
364 /*
365 * Add final timestamp before exiting BL31.
366 */
367 boot_profiler_add_record("[TF] bl31 exit");
368 boot_profiler_deinit();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800369}
370
371/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530372 * Perform the very early platform specific architectural setup here. At the
373 * moment this only intializes the mmu in a quick and dirty way.
374 ******************************************************************************/
375void bl31_plat_arch_setup(void)
376{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800377 uint64_t rw_start = BL31_RW_START;
378 uint64_t rw_size = BL31_RW_END - BL31_RW_START;
379 uint64_t rodata_start = BL31_RODATA_BASE;
380 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
381 uint64_t code_base = TEXT_START;
382 uint64_t code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530383 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530384#if USE_COHERENT_MEM
Varun Wadekarfda095f2019-01-02 10:48:18 -0800385 uint32_t coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530386#endif
Varun Wadekarfda095f2019-01-02 10:48:18 -0800387 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530388
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700389 /*
390 * Add timestamp for arch setup entry.
391 */
392 boot_profiler_add_record("[TF] arch setup entry");
393
Varun Wadekarb316e242015-05-19 16:48:04 +0530394 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800395 mmap_add_region(rw_start, rw_start,
396 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530397 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800398 mmap_add_region(rodata_start, rodata_start,
399 rodata_size,
400 MT_RO_DATA | MT_SECURE);
401 mmap_add_region(code_base, code_base,
402 code_size,
403 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530404
Varun Wadekard1513632016-03-18 13:01:12 -0700405 /* map TZDRAM used by BL31 as coherent memory */
406 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
407 mmap_add_region(params_from_bl2->tzdram_base,
408 params_from_bl2->tzdram_base,
409 BL31_SIZE,
410 MT_DEVICE | MT_RW | MT_SECURE);
411 }
412
Varun Wadekarb316e242015-05-19 16:48:04 +0530413#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900414 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
415 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530416
Varun Wadekarb316e242015-05-19 16:48:04 +0530417 mmap_add_region(coh_start, coh_start,
418 coh_size,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800419 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530420#endif
421
Steven Kao4d160ac2016-12-23 16:05:13 +0800422 /* map on-chip free running uS timer */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800423 mmap_add_region(page_align(TEGRA_TMRUS_BASE, 0),
424 page_align(TEGRA_TMRUS_BASE, 0),
425 TEGRA_TMRUS_SIZE,
426 (uint8_t)MT_DEVICE | (uint8_t)MT_RO | (uint8_t)MT_SECURE);
Steven Kao4d160ac2016-12-23 16:05:13 +0800427
Varun Wadekarb316e242015-05-19 16:48:04 +0530428 /* add MMIO space */
429 plat_mmio_map = plat_get_mmio_map();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800430 if (plat_mmio_map != NULL) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530431 mmap_add(plat_mmio_map);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800432 } else {
Varun Wadekarb316e242015-05-19 16:48:04 +0530433 WARN("MMIO map not available\n");
Varun Wadekarfda095f2019-01-02 10:48:18 -0800434 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530435
436 /* set up translation tables */
437 init_xlat_tables();
438
439 /* enable the MMU */
440 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530441
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700442 /*
443 * Add timestamp for arch setup exit.
444 */
445 boot_profiler_add_record("[TF] arch setup exit");
446
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530447 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530448}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530449
450/*******************************************************************************
451 * Check if the given NS DRAM range is valid
452 ******************************************************************************/
Varun Wadekarfda095f2019-01-02 10:48:18 -0800453int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
Varun Wadekar7a269e22015-06-10 14:04:32 +0530454{
Varun Wadekarc74343c2017-07-20 09:43:28 -0700455 uint64_t end = base + size_in_bytes - U(1);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800456 int32_t ret = 0;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530457
458 /*
459 * Check if the NS DRAM address is valid
460 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700461 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
462 (end > TEGRA_DRAM_END)) {
463
Varun Wadekar7a269e22015-06-10 14:04:32 +0530464 ERROR("NS address is out-of-bounds!\n");
Varun Wadekarfda095f2019-01-02 10:48:18 -0800465 ret = -EFAULT;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530466 }
467
468 /*
469 * TZDRAM aperture contains the BL31 and BL32 images, so we need
470 * to check if the NS DRAM range overlaps the TZDRAM aperture.
471 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700472 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
Varun Wadekar7a269e22015-06-10 14:04:32 +0530473 ERROR("NS address overlaps TZDRAM!\n");
Varun Wadekarfda095f2019-01-02 10:48:18 -0800474 ret = -ENOTSUP;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530475 }
476
477 /* valid NS address */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800478 return ret;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530479}