blob: a6652766fcb5a0c2a44d67b880d933f6b471bb93 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Ambroise Vincent09a22e72019-05-29 14:04:16 +01002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9#include <stddef.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <arch.h>
15#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/bl31.h>
17#include <common/bl_common.h>
18#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053019#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010020#include <cortex_a57.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053021#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/console.h>
23#include <lib/mmio.h>
24#include <lib/utils.h>
25#include <lib/utils_def.h>
26#include <plat/common/platform.h>
27
Varun Wadekarb316e242015-05-19 16:48:04 +053028#include <memctrl.h>
Varun Wadekar4967c3d2017-07-21 13:34:16 -070029#include <profiler.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080030#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080031#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053032#include <tegra_private.h>
33
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080034/* length of Trusty's input parameters (in bytes) */
35#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
36
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010037extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekarb41a4142016-05-23 15:56:14 -070038
Varun Wadekarb316e242015-05-19 16:48:04 +053039/*******************************************************************************
40 * Declarations of linker defined symbols which will help us find the layout
41 * of trusted SRAM
42 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000043
Varun Wadekarfda095f2019-01-02 10:48:18 -080044IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START);
45IMPORT_SYM(uint64_t, __RW_END__, BL31_RW_END);
46IMPORT_SYM(uint64_t, __RODATA_START__, BL31_RODATA_BASE);
47IMPORT_SYM(uint64_t, __RODATA_END__, BL31_RODATA_END);
48IMPORT_SYM(uint64_t, __TEXT_START__, TEXT_START);
49IMPORT_SYM(uint64_t, __TEXT_END__, TEXT_END);
Varun Wadekarb316e242015-05-19 16:48:04 +053050
Varun Wadekarb316e242015-05-19 16:48:04 +053051extern uint64_t tegra_bl31_phys_base;
52
Varun Wadekar52a15982015-06-05 12:57:27 +053053static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053054static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarfda095f2019-01-02 10:48:18 -080055 .tzdram_size = TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053056};
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080057static unsigned long bl32_mem_size;
58static unsigned long bl32_boot_params;
Varun Wadekarb316e242015-05-19 16:48:04 +053059
60/*******************************************************************************
61 * This variable holds the non-secure image entry address
62 ******************************************************************************/
63extern uint64_t ns_image_entrypoint;
64
65/*******************************************************************************
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070066 * The following platform setup functions are weakly defined. They
67 * provide typical implementations that will be overridden by a SoC.
68 ******************************************************************************/
69#pragma weak plat_early_platform_setup
Varun Wadekard22d4ad2016-05-23 11:41:07 -070070#pragma weak plat_get_bl31_params
71#pragma weak plat_get_bl31_plat_params
Dilan Lee1f66f3d2017-10-27 09:51:09 +080072#pragma weak plat_late_platform_setup
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070073
74void plat_early_platform_setup(void)
75{
76 ; /* do nothing */
77}
78
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010079struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekard22d4ad2016-05-23 11:41:07 -070080{
81 return NULL;
82}
83
84plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
85{
86 return NULL;
87}
88
Dilan Lee1f66f3d2017-10-27 09:51:09 +080089void plat_late_platform_setup(void)
90{
91 ; /* do nothing */
92}
93
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070094/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053095 * Return a pointer to the 'entry_point_info' structure of the next image for
96 * security state specified. BL33 corresponds to the non-secure image type
97 * while BL32 corresponds to the secure image type.
98 ******************************************************************************/
99entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
100{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800101 entry_point_info_t *ep = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530102
Varun Wadekar197a75f2016-06-06 10:46:28 -0700103 /* return BL32 entry point info if it is valid */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800104 if (type == NON_SECURE) {
105 ep = &bl33_image_ep_info;
106 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
107 ep = &bl32_image_ep_info;
108 }
Varun Wadekar52a15982015-06-05 12:57:27 +0530109
Varun Wadekarfda095f2019-01-02 10:48:18 -0800110 return ep;
Varun Wadekarb316e242015-05-19 16:48:04 +0530111}
112
113/*******************************************************************************
114 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
115 * passes this platform specific information.
116 ******************************************************************************/
117plat_params_from_bl2_t *bl31_get_plat_params(void)
118{
119 return &plat_bl31_params_from_bl2;
120}
121
122/*******************************************************************************
123 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
124 * info.
125 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100126void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
127 u_register_t arg2, u_register_t arg3)
Varun Wadekarb316e242015-05-19 16:48:04 +0530128{
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100129 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
130 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700131 image_info_t bl32_img_info = { {0} };
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700132 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700133 int32_t ret;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530134
Varun Wadekarb316e242015-05-19 16:48:04 +0530135 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700136 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
137 * there's no argument to relay from a previous bootloader. Platforms
138 * might use custom ways to get arguments, so provide handlers which
139 * they can override.
140 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800141 if (arg_from_bl2 == NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100142 arg_from_bl2 = plat_get_bl31_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800143 }
144 if (plat_params == NULL) {
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700145 plat_params = plat_get_bl31_plat_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800146 }
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700147
148 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530149 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530150 * They are stored in Secure RAM, in BL2's address space.
151 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800152 assert(arg_from_bl2 != NULL);
153 assert(arg_from_bl2->bl33_ep_info != NULL);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100154 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530155
Varun Wadekarfda095f2019-01-02 10:48:18 -0800156 if (arg_from_bl2->bl32_ep_info != NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100157 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
158 bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0;
159 bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800160 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530161
162 /*
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800163 * Parse platform specific parameters
Varun Wadekarb316e242015-05-19 16:48:04 +0530164 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800165 assert(plat_params != NULL);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530166 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
167 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530168 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800169 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800170 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
171 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
Varun Wadekard2014c62015-10-29 10:37:28 +0530172
173 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700174 * It is very important that we run either from TZDRAM or TZSRAM base.
175 * Add an explicit check here.
176 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800177 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
178 (TEGRA_TZRAM_BASE != BL31_BASE)) {
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700179 panic();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800180 }
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700181
182 /*
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700183 * Enable console for the platform
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800184 */
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700185 plat_enable_console(plat_params->uart_id);
Varun Wadekard2014c62015-10-29 10:37:28 +0530186
Varun Wadekar5118b532016-06-04 22:08:50 -0700187 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700188 * The previous bootloader passes the base address of the shared memory
189 * location to store the boot profiler logs. Sanity check the
Andreas Färberd829cd42019-06-17 00:06:43 +0200190 * address and initialise the profiler library, if it looks ok.
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700191 */
192 if (plat_params->boot_profiler_shmem_base != 0ULL) {
193
194 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
195 PROFILER_SIZE_BYTES);
196 if (ret == (int32_t)0) {
197
198 /* store the membase for the profiler lib */
199 plat_bl31_params_from_bl2.boot_profiler_shmem_base =
200 plat_params->boot_profiler_shmem_base;
201
202 /* initialise the profiler library */
203 boot_profiler_init(plat_params->boot_profiler_shmem_base,
204 TEGRA_TMRUS_BASE);
205 }
206 }
207
208 /*
209 * Add timestamp for platform early setup entry.
210 */
211 boot_profiler_add_record("[TF] early setup entry");
212
213 /*
Steven Kao27e64312016-10-21 14:16:59 +0800214 * Initialize delay timer
215 */
216 tegra_delay_timer_init();
217
Varun Wadekardbe67c72017-09-20 15:09:38 -0700218 /* Early platform setup for Tegra SoCs */
219 plat_early_platform_setup();
220
Steven Kao27e64312016-10-21 14:16:59 +0800221 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700222 * Do initial security configuration to allow DRAM/device access.
223 */
224 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800225 (uint32_t)plat_bl31_params_from_bl2.tzdram_size);
Varun Wadekar5118b532016-06-04 22:08:50 -0700226
Varun Wadekarb41a4142016-05-23 15:56:14 -0700227 /*
228 * The previous bootloader might not have placed the BL32 image
229 * inside the TZDRAM. We check the BL32 image info to find out
230 * the base/PC values and relocate the image if necessary.
231 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800232 if (arg_from_bl2->bl32_image_info != NULL) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700233
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100234 bl32_img_info = *arg_from_bl2->bl32_image_info;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700235
236 /* Relocate BL32 if it resides outside of the TZDRAM */
237 tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
238 tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
239 plat_bl31_params_from_bl2.tzdram_size;
240 bl32_start = bl32_img_info.image_base;
241 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
242
243 assert(tzdram_end > tzdram_start);
244 assert(bl32_end > bl32_start);
245 assert(bl32_image_ep_info.pc > tzdram_start);
246 assert(bl32_image_ep_info.pc < tzdram_end);
247
248 /* relocate BL32 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800249 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700250
251 INFO("Relocate BL32 to TZDRAM\n");
252
Varun Wadekarfda095f2019-01-02 10:48:18 -0800253 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700254 (void *)(uintptr_t)bl32_start,
255 bl32_img_info.image_size);
256
257 /* clean up non-secure intermediate buffer */
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100258 zeromem((void *)(uintptr_t)bl32_start,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700259 bl32_img_info.image_size);
260 }
261 }
262
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700263 /*
264 * Add timestamp for platform early setup exit.
265 */
266 boot_profiler_add_record("[TF] early setup exit");
267
Sandrine Bailleuxfff61b62018-06-21 11:41:43 +0200268 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
269 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
270 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530271}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800272
273#ifdef SPD_trusty
274void plat_trusty_set_boot_args(aapcs64_params_t *args)
275{
276 args->arg0 = bl32_mem_size;
277 args->arg1 = bl32_boot_params;
278 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
Varun Wadekarc2099802018-12-28 13:50:20 -0800279
280 /* update EKS size */
281 if (args->arg4 != 0U) {
282 args->arg2 = args->arg4;
283 }
Varun Wadekar7a1ba292019-01-02 16:30:01 -0800284
285 /* Profiler Carveout Base */
286 args->arg3 = args->arg5;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800287}
288#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530289
290/*******************************************************************************
291 * Initialize the gic, configure the SCR.
292 ******************************************************************************/
293void bl31_platform_setup(void)
294{
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700295 /*
296 * Add timestamp for platform setup entry.
297 */
298 boot_profiler_add_record("[TF] plat setup entry");
299
Varun Wadekarb7b45752015-12-28 14:55:41 -0800300 /* Initialize the gic cpu and distributor interfaces */
301 plat_gic_setup();
302
Varun Wadekarb316e242015-05-19 16:48:04 +0530303 /*
304 * Setup secondary CPU POR infrastructure.
305 */
306 plat_secondary_setup();
307
308 /*
309 * Initial Memory Controller configuration.
310 */
311 tegra_memctrl_setup();
312
313 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800314 * Set up the TZRAM memory aperture to allow only secure world
315 * access
316 */
317 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
318
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700319 /*
Dilan Lee1f66f3d2017-10-27 09:51:09 +0800320 * Late setup handler to allow platforms to performs additional
321 * functionality.
322 * This handler gets called with MMU enabled.
323 */
324 plat_late_platform_setup();
325
326 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700327 * Add timestamp for platform setup exit.
328 */
329 boot_profiler_add_record("[TF] plat setup exit");
330
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530331 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530332}
333
334/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800335 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
336 ******************************************************************************/
337void bl31_plat_runtime_setup(void)
338{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700339 /*
Harvey Hsieh359be952017-08-21 15:01:53 +0800340 * During cold boot, it is observed that the arbitration
341 * bit is set in the Memory controller leading to false
342 * error interrupts in the non-secure world. To avoid
343 * this, clean the interrupt status register before
344 * booting into the non-secure world
345 */
346 tegra_memctrl_clear_pending_interrupts();
347
348 /*
Varun Wadekarc92050b2017-03-29 14:57:29 -0700349 * During boot, USB3 and flash media (SDMMC/SATA) devices need
350 * access to IRAM. Because these clients connect to the MC and
351 * do not have a direct path to the IRAM, the MC implements AHB
352 * redirection during boot to allow path to IRAM. In this mode
353 * accesses to a programmed memory address aperture are directed
354 * to the AHB bus, allowing access to the IRAM. This mode must be
355 * disabled before we jump to the non-secure world.
356 */
357 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700358
359 /*
360 * Add final timestamp before exiting BL31.
361 */
362 boot_profiler_add_record("[TF] bl31 exit");
363 boot_profiler_deinit();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800364}
365
366/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530367 * Perform the very early platform specific architectural setup here. At the
368 * moment this only intializes the mmu in a quick and dirty way.
369 ******************************************************************************/
370void bl31_plat_arch_setup(void)
371{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800372 uint64_t rw_start = BL31_RW_START;
373 uint64_t rw_size = BL31_RW_END - BL31_RW_START;
374 uint64_t rodata_start = BL31_RODATA_BASE;
375 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
376 uint64_t code_base = TEXT_START;
377 uint64_t code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530378 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530379#if USE_COHERENT_MEM
Varun Wadekarfda095f2019-01-02 10:48:18 -0800380 uint32_t coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530381#endif
Varun Wadekarfda095f2019-01-02 10:48:18 -0800382 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530383
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700384 /*
385 * Add timestamp for arch setup entry.
386 */
387 boot_profiler_add_record("[TF] arch setup entry");
388
Varun Wadekar922550a2018-01-23 14:38:51 -0800389 /* add MMIO space */
390 plat_mmio_map = plat_get_mmio_map();
391 if (plat_mmio_map != NULL) {
392 mmap_add(plat_mmio_map);
393 } else {
394 WARN("MMIO map not available\n");
395 }
396
Varun Wadekarb316e242015-05-19 16:48:04 +0530397 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800398 mmap_add_region(rw_start, rw_start,
399 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530400 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800401 mmap_add_region(rodata_start, rodata_start,
402 rodata_size,
403 MT_RO_DATA | MT_SECURE);
404 mmap_add_region(code_base, code_base,
405 code_size,
406 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530407
Varun Wadekarb316e242015-05-19 16:48:04 +0530408#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900409 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
410 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530411
Varun Wadekarb316e242015-05-19 16:48:04 +0530412 mmap_add_region(coh_start, coh_start,
413 coh_size,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800414 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530415#endif
416
Varun Wadekar922550a2018-01-23 14:38:51 -0800417 /* map TZDRAM used by BL31 as coherent memory */
418 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
419 mmap_add_region(params_from_bl2->tzdram_base,
420 params_from_bl2->tzdram_base,
421 BL31_SIZE,
422 MT_DEVICE | MT_RW | MT_SECURE);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800423 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530424
425 /* set up translation tables */
426 init_xlat_tables();
427
428 /* enable the MMU */
429 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530430
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700431 /*
432 * Add timestamp for arch setup exit.
433 */
434 boot_profiler_add_record("[TF] arch setup exit");
435
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530436 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530437}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530438
439/*******************************************************************************
440 * Check if the given NS DRAM range is valid
441 ******************************************************************************/
Varun Wadekarfda095f2019-01-02 10:48:18 -0800442int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
Varun Wadekar7a269e22015-06-10 14:04:32 +0530443{
Varun Wadekarc74343c2017-07-20 09:43:28 -0700444 uint64_t end = base + size_in_bytes - U(1);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800445 int32_t ret = 0;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530446
447 /*
448 * Check if the NS DRAM address is valid
449 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700450 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
451 (end > TEGRA_DRAM_END)) {
452
Andreas Färber90bbade2019-06-16 23:32:20 +0200453 ERROR("NS address 0x%llx is out-of-bounds!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800454 ret = -EFAULT;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530455 }
456
457 /*
458 * TZDRAM aperture contains the BL31 and BL32 images, so we need
459 * to check if the NS DRAM range overlaps the TZDRAM aperture.
460 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700461 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
Andreas Färber90bbade2019-06-16 23:32:20 +0200462 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800463 ret = -ENOTSUP;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530464 }
465
466 /* valid NS address */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800467 return ret;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530468}