blob: 25fd84cdcee805171ae4b27a0cd362f7d9446d1d [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Ambroise Vincent09a22e72019-05-29 14:04:16 +01002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9#include <stddef.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <arch.h>
15#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/bl31.h>
17#include <common/bl_common.h>
18#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053019#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010020#include <cortex_a57.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053021#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/console.h>
23#include <lib/mmio.h>
24#include <lib/utils.h>
25#include <lib/utils_def.h>
26#include <plat/common/platform.h>
27
Varun Wadekarb316e242015-05-19 16:48:04 +053028#include <memctrl.h>
Varun Wadekar4967c3d2017-07-21 13:34:16 -070029#include <profiler.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080030#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080031#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053032#include <tegra_private.h>
33
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080034/* length of Trusty's input parameters (in bytes) */
35#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
36
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010037extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekarb41a4142016-05-23 15:56:14 -070038
Varun Wadekarb316e242015-05-19 16:48:04 +053039/*******************************************************************************
40 * Declarations of linker defined symbols which will help us find the layout
41 * of trusted SRAM
42 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000043
Varun Wadekarfda095f2019-01-02 10:48:18 -080044IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START);
45IMPORT_SYM(uint64_t, __RW_END__, BL31_RW_END);
46IMPORT_SYM(uint64_t, __RODATA_START__, BL31_RODATA_BASE);
47IMPORT_SYM(uint64_t, __RODATA_END__, BL31_RODATA_END);
48IMPORT_SYM(uint64_t, __TEXT_START__, TEXT_START);
49IMPORT_SYM(uint64_t, __TEXT_END__, TEXT_END);
Varun Wadekarb316e242015-05-19 16:48:04 +053050
Varun Wadekarb316e242015-05-19 16:48:04 +053051extern uint64_t tegra_bl31_phys_base;
52
Varun Wadekar52a15982015-06-05 12:57:27 +053053static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053054static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarfda095f2019-01-02 10:48:18 -080055 .tzdram_size = TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053056};
Varun Wadekar1c4d5e42019-12-17 21:23:24 -080057#ifdef SPD_trusty
58static aapcs64_params_t bl32_args;
59#endif
Varun Wadekarb316e242015-05-19 16:48:04 +053060
61/*******************************************************************************
62 * This variable holds the non-secure image entry address
63 ******************************************************************************/
64extern uint64_t ns_image_entrypoint;
65
66/*******************************************************************************
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070067 * The following platform setup functions are weakly defined. They
68 * provide typical implementations that will be overridden by a SoC.
69 ******************************************************************************/
70#pragma weak plat_early_platform_setup
Varun Wadekard22d4ad2016-05-23 11:41:07 -070071#pragma weak plat_get_bl31_params
72#pragma weak plat_get_bl31_plat_params
Dilan Lee1f66f3d2017-10-27 09:51:09 +080073#pragma weak plat_late_platform_setup
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070074
75void plat_early_platform_setup(void)
76{
77 ; /* do nothing */
78}
79
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010080struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekard22d4ad2016-05-23 11:41:07 -070081{
82 return NULL;
83}
84
85plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
86{
87 return NULL;
88}
89
Dilan Lee1f66f3d2017-10-27 09:51:09 +080090void plat_late_platform_setup(void)
91{
92 ; /* do nothing */
93}
94
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -070095/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053096 * Return a pointer to the 'entry_point_info' structure of the next image for
97 * security state specified. BL33 corresponds to the non-secure image type
98 * while BL32 corresponds to the secure image type.
99 ******************************************************************************/
100entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
101{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800102 entry_point_info_t *ep = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530103
Varun Wadekar197a75f2016-06-06 10:46:28 -0700104 /* return BL32 entry point info if it is valid */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800105 if (type == NON_SECURE) {
106 ep = &bl33_image_ep_info;
107 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
108 ep = &bl32_image_ep_info;
109 }
Varun Wadekar52a15982015-06-05 12:57:27 +0530110
Varun Wadekarfda095f2019-01-02 10:48:18 -0800111 return ep;
Varun Wadekarb316e242015-05-19 16:48:04 +0530112}
113
114/*******************************************************************************
115 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
116 * passes this platform specific information.
117 ******************************************************************************/
118plat_params_from_bl2_t *bl31_get_plat_params(void)
119{
120 return &plat_bl31_params_from_bl2;
121}
122
123/*******************************************************************************
124 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
125 * info.
126 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100127void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
128 u_register_t arg2, u_register_t arg3)
Varun Wadekarb316e242015-05-19 16:48:04 +0530129{
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100130 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
131 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700132 image_info_t bl32_img_info = { {0} };
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700133 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700134 int32_t ret;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530135
Varun Wadekarb316e242015-05-19 16:48:04 +0530136 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700137 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
138 * there's no argument to relay from a previous bootloader. Platforms
139 * might use custom ways to get arguments, so provide handlers which
140 * they can override.
141 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800142 if (arg_from_bl2 == NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100143 arg_from_bl2 = plat_get_bl31_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800144 }
145 if (plat_params == NULL) {
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700146 plat_params = plat_get_bl31_plat_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800147 }
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700148
149 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530150 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530151 * They are stored in Secure RAM, in BL2's address space.
152 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800153 assert(arg_from_bl2 != NULL);
154 assert(arg_from_bl2->bl33_ep_info != NULL);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100155 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530156
Varun Wadekarfda095f2019-01-02 10:48:18 -0800157 if (arg_from_bl2->bl32_ep_info != NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100158 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800159#ifdef SPD_trusty
160 /* save BL32 boot parameters */
161 memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args));
162#endif
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800163 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530164
165 /*
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800166 * Parse platform specific parameters
Varun Wadekarb316e242015-05-19 16:48:04 +0530167 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800168 assert(plat_params != NULL);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530169 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
170 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530171 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800172 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800173 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
174 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
Varun Wadekard2014c62015-10-29 10:37:28 +0530175
176 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700177 * It is very important that we run either from TZDRAM or TZSRAM base.
178 * Add an explicit check here.
179 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800180 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
181 (TEGRA_TZRAM_BASE != BL31_BASE)) {
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700182 panic();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800183 }
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700184
185 /*
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700186 * Enable console for the platform
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800187 */
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700188 plat_enable_console(plat_params->uart_id);
Varun Wadekard2014c62015-10-29 10:37:28 +0530189
Varun Wadekar5118b532016-06-04 22:08:50 -0700190 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700191 * The previous bootloader passes the base address of the shared memory
192 * location to store the boot profiler logs. Sanity check the
Andreas Färberd829cd42019-06-17 00:06:43 +0200193 * address and initialise the profiler library, if it looks ok.
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700194 */
195 if (plat_params->boot_profiler_shmem_base != 0ULL) {
196
197 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
198 PROFILER_SIZE_BYTES);
199 if (ret == (int32_t)0) {
200
201 /* store the membase for the profiler lib */
202 plat_bl31_params_from_bl2.boot_profiler_shmem_base =
203 plat_params->boot_profiler_shmem_base;
204
205 /* initialise the profiler library */
206 boot_profiler_init(plat_params->boot_profiler_shmem_base,
207 TEGRA_TMRUS_BASE);
208 }
209 }
210
211 /*
212 * Add timestamp for platform early setup entry.
213 */
214 boot_profiler_add_record("[TF] early setup entry");
215
216 /*
Steven Kao27e64312016-10-21 14:16:59 +0800217 * Initialize delay timer
218 */
219 tegra_delay_timer_init();
220
Varun Wadekardbe67c72017-09-20 15:09:38 -0700221 /* Early platform setup for Tegra SoCs */
222 plat_early_platform_setup();
223
Steven Kao27e64312016-10-21 14:16:59 +0800224 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700225 * Do initial security configuration to allow DRAM/device access.
226 */
227 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800228 (uint32_t)plat_bl31_params_from_bl2.tzdram_size);
Varun Wadekar5118b532016-06-04 22:08:50 -0700229
Varun Wadekarb41a4142016-05-23 15:56:14 -0700230 /*
231 * The previous bootloader might not have placed the BL32 image
232 * inside the TZDRAM. We check the BL32 image info to find out
233 * the base/PC values and relocate the image if necessary.
234 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800235 if (arg_from_bl2->bl32_image_info != NULL) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700236
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100237 bl32_img_info = *arg_from_bl2->bl32_image_info;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700238
239 /* Relocate BL32 if it resides outside of the TZDRAM */
240 tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
241 tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
242 plat_bl31_params_from_bl2.tzdram_size;
243 bl32_start = bl32_img_info.image_base;
244 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
245
246 assert(tzdram_end > tzdram_start);
247 assert(bl32_end > bl32_start);
248 assert(bl32_image_ep_info.pc > tzdram_start);
249 assert(bl32_image_ep_info.pc < tzdram_end);
250
251 /* relocate BL32 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800252 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700253
254 INFO("Relocate BL32 to TZDRAM\n");
255
Varun Wadekarfda095f2019-01-02 10:48:18 -0800256 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700257 (void *)(uintptr_t)bl32_start,
258 bl32_img_info.image_size);
259
260 /* clean up non-secure intermediate buffer */
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100261 zeromem((void *)(uintptr_t)bl32_start,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700262 bl32_img_info.image_size);
263 }
264 }
265
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700266 /*
267 * Add timestamp for platform early setup exit.
268 */
269 boot_profiler_add_record("[TF] early setup exit");
270
Sandrine Bailleuxfff61b62018-06-21 11:41:43 +0200271 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
272 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
273 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530274}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800275
276#ifdef SPD_trusty
277void plat_trusty_set_boot_args(aapcs64_params_t *args)
278{
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800279 /*
280 * arg0 = TZDRAM aperture available for BL32
281 * arg1 = BL32 boot params
282 * arg2 = EKS Blob Length
283 * arg3 = Boot Profiler Carveout Base
284 */
285 args->arg0 = bl32_args.arg0;
286 args->arg1 = bl32_args.arg2;
Varun Wadekarc2099802018-12-28 13:50:20 -0800287
288 /* update EKS size */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800289 args->arg2 = bl32_args.arg4;
Varun Wadekar7a1ba292019-01-02 16:30:01 -0800290
291 /* Profiler Carveout Base */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800292 args->arg3 = bl32_args.arg5;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800293}
294#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530295
296/*******************************************************************************
297 * Initialize the gic, configure the SCR.
298 ******************************************************************************/
299void bl31_platform_setup(void)
300{
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700301 /*
302 * Add timestamp for platform setup entry.
303 */
304 boot_profiler_add_record("[TF] plat setup entry");
305
Varun Wadekarb7b45752015-12-28 14:55:41 -0800306 /* Initialize the gic cpu and distributor interfaces */
307 plat_gic_setup();
308
Varun Wadekarb316e242015-05-19 16:48:04 +0530309 /*
310 * Setup secondary CPU POR infrastructure.
311 */
312 plat_secondary_setup();
313
314 /*
315 * Initial Memory Controller configuration.
316 */
317 tegra_memctrl_setup();
318
319 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800320 * Set up the TZRAM memory aperture to allow only secure world
321 * access
322 */
323 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
324
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700325 /*
Dilan Lee1f66f3d2017-10-27 09:51:09 +0800326 * Late setup handler to allow platforms to performs additional
327 * functionality.
328 * This handler gets called with MMU enabled.
329 */
330 plat_late_platform_setup();
331
332 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700333 * Add timestamp for platform setup exit.
334 */
335 boot_profiler_add_record("[TF] plat setup exit");
336
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530337 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530338}
339
340/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800341 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
342 ******************************************************************************/
343void bl31_plat_runtime_setup(void)
344{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700345 /*
Harvey Hsieh359be952017-08-21 15:01:53 +0800346 * During cold boot, it is observed that the arbitration
347 * bit is set in the Memory controller leading to false
348 * error interrupts in the non-secure world. To avoid
349 * this, clean the interrupt status register before
350 * booting into the non-secure world
351 */
352 tegra_memctrl_clear_pending_interrupts();
353
354 /*
Varun Wadekarc92050b2017-03-29 14:57:29 -0700355 * During boot, USB3 and flash media (SDMMC/SATA) devices need
356 * access to IRAM. Because these clients connect to the MC and
357 * do not have a direct path to the IRAM, the MC implements AHB
358 * redirection during boot to allow path to IRAM. In this mode
359 * accesses to a programmed memory address aperture are directed
360 * to the AHB bus, allowing access to the IRAM. This mode must be
361 * disabled before we jump to the non-secure world.
362 */
363 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700364
365 /*
366 * Add final timestamp before exiting BL31.
367 */
368 boot_profiler_add_record("[TF] bl31 exit");
369 boot_profiler_deinit();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800370}
371
372/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530373 * Perform the very early platform specific architectural setup here. At the
374 * moment this only intializes the mmu in a quick and dirty way.
375 ******************************************************************************/
376void bl31_plat_arch_setup(void)
377{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800378 uint64_t rw_start = BL31_RW_START;
379 uint64_t rw_size = BL31_RW_END - BL31_RW_START;
380 uint64_t rodata_start = BL31_RODATA_BASE;
381 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
382 uint64_t code_base = TEXT_START;
383 uint64_t code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530384 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530385#if USE_COHERENT_MEM
Varun Wadekarfda095f2019-01-02 10:48:18 -0800386 uint32_t coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530387#endif
Varun Wadekarfda095f2019-01-02 10:48:18 -0800388 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530389
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700390 /*
391 * Add timestamp for arch setup entry.
392 */
393 boot_profiler_add_record("[TF] arch setup entry");
394
Varun Wadekar922550a2018-01-23 14:38:51 -0800395 /* add MMIO space */
396 plat_mmio_map = plat_get_mmio_map();
397 if (plat_mmio_map != NULL) {
398 mmap_add(plat_mmio_map);
399 } else {
400 WARN("MMIO map not available\n");
401 }
402
Varun Wadekarb316e242015-05-19 16:48:04 +0530403 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800404 mmap_add_region(rw_start, rw_start,
405 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530406 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800407 mmap_add_region(rodata_start, rodata_start,
408 rodata_size,
409 MT_RO_DATA | MT_SECURE);
410 mmap_add_region(code_base, code_base,
411 code_size,
412 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530413
Varun Wadekarb316e242015-05-19 16:48:04 +0530414#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900415 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
416 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530417
Varun Wadekarb316e242015-05-19 16:48:04 +0530418 mmap_add_region(coh_start, coh_start,
419 coh_size,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800420 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530421#endif
422
Varun Wadekar922550a2018-01-23 14:38:51 -0800423 /* map TZDRAM used by BL31 as coherent memory */
424 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
425 mmap_add_region(params_from_bl2->tzdram_base,
426 params_from_bl2->tzdram_base,
427 BL31_SIZE,
428 MT_DEVICE | MT_RW | MT_SECURE);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800429 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530430
431 /* set up translation tables */
432 init_xlat_tables();
433
434 /* enable the MMU */
435 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530436
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700437 /*
438 * Add timestamp for arch setup exit.
439 */
440 boot_profiler_add_record("[TF] arch setup exit");
441
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530442 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530443}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530444
445/*******************************************************************************
446 * Check if the given NS DRAM range is valid
447 ******************************************************************************/
Varun Wadekarfda095f2019-01-02 10:48:18 -0800448int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
Varun Wadekar7a269e22015-06-10 14:04:32 +0530449{
Varun Wadekarc74343c2017-07-20 09:43:28 -0700450 uint64_t end = base + size_in_bytes - U(1);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800451 int32_t ret = 0;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530452
453 /*
454 * Check if the NS DRAM address is valid
455 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700456 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
457 (end > TEGRA_DRAM_END)) {
458
Andreas Färber90bbade2019-06-16 23:32:20 +0200459 ERROR("NS address 0x%llx is out-of-bounds!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800460 ret = -EFAULT;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530461 }
462
463 /*
464 * TZDRAM aperture contains the BL31 and BL32 images, so we need
465 * to check if the NS DRAM range overlaps the TZDRAM aperture.
466 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700467 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
Andreas Färber90bbade2019-06-16 23:32:20 +0200468 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800469 ret = -ENOTSUP;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530470 }
471
472 /* valid NS address */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800473 return ret;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530474}