blob: d715ce2f4cd2a333b5cc750dab05566a42752095 [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2014-2020, Arm Limited and Contributors. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef ZYNQMP_DEF_H
8#define ZYNQMP_DEF_H
Soren Brinkmann76fcae32016-03-06 20:16:27 -08009
Manish V Badarkhe55861512020-03-27 13:25:51 +000010#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <plat/common/common_def.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -080012
Soren Brinkmann99c0d7b2016-06-10 09:57:14 -070013#define ZYNQMP_CONSOLE_ID_cadence 1
14#define ZYNQMP_CONSOLE_ID_cadence0 1
15#define ZYNQMP_CONSOLE_ID_cadence1 2
16#define ZYNQMP_CONSOLE_ID_dcc 3
17
Michal Simekc56e5482023-09-27 13:58:06 +020018#define CONSOLE_IS(con) (ZYNQMP_CONSOLE_ID_ ## con == ZYNQMP_CONSOLE)
Soren Brinkmann99c0d7b2016-06-10 09:57:14 -070019
Rajan Vaja12be18b2021-03-26 04:16:36 -070020/* Default counter frequency */
21#define ZYNQMP_DEFAULT_COUNTER_FREQ 0U
22
Soren Brinkmann76fcae32016-03-06 20:16:27 -080023/* Firmware Image Package */
24#define ZYNQMP_PRIMARY_CPU 0
25
26/* Memory location options for Shared data and TSP in ZYNQMP */
27#define ZYNQMP_IN_TRUSTED_SRAM 0
28#define ZYNQMP_IN_TRUSTED_DRAM 1
29
30/*******************************************************************************
31 * ZYNQMP memory map related constants
32 ******************************************************************************/
Soren Brinkmann76fcae32016-03-06 20:16:27 -080033/* Aggregate of all devices in the first GB */
Jolly Shah69fb5bf2018-02-07 16:25:41 -080034#define DEVICE0_BASE U(0xFF000000)
35#define DEVICE0_SIZE U(0x00E00000)
36#define DEVICE1_BASE U(0xF9000000)
37#define DEVICE1_SIZE U(0x00800000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080038
39/* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
Jolly Shah69fb5bf2018-02-07 16:25:41 -080040#define CRF_APB_BASE U(0xFD1A0000)
41#define CRF_APB_SIZE U(0x00600000)
42#define CRF_APB_CLK_BASE U(0xFD1A0020)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080043
44/* CRF registers and bitfields */
45#define CRF_APB_RST_FPD_APU (CRF_APB_BASE + 0X00000104)
46
Jolly Shah69fb5bf2018-02-07 16:25:41 -080047#define CRF_APB_RST_FPD_APU_ACPU_RESET (U(1) << 0)
48#define CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET (U(1) << 10)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080049
50/* CRL registers and bitfields */
Jolly Shah69fb5bf2018-02-07 16:25:41 -080051#define CRL_APB_BASE U(0xFF5E0000)
Soren Brinkmannb43d9432016-04-18 11:49:42 -070052#define CRL_APB_BOOT_MODE_USER (CRL_APB_BASE + 0x200)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080053#define CRL_APB_RESET_CTRL (CRL_APB_BASE + 0x218)
Rajan Vaja5529a012018-01-17 02:39:23 -080054#define CRL_APB_RST_LPD_TOP (CRL_APB_BASE + 0x23C)
Siva Durga Prasad Paladugued1d5cb2018-09-04 17:03:25 +053055#define CRL_APB_BOOT_PIN_CTRL (CRL_APB_BASE + U(0x250))
Jolly Shah69fb5bf2018-02-07 16:25:41 -080056#define CRL_APB_CLK_BASE U(0xFF5E0020)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080057
Jolly Shah69fb5bf2018-02-07 16:25:41 -080058#define CRL_APB_RPU_AMBA_RESET (U(1) << 2)
59#define CRL_APB_RPLL_CTRL_BYPASS (U(1) << 3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080060
Jolly Shah69fb5bf2018-02-07 16:25:41 -080061#define CRL_APB_RESET_CTRL_SOFT_RESET (U(1) << 4)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080062
Jolly Shah69fb5bf2018-02-07 16:25:41 -080063#define CRL_APB_BOOT_MODE_MASK (U(0xf) << 0)
Siva Durga Prasad Paladugued1d5cb2018-09-04 17:03:25 +053064#define CRL_APB_BOOT_PIN_MASK (U(0xf0f) << 0)
65#define CRL_APB_BOOT_DRIVE_PIN_1_SHIFT U(9)
66#define CRL_APB_BOOT_ENABLE_PIN_1_SHIFT U(1)
Jolly Shah16fe5ab2019-01-08 11:16:16 -080067#define CRL_APB_BOOT_ENABLE_PIN_1 (U(0x1) << \
68 CRL_APB_BOOT_ENABLE_PIN_1_SHIFT)
69#define CRL_APB_BOOT_DRIVE_PIN_1 (U(0x1) << \
70 CRL_APB_BOOT_DRIVE_PIN_1_SHIFT)
Jolly Shah69fb5bf2018-02-07 16:25:41 -080071#define ZYNQMP_BOOTMODE_JTAG U(0)
Siva Durga Prasad Paladugued1d5cb2018-09-04 17:03:25 +053072#define ZYNQMP_ULPI_RESET_VAL_HIGH (CRL_APB_BOOT_ENABLE_PIN_1 | \
73 CRL_APB_BOOT_DRIVE_PIN_1)
74#define ZYNQMP_ULPI_RESET_VAL_LOW CRL_APB_BOOT_ENABLE_PIN_1
Soren Brinkmannb43d9432016-04-18 11:49:42 -070075
Soren Brinkmann76fcae32016-03-06 20:16:27 -080076/* system counter registers and bitfields */
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053077#define IOU_SCNTRS_BASE U(0xFF260000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080078#define IOU_SCNTRS_BASEFREQ (IOU_SCNTRS_BASE + 0x20)
79
Soren Brinkmann76fcae32016-03-06 20:16:27 -080080/* APU registers and bitfields */
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053081#define APU_BASE U(0xFD5C0000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080082#define APU_CONFIG_0 (APU_BASE + 0x20)
83#define APU_RVBAR_L_0 (APU_BASE + 0x40)
84#define APU_RVBAR_H_0 (APU_BASE + 0x44)
85#define APU_PWRCTL (APU_BASE + 0x90)
86
87#define APU_CONFIG_0_VINITHI_SHIFT 8
88#define APU_0_PWRCTL_CPUPWRDWNREQ_MASK 1
89#define APU_1_PWRCTL_CPUPWRDWNREQ_MASK 2
90#define APU_2_PWRCTL_CPUPWRDWNREQ_MASK 4
91#define APU_3_PWRCTL_CPUPWRDWNREQ_MASK 8
92
93/* PMU registers and bitfields */
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +053094#define PMU_GLOBAL_BASE U(0xFFD80000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080095#define PMU_GLOBAL_CNTRL (PMU_GLOBAL_BASE + 0)
Michal Simekef8f5592015-06-15 14:22:50 +020096#define PMU_GLOBAL_GEN_STORAGE6 (PMU_GLOBAL_BASE + 0x48)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080097#define PMU_GLOBAL_REQ_PWRUP_STATUS (PMU_GLOBAL_BASE + 0x110)
98#define PMU_GLOBAL_REQ_PWRUP_EN (PMU_GLOBAL_BASE + 0x118)
99#define PMU_GLOBAL_REQ_PWRUP_DIS (PMU_GLOBAL_BASE + 0x11c)
100#define PMU_GLOBAL_REQ_PWRUP_TRIG (PMU_GLOBAL_BASE + 0x120)
101
102#define PMU_GLOBAL_CNTRL_FW_IS_PRESENT (1 << 4)
103
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800104/*******************************************************************************
105 * CCI-400 related constants
106 ******************************************************************************/
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530107#define PLAT_ARM_CCI_BASE U(0xFD6E0000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800108#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 3
109#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 4
110
111/*******************************************************************************
112 * GIC-400 & interrupt handling related constants
113 ******************************************************************************/
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530114#define BASE_GICD_BASE U(0xF9010000)
115#define BASE_GICC_BASE U(0xF9020000)
116#define BASE_GICH_BASE U(0xF9040000)
117#define BASE_GICV_BASE U(0xF9060000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800118
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530119#if ZYNQMP_WDT_RESTART
120#define IRQ_SEC_IPI_APU 67
121#define IRQ_TTC3_1 77
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530122#define TTC3_BASE_ADDR U(0xFF140000)
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530123#define TTC3_INTR_REGISTER_1 (TTC3_BASE_ADDR + 0x54)
124#define TTC3_INTR_ENABLE_1 (TTC3_BASE_ADDR + 0x60)
125#endif
126
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800127#define ARM_IRQ_SEC_PHY_TIMER 29
128
129#define ARM_IRQ_SEC_SGI_0 8
130#define ARM_IRQ_SEC_SGI_1 9
131#define ARM_IRQ_SEC_SGI_2 10
132#define ARM_IRQ_SEC_SGI_3 11
133#define ARM_IRQ_SEC_SGI_4 12
134#define ARM_IRQ_SEC_SGI_5 13
135#define ARM_IRQ_SEC_SGI_6 14
136#define ARM_IRQ_SEC_SGI_7 15
137
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530138/* number of interrupt handlers. increase as required */
139#define MAX_INTR_EL3 2
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800140
141/*******************************************************************************
142 * UART related constants
143 ******************************************************************************/
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530144#define ZYNQMP_UART0_BASE U(0xFF000000)
145#define ZYNQMP_UART1_BASE U(0xFF010000)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800146
Michal Simekc56e5482023-09-27 13:58:06 +0200147#if CONSOLE_IS(cadence) || CONSOLE_IS(dcc)
148# define UART_BASE ZYNQMP_UART0_BASE
149#elif CONSOLE_IS(cadence1)
150# define UART_BASE ZYNQMP_UART1_BASE
Soren Brinkmann99c0d7b2016-06-10 09:57:14 -0700151#else
152# error "invalid ZYNQMP_CONSOLE"
153#endif
154
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800155/* Must be non zero */
Michal Simekc56e5482023-09-27 13:58:06 +0200156#define UART_BAUDRATE 115200
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800157
158/* Silicon version detection */
159#define ZYNQMP_SILICON_VER_MASK 0xF000
160#define ZYNQMP_SILICON_VER_SHIFT 12
161#define ZYNQMP_CSU_VERSION_SILICON 0
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800162#define ZYNQMP_CSU_VERSION_QEMU 3
163
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530164#define ZYNQMP_RTL_VER_MASK 0xFF0U
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800165#define ZYNQMP_RTL_VER_SHIFT 4
166
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530167#define ZYNQMP_PS_VER_MASK 0xFU
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800168#define ZYNQMP_PS_VER_SHIFT 0
169
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530170#define ZYNQMP_CSU_BASEADDR U(0xFFCA0000)
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530171#define ZYNQMP_CSU_IDCODE_OFFSET 0x40U
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800172
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530173#define ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT 0U
174#define ZYNQMP_CSU_IDCODE_XILINX_ID_MASK (0xFFFU << \
Jolly Shah16fe5ab2019-01-08 11:16:16 -0800175 ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800176#define ZYNQMP_CSU_IDCODE_XILINX_ID 0x093
177
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530178#define ZYNQMP_CSU_IDCODE_SVD_SHIFT 12U
179#define ZYNQMP_CSU_IDCODE_SVD_MASK (0x7U << \
Siva Durga Prasad Paladugub982d162017-08-01 10:23:19 +0530180 ZYNQMP_CSU_IDCODE_SVD_SHIFT)
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530181#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT 15U
182#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK (0xFU << \
Jolly Shah16fe5ab2019-01-08 11:16:16 -0800183 ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530184#define ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT 19U
185#define ZYNQMP_CSU_IDCODE_SUB_FAMILY_MASK (0x3U << \
Jolly Shah16fe5ab2019-01-08 11:16:16 -0800186 ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT)
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530187#define ZYNQMP_CSU_IDCODE_FAMILY_SHIFT 21U
188#define ZYNQMP_CSU_IDCODE_FAMILY_MASK (0x7FU << \
Jolly Shah16fe5ab2019-01-08 11:16:16 -0800189 ZYNQMP_CSU_IDCODE_FAMILY_SHIFT)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800190#define ZYNQMP_CSU_IDCODE_FAMILY 0x23
191
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530192#define ZYNQMP_CSU_IDCODE_REVISION_SHIFT 28U
193#define ZYNQMP_CSU_IDCODE_REVISION_MASK (0xFU << \
Jolly Shah16fe5ab2019-01-08 11:16:16 -0800194 ZYNQMP_CSU_IDCODE_REVISION_SHIFT)
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530195#define ZYNQMP_CSU_IDCODE_REVISION 0U
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800196
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530197#define ZYNQMP_CSU_VERSION_OFFSET 0x44U
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800198
Siva Durga Prasad Paladugu83e37252018-05-01 11:10:25 +0530199/* Efuse */
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530200#define EFUSE_BASEADDR U(0xFFCC0000)
Siva Durga Prasad Paladugu83e37252018-05-01 11:10:25 +0530201#define EFUSE_IPDISABLE_OFFSET 0x1018
202#define EFUSE_IPDISABLE_VERSION 0x1FFU
Siva Durga Prasad Paladugub76656d2018-03-05 18:47:15 +0530203#define ZYNQMP_EFUSE_IPDISABLE_SHIFT 20
Siva Durga Prasad Paladugu83e37252018-05-01 11:10:25 +0530204
Naga Sureshkumar Rellicf4e7142016-07-01 12:46:43 +0530205/* Access control register defines */
206#define ACTLR_EL3_L2ACTLR_BIT (1 << 6)
207#define ACTLR_EL3_CPUACTLR_BIT (1 << 0)
208
Siva Durga Prasad Paladugu90539cd2018-09-04 17:33:19 +0530209#define FPD_SLCR_BASEADDR U(0xFD610000)
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800210#define IOU_SLCR_BASEADDR U(0xFF180000)
Rajan Vaja0ac2be12018-01-17 02:39:21 -0800211
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800212#define ZYNQMP_RPU_GLBL_CNTL U(0xFF9A0000)
213#define ZYNQMP_RPU0_CFG U(0xFF9A0100)
214#define ZYNQMP_RPU1_CFG U(0xFF9A0200)
215#define ZYNQMP_SLSPLIT_MASK U(0x08)
216#define ZYNQMP_TCM_COMB_MASK U(0x40)
217#define ZYNQMP_SLCLAMP_MASK U(0x10)
218#define ZYNQMP_VINITHI_MASK U(0x04)
Rajan Vaja5529a012018-01-17 02:39:23 -0800219
Rajan Vajaaea41bb2018-01-17 02:39:24 -0800220/* Tap delay bypass */
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800221#define IOU_TAPDLY_BYPASS U(0XFF180390)
222#define TAP_DELAY_MASK U(0x7)
Rajan Vajaaea41bb2018-01-17 02:39:24 -0800223
Rajan Vajaaea41bb2018-01-17 02:39:24 -0800224/* SD DLL reset */
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800225#define ZYNQMP_SD_DLL_CTRL U(0xFF180358)
226#define ZYNQMP_SD0_DLL_RST_MASK U(0x00000004)
227#define ZYNQMP_SD0_DLL_RST U(0x00000004)
228#define ZYNQMP_SD1_DLL_RST_MASK U(0x00040000)
229#define ZYNQMP_SD1_DLL_RST U(0x00040000)
Rajan Vajaaea41bb2018-01-17 02:39:24 -0800230
231/* SD tap delay */
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800232#define ZYNQMP_SD_DLL_CTRL U(0xFF180358)
233#define ZYNQMP_SD_ITAP_DLY U(0xFF180314)
234#define ZYNQMP_SD_OTAP_DLY U(0xFF180318)
235#define ZYNQMP_SD_TAP_OFFSET U(16)
236#define ZYNQMP_SD_ITAPCHGWIN_MASK U(0x200)
237#define ZYNQMP_SD_ITAPCHGWIN U(0x200)
238#define ZYNQMP_SD_ITAPDLYENA_MASK U(0x100)
239#define ZYNQMP_SD_ITAPDLYENA U(0x100)
240#define ZYNQMP_SD_ITAPDLYSEL_MASK U(0xFF)
241#define ZYNQMP_SD_OTAPDLYSEL_MASK U(0x3F)
242#define ZYNQMP_SD_OTAPDLYENA_MASK U(0x40)
243#define ZYNQMP_SD_OTAPDLYENA U(0x40)
Rajan Vajaaea41bb2018-01-17 02:39:24 -0800244
Rajan Vajad98455b2018-01-17 02:39:26 -0800245/* Clock control registers */
246/* Full power domain clocks */
247#define CRF_APB_APLL_CTRL (CRF_APB_CLK_BASE + 0x00)
248#define CRF_APB_DPLL_CTRL (CRF_APB_CLK_BASE + 0x0c)
249#define CRF_APB_VPLL_CTRL (CRF_APB_CLK_BASE + 0x18)
250#define CRF_APB_PLL_STATUS (CRF_APB_CLK_BASE + 0x24)
251#define CRF_APB_APLL_TO_LPD_CTRL (CRF_APB_CLK_BASE + 0x28)
252#define CRF_APB_DPLL_TO_LPD_CTRL (CRF_APB_CLK_BASE + 0x2c)
253#define CRF_APB_VPLL_TO_LPD_CTRL (CRF_APB_CLK_BASE + 0x30)
254/* Peripheral clocks */
255#define CRF_APB_ACPU_CTRL (CRF_APB_CLK_BASE + 0x40)
256#define CRF_APB_DBG_TRACE_CTRL (CRF_APB_CLK_BASE + 0x44)
257#define CRF_APB_DBG_FPD_CTRL (CRF_APB_CLK_BASE + 0x48)
258#define CRF_APB_DP_VIDEO_REF_CTRL (CRF_APB_CLK_BASE + 0x50)
259#define CRF_APB_DP_AUDIO_REF_CTRL (CRF_APB_CLK_BASE + 0x54)
260#define CRF_APB_DP_STC_REF_CTRL (CRF_APB_CLK_BASE + 0x5c)
261#define CRF_APB_DDR_CTRL (CRF_APB_CLK_BASE + 0x60)
262#define CRF_APB_GPU_REF_CTRL (CRF_APB_CLK_BASE + 0x64)
263#define CRF_APB_SATA_REF_CTRL (CRF_APB_CLK_BASE + 0x80)
264#define CRF_APB_PCIE_REF_CTRL (CRF_APB_CLK_BASE + 0x94)
265#define CRF_APB_GDMA_REF_CTRL (CRF_APB_CLK_BASE + 0x98)
266#define CRF_APB_DPDMA_REF_CTRL (CRF_APB_CLK_BASE + 0x9c)
267#define CRF_APB_TOPSW_MAIN_CTRL (CRF_APB_CLK_BASE + 0xa0)
268#define CRF_APB_TOPSW_LSBUS_CTRL (CRF_APB_CLK_BASE + 0xa4)
269#define CRF_APB_GTGREF0_REF_CTRL (CRF_APB_CLK_BASE + 0xa8)
270#define CRF_APB_DBG_TSTMP_CTRL (CRF_APB_CLK_BASE + 0xd8)
271
272/* Low power domain clocks */
273#define CRL_APB_IOPLL_CTRL (CRL_APB_CLK_BASE + 0x00)
274#define CRL_APB_RPLL_CTRL (CRL_APB_CLK_BASE + 0x10)
275#define CRL_APB_PLL_STATUS (CRL_APB_CLK_BASE + 0x20)
276#define CRL_APB_IOPLL_TO_FPD_CTRL (CRL_APB_CLK_BASE + 0x24)
277#define CRL_APB_RPLL_TO_FPD_CTRL (CRL_APB_CLK_BASE + 0x28)
278/* Peripheral clocks */
279#define CRL_APB_USB3_DUAL_REF_CTRL (CRL_APB_CLK_BASE + 0x2c)
280#define CRL_APB_GEM0_REF_CTRL (CRL_APB_CLK_BASE + 0x30)
281#define CRL_APB_GEM1_REF_CTRL (CRL_APB_CLK_BASE + 0x34)
282#define CRL_APB_GEM2_REF_CTRL (CRL_APB_CLK_BASE + 0x38)
283#define CRL_APB_GEM3_REF_CTRL (CRL_APB_CLK_BASE + 0x3c)
284#define CRL_APB_USB0_BUS_REF_CTRL (CRL_APB_CLK_BASE + 0x40)
285#define CRL_APB_USB1_BUS_REF_CTRL (CRL_APB_CLK_BASE + 0x44)
286#define CRL_APB_QSPI_REF_CTRL (CRL_APB_CLK_BASE + 0x48)
287#define CRL_APB_SDIO0_REF_CTRL (CRL_APB_CLK_BASE + 0x4c)
288#define CRL_APB_SDIO1_REF_CTRL (CRL_APB_CLK_BASE + 0x50)
289#define CRL_APB_UART0_REF_CTRL (CRL_APB_CLK_BASE + 0x54)
290#define CRL_APB_UART1_REF_CTRL (CRL_APB_CLK_BASE + 0x58)
291#define CRL_APB_SPI0_REF_CTRL (CRL_APB_CLK_BASE + 0x5c)
292#define CRL_APB_SPI1_REF_CTRL (CRL_APB_CLK_BASE + 0x60)
293#define CRL_APB_CAN0_REF_CTRL (CRL_APB_CLK_BASE + 0x64)
294#define CRL_APB_CAN1_REF_CTRL (CRL_APB_CLK_BASE + 0x68)
295#define CRL_APB_CPU_R5_CTRL (CRL_APB_CLK_BASE + 0x70)
296#define CRL_APB_IOU_SWITCH_CTRL (CRL_APB_CLK_BASE + 0x7c)
297#define CRL_APB_CSU_PLL_CTRL (CRL_APB_CLK_BASE + 0x80)
298#define CRL_APB_PCAP_CTRL (CRL_APB_CLK_BASE + 0x84)
299#define CRL_APB_LPD_SWITCH_CTRL (CRL_APB_CLK_BASE + 0x88)
300#define CRL_APB_LPD_LSBUS_CTRL (CRL_APB_CLK_BASE + 0x8c)
301#define CRL_APB_DBG_LPD_CTRL (CRL_APB_CLK_BASE + 0x90)
302#define CRL_APB_NAND_REF_CTRL (CRL_APB_CLK_BASE + 0x94)
303#define CRL_APB_ADMA_REF_CTRL (CRL_APB_CLK_BASE + 0x98)
304#define CRL_APB_PL0_REF_CTRL (CRL_APB_CLK_BASE + 0xa0)
305#define CRL_APB_PL1_REF_CTRL (CRL_APB_CLK_BASE + 0xa4)
306#define CRL_APB_PL2_REF_CTRL (CRL_APB_CLK_BASE + 0xa8)
307#define CRL_APB_PL3_REF_CTRL (CRL_APB_CLK_BASE + 0xac)
308#define CRL_APB_PL0_THR_CNT (CRL_APB_CLK_BASE + 0xb4)
309#define CRL_APB_PL1_THR_CNT (CRL_APB_CLK_BASE + 0xbc)
310#define CRL_APB_PL2_THR_CNT (CRL_APB_CLK_BASE + 0xc4)
311#define CRL_APB_PL3_THR_CNT (CRL_APB_CLK_BASE + 0xdc)
312#define CRL_APB_GEM_TSU_REF_CTRL (CRL_APB_CLK_BASE + 0xe0)
313#define CRL_APB_DLL_REF_CTRL (CRL_APB_CLK_BASE + 0xe4)
314#define CRL_APB_AMS_REF_CTRL (CRL_APB_CLK_BASE + 0xe8)
315#define CRL_APB_I2C0_REF_CTRL (CRL_APB_CLK_BASE + 0x100)
316#define CRL_APB_I2C1_REF_CTRL (CRL_APB_CLK_BASE + 0x104)
317#define CRL_APB_TIMESTAMP_REF_CTRL (CRL_APB_CLK_BASE + 0x108)
318#define IOU_SLCR_GEM_CLK_CTRL (IOU_SLCR_BASEADDR + 0x308)
319#define IOU_SLCR_CAN_MIO_CTRL (IOU_SLCR_BASEADDR + 0x304)
Siva Durga Prasad Paladugu90539cd2018-09-04 17:33:19 +0530320#define FPD_SLCR_WDT_CLK_SEL (FPD_SLCR_BASEADDR + 0x100)
Mounika Grace Akula591ad4d2019-01-09 17:38:13 +0530321#define IOU_SLCR_WDT_CLK_SEL (IOU_SLCR_BASEADDR + 0x300)
Rajan Vajad98455b2018-01-17 02:39:26 -0800322
Rajan Vaja393c0a22018-01-17 02:39:27 -0800323/* Global general storage register base address */
324#define GGS_BASEADDR (0xFFD80030U)
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800325#define GGS_NUM_REGS U(4)
Rajan Vaja393c0a22018-01-17 02:39:27 -0800326
327/* Persistent global general storage register base address */
328#define PGGS_BASEADDR (0xFFD80050U)
Jolly Shah69fb5bf2018-02-07 16:25:41 -0800329#define PGGS_NUM_REGS U(4)
Rajan Vaja393c0a22018-01-17 02:39:27 -0800330
Tejas Patel6552a552020-11-22 23:37:55 -0800331/* PMU GGS4 register 4 is used for warm restart boot health status */
332#define PMU_GLOBAL_GEN_STORAGE4 (GGS_BASEADDR + 0x10)
333/* Warm restart boot health status mask */
Siva Durga Prasad Paladuguac8526f2018-09-04 17:12:51 +0530334#define PM_BOOT_HEALTH_STATUS_MASK U(0x01)
Will Wongcc127952020-11-22 23:45:21 -0800335/* WDT restart scope shift and mask */
336#define RESTART_SCOPE_SHIFT (3)
337#define RESTART_SCOPE_MASK (0x3U << RESTART_SCOPE_SHIFT)
Siva Durga Prasad Paladuguac8526f2018-09-04 17:12:51 +0530338
Michal Simek7bb61a82022-09-14 09:35:09 +0200339/* AFI registers */
Siva Durga Prasad Paladugua22b8852018-09-04 17:27:12 +0530340#define AFIFM6_WRCTRL U(13)
341#define FABRIC_WIDTH U(3)
342
Kalyani Akula6ebe4832020-11-22 22:42:10 -0800343/* CSUDMA Module Base Address*/
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530344#define CSUDMA_BASE U(0xFFC80000)
Kalyani Akula6ebe4832020-11-22 22:42:10 -0800345
346/* RSA-CORE Module Base Address*/
Venkatesh Yadav Abbarapued4f1e82022-04-29 09:58:30 +0530347#define RSA_CORE_BASE U(0xFFCE0000)
Kalyani Akula6ebe4832020-11-22 22:42:10 -0800348
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000349#endif /* ZYNQMP_DEF_H */